Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Pierre Ossman | 70f1048 | 2007-07-11 20:04:50 +0200 | [diff] [blame] | 2 | * linux/drivers/mmc/host/mmci.h - ARM PrimeCell MMCI PL180/1 driver |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | #define MMCIPOWER 0x000 |
| 11 | #define MCI_PWR_OFF 0x00 |
| 12 | #define MCI_PWR_UP 0x02 |
| 13 | #define MCI_PWR_ON 0x03 |
| 14 | #define MCI_OD (1 << 6) |
| 15 | #define MCI_ROD (1 << 7) |
| 16 | |
| 17 | #define MMCICLOCK 0x004 |
| 18 | #define MCI_CLK_ENABLE (1 << 8) |
| 19 | #define MCI_CLK_PWRSAVE (1 << 9) |
| 20 | #define MCI_CLK_BYPASS (1 << 10) |
Linus Walleij | 771dc15 | 2010-04-08 07:38:52 +0100 | [diff] [blame] | 21 | #define MCI_4BIT_BUS (1 << 11) |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 22 | /* |
| 23 | * 8bit wide buses, hardware flow contronl, negative edges and clock inversion |
| 24 | * supported in ST Micro U300 and Ux500 versions |
| 25 | */ |
Linus Walleij | 771dc15 | 2010-04-08 07:38:52 +0100 | [diff] [blame] | 26 | #define MCI_ST_8BIT_BUS (1 << 12) |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 27 | #define MCI_ST_U300_HWFCEN (1 << 13) |
| 28 | #define MCI_ST_UX500_NEG_EDGE (1 << 13) |
| 29 | #define MCI_ST_UX500_HWFCEN (1 << 14) |
| 30 | #define MCI_ST_UX500_CLK_INV (1 << 15) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | |
| 32 | #define MMCIARGUMENT 0x008 |
| 33 | #define MMCICOMMAND 0x00c |
| 34 | #define MCI_CPSM_RESPONSE (1 << 6) |
| 35 | #define MCI_CPSM_LONGRSP (1 << 7) |
| 36 | #define MCI_CPSM_INTERRUPT (1 << 8) |
| 37 | #define MCI_CPSM_PENDING (1 << 9) |
| 38 | #define MCI_CPSM_ENABLE (1 << 10) |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 39 | #define MCI_SDIO_SUSP (1 << 11) |
| 40 | #define MCI_ENCMD_COMPL (1 << 12) |
| 41 | #define MCI_NIEN (1 << 13) |
| 42 | #define MCI_CE_ATACMD (1 << 14) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
| 44 | #define MMCIRESPCMD 0x010 |
| 45 | #define MMCIRESPONSE0 0x014 |
| 46 | #define MMCIRESPONSE1 0x018 |
| 47 | #define MMCIRESPONSE2 0x01c |
| 48 | #define MMCIRESPONSE3 0x020 |
| 49 | #define MMCIDATATIMER 0x024 |
| 50 | #define MMCIDATALENGTH 0x028 |
| 51 | #define MMCIDATACTRL 0x02c |
| 52 | #define MCI_DPSM_ENABLE (1 << 0) |
| 53 | #define MCI_DPSM_DIRECTION (1 << 1) |
| 54 | #define MCI_DPSM_MODE (1 << 2) |
| 55 | #define MCI_DPSM_DMAENABLE (1 << 3) |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 56 | #define MCI_DPSM_BLOCKSIZE (1 << 4) |
Linus Walleij | 725343f | 2010-10-09 13:43:21 +0100 | [diff] [blame] | 57 | /* Control register extensions in the ST Micro U300 and Ux500 versions */ |
| 58 | #define MCI_ST_DPSM_RWSTART (1 << 8) |
| 59 | #define MCI_ST_DPSM_RWSTOP (1 << 9) |
| 60 | #define MCI_ST_DPSM_RWMOD (1 << 10) |
| 61 | #define MCI_ST_DPSM_SDIOEN (1 << 11) |
| 62 | /* Control register extensions in the ST Micro Ux500 versions */ |
| 63 | #define MCI_ST_DPSM_DMAREQCTL (1 << 12) |
| 64 | #define MCI_ST_DPSM_DBOOTMODEEN (1 << 13) |
| 65 | #define MCI_ST_DPSM_BUSYMODE (1 << 14) |
| 66 | #define MCI_ST_DPSM_DDRMODE (1 << 15) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | |
| 68 | #define MMCIDATACNT 0x030 |
| 69 | #define MMCISTATUS 0x034 |
| 70 | #define MCI_CMDCRCFAIL (1 << 0) |
| 71 | #define MCI_DATACRCFAIL (1 << 1) |
| 72 | #define MCI_CMDTIMEOUT (1 << 2) |
| 73 | #define MCI_DATATIMEOUT (1 << 3) |
| 74 | #define MCI_TXUNDERRUN (1 << 4) |
| 75 | #define MCI_RXOVERRUN (1 << 5) |
| 76 | #define MCI_CMDRESPEND (1 << 6) |
| 77 | #define MCI_CMDSENT (1 << 7) |
| 78 | #define MCI_DATAEND (1 << 8) |
Linus Walleij | 757df74 | 2011-06-30 15:10:21 +0100 | [diff] [blame] | 79 | #define MCI_STARTBITERR (1 << 9) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | #define MCI_DATABLOCKEND (1 << 10) |
| 81 | #define MCI_CMDACTIVE (1 << 11) |
| 82 | #define MCI_TXACTIVE (1 << 12) |
| 83 | #define MCI_RXACTIVE (1 << 13) |
| 84 | #define MCI_TXFIFOHALFEMPTY (1 << 14) |
| 85 | #define MCI_RXFIFOHALFFULL (1 << 15) |
| 86 | #define MCI_TXFIFOFULL (1 << 16) |
| 87 | #define MCI_RXFIFOFULL (1 << 17) |
| 88 | #define MCI_TXFIFOEMPTY (1 << 18) |
| 89 | #define MCI_RXFIFOEMPTY (1 << 19) |
| 90 | #define MCI_TXDATAAVLBL (1 << 20) |
| 91 | #define MCI_RXDATAAVLBL (1 << 21) |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 92 | /* Extended status bits for the ST Micro variants */ |
| 93 | #define MCI_ST_SDIOIT (1 << 22) |
| 94 | #define MCI_ST_CEATAEND (1 << 23) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
| 96 | #define MMCICLEAR 0x038 |
| 97 | #define MCI_CMDCRCFAILCLR (1 << 0) |
| 98 | #define MCI_DATACRCFAILCLR (1 << 1) |
| 99 | #define MCI_CMDTIMEOUTCLR (1 << 2) |
| 100 | #define MCI_DATATIMEOUTCLR (1 << 3) |
| 101 | #define MCI_TXUNDERRUNCLR (1 << 4) |
| 102 | #define MCI_RXOVERRUNCLR (1 << 5) |
| 103 | #define MCI_CMDRESPENDCLR (1 << 6) |
| 104 | #define MCI_CMDSENTCLR (1 << 7) |
| 105 | #define MCI_DATAENDCLR (1 << 8) |
Linus Walleij | 757df74 | 2011-06-30 15:10:21 +0100 | [diff] [blame] | 106 | #define MCI_STARTBITERRCLR (1 << 9) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | #define MCI_DATABLOCKENDCLR (1 << 10) |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 108 | /* Extended status bits for the ST Micro variants */ |
| 109 | #define MCI_ST_SDIOITC (1 << 22) |
| 110 | #define MCI_ST_CEATAENDC (1 << 23) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | |
| 112 | #define MMCIMASK0 0x03c |
| 113 | #define MCI_CMDCRCFAILMASK (1 << 0) |
| 114 | #define MCI_DATACRCFAILMASK (1 << 1) |
| 115 | #define MCI_CMDTIMEOUTMASK (1 << 2) |
| 116 | #define MCI_DATATIMEOUTMASK (1 << 3) |
| 117 | #define MCI_TXUNDERRUNMASK (1 << 4) |
| 118 | #define MCI_RXOVERRUNMASK (1 << 5) |
| 119 | #define MCI_CMDRESPENDMASK (1 << 6) |
| 120 | #define MCI_CMDSENTMASK (1 << 7) |
| 121 | #define MCI_DATAENDMASK (1 << 8) |
Linus Walleij | 757df74 | 2011-06-30 15:10:21 +0100 | [diff] [blame] | 122 | #define MCI_STARTBITERRMASK (1 << 9) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | #define MCI_DATABLOCKENDMASK (1 << 10) |
| 124 | #define MCI_CMDACTIVEMASK (1 << 11) |
| 125 | #define MCI_TXACTIVEMASK (1 << 12) |
| 126 | #define MCI_RXACTIVEMASK (1 << 13) |
| 127 | #define MCI_TXFIFOHALFEMPTYMASK (1 << 14) |
| 128 | #define MCI_RXFIFOHALFFULLMASK (1 << 15) |
| 129 | #define MCI_TXFIFOFULLMASK (1 << 16) |
| 130 | #define MCI_RXFIFOFULLMASK (1 << 17) |
| 131 | #define MCI_TXFIFOEMPTYMASK (1 << 18) |
| 132 | #define MCI_RXFIFOEMPTYMASK (1 << 19) |
| 133 | #define MCI_TXDATAAVLBLMASK (1 << 20) |
| 134 | #define MCI_RXDATAAVLBLMASK (1 << 21) |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 135 | /* Extended status bits for the ST Micro variants */ |
| 136 | #define MCI_ST_SDIOITMASK (1 << 22) |
| 137 | #define MCI_ST_CEATAENDMASK (1 << 23) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | |
| 139 | #define MMCIMASK1 0x040 |
| 140 | #define MMCIFIFOCNT 0x048 |
| 141 | #define MMCIFIFO 0x080 /* to 0x0bc */ |
| 142 | |
| 143 | #define MCI_IRQENABLE \ |
| 144 | (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \ |
| 145 | MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \ |
Linus Walleij | 757df74 | 2011-06-30 15:10:21 +0100 | [diff] [blame] | 146 | MCI_CMDRESPENDMASK|MCI_CMDSENTMASK|MCI_STARTBITERRMASK) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 148 | /* These interrupts are directed to IRQ1 when two IRQ lines are available */ |
| 149 | #define MCI_IRQ1MASK \ |
| 150 | (MCI_RXFIFOHALFFULLMASK | MCI_RXDATAAVLBLMASK | \ |
| 151 | MCI_TXFIFOHALFEMPTYMASK) |
| 152 | |
Ulf Hansson | 859dd55 | 2011-12-13 16:52:00 +0100 | [diff] [blame] | 153 | #define NR_SG 128 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | |
| 155 | struct clk; |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 156 | struct variant_data; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 157 | struct dma_chan; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 159 | struct mmci_host_next { |
| 160 | struct dma_async_tx_descriptor *dma_desc; |
| 161 | struct dma_chan *dma_chan; |
| 162 | s32 cookie; |
| 163 | }; |
| 164 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | struct mmci_host { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 166 | phys_addr_t phybase; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | void __iomem *base; |
| 168 | struct mmc_request *mrq; |
| 169 | struct mmc_command *cmd; |
| 170 | struct mmc_data *data; |
| 171 | struct mmc_host *mmc; |
| 172 | struct clk *clk; |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 173 | int gpio_cd; |
| 174 | int gpio_wp; |
Rabin Vincent | 148b8b3 | 2010-08-09 12:55:48 +0100 | [diff] [blame] | 175 | int gpio_cd_irq; |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 176 | bool singleirq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | spinlock_t lock; |
| 179 | |
| 180 | unsigned int mclk; |
| 181 | unsigned int cclk; |
Ulf Hansson | 7437cfa | 2012-01-18 09:17:27 +0100 | [diff] [blame] | 182 | u32 pwr_reg; |
| 183 | u32 clk_reg; |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 184 | struct mmci_platform_data *plat; |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 185 | struct variant_data *variant; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 187 | u8 hw_designer; |
| 188 | u8 hw_revision:4; |
| 189 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | struct timer_list timer; |
| 191 | unsigned int oldstat; |
| 192 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | /* pio stuff */ |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 194 | struct sg_mapping_iter sg_miter; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | unsigned int size; |
Linus Walleij | 34e84f3 | 2009-09-22 14:41:40 +0100 | [diff] [blame] | 196 | struct regulator *vcc; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 197 | |
| 198 | #ifdef CONFIG_DMA_ENGINE |
| 199 | /* DMA stuff */ |
| 200 | struct dma_chan *dma_current; |
| 201 | struct dma_chan *dma_rx_channel; |
| 202 | struct dma_chan *dma_tx_channel; |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 203 | struct dma_async_tx_descriptor *dma_desc_current; |
| 204 | struct mmci_host_next next_data; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 205 | |
| 206 | #define dma_inprogress(host) ((host)->dma_current) |
| 207 | #else |
| 208 | #define dma_inprogress(host) (0) |
| 209 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | }; |
| 211 | |