blob: 64aff20bc62078473acf38733dcb9cf74f4c2e22 [file] [log] [blame]
Juergen Beisert07bd1a62008-07-05 10:02:49 +02001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
Dinh Nguyene24798e2010-04-22 16:28:42 +03006 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Juergen Beisert07bd1a62008-07-05 10:02:49 +02007 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
20 */
21
22#include <linux/init.h>
Dinh Nguyena3484ff2010-10-23 09:12:48 -050023#include <linux/interrupt.h>
Juergen Beisert07bd1a62008-07-05 10:02:49 +020024#include <linux/io.h>
25#include <linux/irq.h>
26#include <linux/gpio.h>
Shawn Guob78d8e52011-06-06 00:07:55 +080027#include <linux/platform_device.h>
28#include <linux/slab.h>
Shawn Guo2ce420d2011-06-06 13:22:41 +080029#include <linux/basic_mmio_gpio.h>
Shawn Guo8937cb62011-07-07 00:37:43 +080030#include <linux/of.h>
31#include <linux/of_device.h>
Juergen Beisert07bd1a62008-07-05 10:02:49 +020032#include <asm-generic/bug.h>
33
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080034enum mxc_gpio_hwtype {
35 IMX1_GPIO, /* runs on i.mx1 */
36 IMX21_GPIO, /* runs on i.mx21 and i.mx27 */
37 IMX31_GPIO, /* runs on all other i.mx */
38};
39
40/* device type dependent stuff */
41struct mxc_gpio_hwdata {
42 unsigned dr_reg;
43 unsigned gdir_reg;
44 unsigned psr_reg;
45 unsigned icr1_reg;
46 unsigned icr2_reg;
47 unsigned imr_reg;
48 unsigned isr_reg;
49 unsigned low_level;
50 unsigned high_level;
51 unsigned rise_edge;
52 unsigned fall_edge;
53};
54
Shawn Guob78d8e52011-06-06 00:07:55 +080055struct mxc_gpio_port {
56 struct list_head node;
57 void __iomem *base;
58 int irq;
59 int irq_high;
60 int virtual_irq_start;
Shawn Guo2ce420d2011-06-06 13:22:41 +080061 struct bgpio_chip bgc;
Shawn Guob78d8e52011-06-06 00:07:55 +080062 u32 both_edges;
Shawn Guob78d8e52011-06-06 00:07:55 +080063};
64
Shawn Guoe7fc6ae2011-07-07 00:37:41 +080065static struct mxc_gpio_hwdata imx1_imx21_gpio_hwdata = {
66 .dr_reg = 0x1c,
67 .gdir_reg = 0x00,
68 .psr_reg = 0x24,
69 .icr1_reg = 0x28,
70 .icr2_reg = 0x2c,
71 .imr_reg = 0x30,
72 .isr_reg = 0x34,
73 .low_level = 0x03,
74 .high_level = 0x02,
75 .rise_edge = 0x00,
76 .fall_edge = 0x01,
77};
78
79static struct mxc_gpio_hwdata imx31_gpio_hwdata = {
80 .dr_reg = 0x00,
81 .gdir_reg = 0x04,
82 .psr_reg = 0x08,
83 .icr1_reg = 0x0c,
84 .icr2_reg = 0x10,
85 .imr_reg = 0x14,
86 .isr_reg = 0x18,
87 .low_level = 0x00,
88 .high_level = 0x01,
89 .rise_edge = 0x02,
90 .fall_edge = 0x03,
91};
92
93static enum mxc_gpio_hwtype mxc_gpio_hwtype;
94static struct mxc_gpio_hwdata *mxc_gpio_hwdata;
95
96#define GPIO_DR (mxc_gpio_hwdata->dr_reg)
97#define GPIO_GDIR (mxc_gpio_hwdata->gdir_reg)
98#define GPIO_PSR (mxc_gpio_hwdata->psr_reg)
99#define GPIO_ICR1 (mxc_gpio_hwdata->icr1_reg)
100#define GPIO_ICR2 (mxc_gpio_hwdata->icr2_reg)
101#define GPIO_IMR (mxc_gpio_hwdata->imr_reg)
102#define GPIO_ISR (mxc_gpio_hwdata->isr_reg)
103
104#define GPIO_INT_LOW_LEV (mxc_gpio_hwdata->low_level)
105#define GPIO_INT_HIGH_LEV (mxc_gpio_hwdata->high_level)
106#define GPIO_INT_RISE_EDGE (mxc_gpio_hwdata->rise_edge)
107#define GPIO_INT_FALL_EDGE (mxc_gpio_hwdata->fall_edge)
108#define GPIO_INT_NONE 0x4
109
110static struct platform_device_id mxc_gpio_devtype[] = {
111 {
112 .name = "imx1-gpio",
113 .driver_data = IMX1_GPIO,
114 }, {
115 .name = "imx21-gpio",
116 .driver_data = IMX21_GPIO,
117 }, {
118 .name = "imx31-gpio",
119 .driver_data = IMX31_GPIO,
120 }, {
121 /* sentinel */
122 }
123};
124
Shawn Guo8937cb62011-07-07 00:37:43 +0800125static const struct of_device_id mxc_gpio_dt_ids[] = {
126 { .compatible = "fsl,imx1-gpio", .data = &mxc_gpio_devtype[IMX1_GPIO], },
127 { .compatible = "fsl,imx21-gpio", .data = &mxc_gpio_devtype[IMX21_GPIO], },
128 { .compatible = "fsl,imx31-gpio", .data = &mxc_gpio_devtype[IMX31_GPIO], },
129 { /* sentinel */ }
130};
131
Shawn Guob78d8e52011-06-06 00:07:55 +0800132/*
133 * MX2 has one interrupt *for all* gpio ports. The list is used
134 * to save the references to all ports, so that mx2_gpio_irq_handler
135 * can walk through all interrupt status registers.
136 */
137static LIST_HEAD(mxc_gpio_ports);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200138
139/* Note: This driver assumes 32 GPIOs are handled in one register */
140
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100141static int gpio_set_irq_type(struct irq_data *d, u32 type)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200142{
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100143 u32 gpio = irq_to_gpio(d->irq);
Shawn Guoe4ea9332011-06-07 16:25:37 +0800144 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
145 struct mxc_gpio_port *port = gc->private;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200146 u32 bit, val;
147 int edge;
148 void __iomem *reg = port->base;
149
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100150 port->both_edges &= ~(1 << (gpio & 31));
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200151 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100152 case IRQ_TYPE_EDGE_RISING:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200153 edge = GPIO_INT_RISE_EDGE;
154 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100155 case IRQ_TYPE_EDGE_FALLING:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200156 edge = GPIO_INT_FALL_EDGE;
157 break;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100158 case IRQ_TYPE_EDGE_BOTH:
Shawn Guo5523f862011-06-12 01:33:29 +0800159 val = gpio_get_value(gpio);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100160 if (val) {
161 edge = GPIO_INT_LOW_LEV;
162 pr_debug("mxc: set GPIO %d to low trigger\n", gpio);
163 } else {
164 edge = GPIO_INT_HIGH_LEV;
165 pr_debug("mxc: set GPIO %d to high trigger\n", gpio);
166 }
167 port->both_edges |= 1 << (gpio & 31);
168 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100169 case IRQ_TYPE_LEVEL_LOW:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200170 edge = GPIO_INT_LOW_LEV;
171 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100172 case IRQ_TYPE_LEVEL_HIGH:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200173 edge = GPIO_INT_HIGH_LEV;
174 break;
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100175 default:
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200176 return -EINVAL;
177 }
178
179 reg += GPIO_ICR1 + ((gpio & 0x10) >> 2); /* lower or upper register */
180 bit = gpio & 0xf;
Shawn Guob78d8e52011-06-06 00:07:55 +0800181 val = readl(reg) & ~(0x3 << (bit << 1));
182 writel(val | (edge << (bit << 1)), reg);
Shawn Guoe4ea9332011-06-07 16:25:37 +0800183 writel(1 << (gpio & 0x1f), port->base + GPIO_ISR);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200184
185 return 0;
186}
187
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100188static void mxc_flip_edge(struct mxc_gpio_port *port, u32 gpio)
189{
190 void __iomem *reg = port->base;
191 u32 bit, val;
192 int edge;
193
194 reg += GPIO_ICR1 + ((gpio & 0x10) >> 2); /* lower or upper register */
195 bit = gpio & 0xf;
Shawn Guob78d8e52011-06-06 00:07:55 +0800196 val = readl(reg);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100197 edge = (val >> (bit << 1)) & 3;
198 val &= ~(0x3 << (bit << 1));
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100199 if (edge == GPIO_INT_HIGH_LEV) {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100200 edge = GPIO_INT_LOW_LEV;
201 pr_debug("mxc: switch GPIO %d to low trigger\n", gpio);
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100202 } else if (edge == GPIO_INT_LOW_LEV) {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100203 edge = GPIO_INT_HIGH_LEV;
204 pr_debug("mxc: switch GPIO %d to high trigger\n", gpio);
Uwe Kleine-König3d40f7f2010-02-05 22:14:37 +0100205 } else {
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100206 pr_err("mxc: invalid configuration for GPIO %d: %x\n",
207 gpio, edge);
208 return;
209 }
Shawn Guob78d8e52011-06-06 00:07:55 +0800210 writel(val | (edge << (bit << 1)), reg);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100211}
212
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100213/* handle 32 interrupts in one status register */
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200214static void mxc_gpio_irq_handler(struct mxc_gpio_port *port, u32 irq_stat)
215{
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100216 u32 gpio_irq_no_base = port->virtual_irq_start;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200217
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100218 while (irq_stat != 0) {
219 int irqoffset = fls(irq_stat) - 1;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200220
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100221 if (port->both_edges & (1 << irqoffset))
222 mxc_flip_edge(port, irqoffset);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100223
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100224 generic_handle_irq(gpio_irq_no_base + irqoffset);
Guennadi Liakhovetski910862e2009-03-12 12:46:41 +0100225
Uwe Kleine-König3621f182010-02-08 21:02:30 +0100226 irq_stat &= ~(1 << irqoffset);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200227 }
228}
229
Paulius Zaleckascfca8b52008-11-14 11:01:38 +0100230/* MX1 and MX3 has one interrupt *per* gpio port */
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200231static void mx3_gpio_irq_handler(u32 irq, struct irq_desc *desc)
232{
233 u32 irq_stat;
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100234 struct mxc_gpio_port *port = irq_get_handler_data(irq);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200235
Shawn Guob78d8e52011-06-06 00:07:55 +0800236 irq_stat = readl(port->base + GPIO_ISR) & readl(port->base + GPIO_IMR);
Sascha Hauere2c97e72009-04-21 12:39:59 +0200237
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200238 mxc_gpio_irq_handler(port, irq_stat);
239}
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200240
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200241/* MX2 has one interrupt *for all* gpio ports */
242static void mx2_gpio_irq_handler(u32 irq, struct irq_desc *desc)
243{
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200244 u32 irq_msk, irq_stat;
Shawn Guob78d8e52011-06-06 00:07:55 +0800245 struct mxc_gpio_port *port;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200246
247 /* walk through all interrupt status registers */
Shawn Guob78d8e52011-06-06 00:07:55 +0800248 list_for_each_entry(port, &mxc_gpio_ports, node) {
249 irq_msk = readl(port->base + GPIO_IMR);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200250 if (!irq_msk)
251 continue;
252
Shawn Guob78d8e52011-06-06 00:07:55 +0800253 irq_stat = readl(port->base + GPIO_ISR) & irq_msk;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200254 if (irq_stat)
Shawn Guob78d8e52011-06-06 00:07:55 +0800255 mxc_gpio_irq_handler(port, irq_stat);
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200256 }
257}
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200258
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500259/*
260 * Set interrupt number "irq" in the GPIO as a wake-up source.
261 * While system is running, all registered GPIO interrupts need to have
262 * wake-up enabled. When system is suspended, only selected GPIO interrupts
263 * need to have wake-up enabled.
264 * @param irq interrupt source number
265 * @param enable enable as wake-up if equal to non-zero
266 * @return This function returns 0 on success.
267 */
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100268static int gpio_set_wake_irq(struct irq_data *d, u32 enable)
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500269{
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100270 u32 gpio = irq_to_gpio(d->irq);
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500271 u32 gpio_idx = gpio & 0x1F;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800272 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
273 struct mxc_gpio_port *port = gc->private;
Dinh Nguyena3484ff2010-10-23 09:12:48 -0500274
275 if (enable) {
276 if (port->irq_high && (gpio_idx >= 16))
277 enable_irq_wake(port->irq_high);
278 else
279 enable_irq_wake(port->irq);
280 } else {
281 if (port->irq_high && (gpio_idx >= 16))
282 disable_irq_wake(port->irq_high);
283 else
284 disable_irq_wake(port->irq);
285 }
286
287 return 0;
288}
289
Shawn Guoe4ea9332011-06-07 16:25:37 +0800290static void __init mxc_gpio_init_gc(struct mxc_gpio_port *port)
291{
292 struct irq_chip_generic *gc;
293 struct irq_chip_type *ct;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200294
Shawn Guoe4ea9332011-06-07 16:25:37 +0800295 gc = irq_alloc_generic_chip("gpio-mxc", 1, port->virtual_irq_start,
296 port->base, handle_level_irq);
297 gc->private = port;
298
299 ct = gc->chip_types;
Shawn Guo591567a2011-07-19 21:16:56 +0800300 ct->chip.irq_ack = irq_gc_ack_set_bit;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800301 ct->chip.irq_mask = irq_gc_mask_clr_bit;
302 ct->chip.irq_unmask = irq_gc_mask_set_bit;
303 ct->chip.irq_set_type = gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800304 ct->chip.irq_set_wake = gpio_set_wake_irq;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800305 ct->regs.ack = GPIO_ISR;
306 ct->regs.mask = GPIO_IMR;
307
308 irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
309 IRQ_NOREQUEST, 0);
310}
Thomas Gleixnerb5eee2f2011-04-04 14:29:58 +0200311
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800312static void __devinit mxc_gpio_get_hw(struct platform_device *pdev)
313{
Shawn Guo8937cb62011-07-07 00:37:43 +0800314 const struct of_device_id *of_id =
315 of_match_device(mxc_gpio_dt_ids, &pdev->dev);
316 enum mxc_gpio_hwtype hwtype;
317
318 if (of_id)
319 pdev->id_entry = of_id->data;
320 hwtype = pdev->id_entry->driver_data;
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800321
322 if (mxc_gpio_hwtype) {
323 /*
324 * The driver works with a reasonable presupposition,
325 * that is all gpio ports must be the same type when
326 * running on one soc.
327 */
328 BUG_ON(mxc_gpio_hwtype != hwtype);
329 return;
330 }
331
332 if (hwtype == IMX31_GPIO)
333 mxc_gpio_hwdata = &imx31_gpio_hwdata;
334 else
335 mxc_gpio_hwdata = &imx1_imx21_gpio_hwdata;
336
337 mxc_gpio_hwtype = hwtype;
338}
339
Shawn Guo09ad8032011-08-14 00:14:02 +0800340static int mxc_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
341{
342 struct bgpio_chip *bgc = to_bgpio_chip(gc);
343 struct mxc_gpio_port *port =
344 container_of(bgc, struct mxc_gpio_port, bgc);
345
346 return port->virtual_irq_start + offset;
347}
348
Shawn Guob78d8e52011-06-06 00:07:55 +0800349static int __devinit mxc_gpio_probe(struct platform_device *pdev)
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200350{
Shawn Guo8937cb62011-07-07 00:37:43 +0800351 struct device_node *np = pdev->dev.of_node;
Shawn Guob78d8e52011-06-06 00:07:55 +0800352 struct mxc_gpio_port *port;
353 struct resource *iores;
Shawn Guoe4ea9332011-06-07 16:25:37 +0800354 int err;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200355
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800356 mxc_gpio_get_hw(pdev);
357
Shawn Guob78d8e52011-06-06 00:07:55 +0800358 port = kzalloc(sizeof(struct mxc_gpio_port), GFP_KERNEL);
359 if (!port)
360 return -ENOMEM;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200361
Shawn Guob78d8e52011-06-06 00:07:55 +0800362 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
363 if (!iores) {
364 err = -ENODEV;
365 goto out_kfree;
366 }
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200367
Shawn Guob78d8e52011-06-06 00:07:55 +0800368 if (!request_mem_region(iores->start, resource_size(iores),
369 pdev->name)) {
370 err = -EBUSY;
371 goto out_kfree;
372 }
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200373
Shawn Guob78d8e52011-06-06 00:07:55 +0800374 port->base = ioremap(iores->start, resource_size(iores));
375 if (!port->base) {
376 err = -ENOMEM;
377 goto out_release_mem;
378 }
Baruch Siach14cb0de2010-07-06 14:03:22 +0300379
Shawn Guob78d8e52011-06-06 00:07:55 +0800380 port->irq_high = platform_get_irq(pdev, 1);
381 port->irq = platform_get_irq(pdev, 0);
382 if (port->irq < 0) {
383 err = -EINVAL;
384 goto out_iounmap;
385 }
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200386
Shawn Guob78d8e52011-06-06 00:07:55 +0800387 /* disable the interrupt and clear the status */
388 writel(0, port->base + GPIO_IMR);
389 writel(~0, port->base + GPIO_ISR);
390
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800391 if (mxc_gpio_hwtype == IMX21_GPIO) {
Sascha Hauer8afaada2009-06-15 12:36:25 +0200392 /* setup one handler for all GPIO interrupts */
Shawn Guob78d8e52011-06-06 00:07:55 +0800393 if (pdev->id == 0)
394 irq_set_chained_handler(port->irq,
395 mx2_gpio_irq_handler);
396 } else {
397 /* setup one handler for each entry */
398 irq_set_chained_handler(port->irq, mx3_gpio_irq_handler);
399 irq_set_handler_data(port->irq, port);
400 if (port->irq_high > 0) {
401 /* setup handler for GPIO 16 to 31 */
402 irq_set_chained_handler(port->irq_high,
403 mx3_gpio_irq_handler);
404 irq_set_handler_data(port->irq_high, port);
405 }
Sascha Hauer8afaada2009-06-15 12:36:25 +0200406 }
407
Shawn Guo2ce420d2011-06-06 13:22:41 +0800408 err = bgpio_init(&port->bgc, &pdev->dev, 4,
409 port->base + GPIO_PSR,
410 port->base + GPIO_DR, NULL,
411 port->base + GPIO_GDIR, NULL, false);
Shawn Guob78d8e52011-06-06 00:07:55 +0800412 if (err)
413 goto out_iounmap;
414
Shawn Guo09ad8032011-08-14 00:14:02 +0800415 port->bgc.gc.to_irq = mxc_gpio_to_irq;
Shawn Guo2ce420d2011-06-06 13:22:41 +0800416 port->bgc.gc.base = pdev->id * 32;
Lothar Waßmannfb149212011-07-07 14:50:16 +0200417 port->bgc.dir = port->bgc.read_reg(port->bgc.reg_dir);
418 port->bgc.data = port->bgc.read_reg(port->bgc.reg_set);
Shawn Guo2ce420d2011-06-06 13:22:41 +0800419
420 err = gpiochip_add(&port->bgc.gc);
421 if (err)
422 goto out_bgpio_remove;
423
Shawn Guo8937cb62011-07-07 00:37:43 +0800424 /*
425 * In dt case, we use gpio number range dynamically
426 * allocated by gpio core.
427 */
428 port->virtual_irq_start = MXC_GPIO_IRQ_START + (np ? port->bgc.gc.base :
429 pdev->id * 32);
430
431 /* gpio-mxc can be a generic irq chip */
432 mxc_gpio_init_gc(port);
433
Shawn Guob78d8e52011-06-06 00:07:55 +0800434 list_add_tail(&port->node, &mxc_gpio_ports);
435
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200436 return 0;
Shawn Guob78d8e52011-06-06 00:07:55 +0800437
Shawn Guo2ce420d2011-06-06 13:22:41 +0800438out_bgpio_remove:
439 bgpio_remove(&port->bgc);
Shawn Guob78d8e52011-06-06 00:07:55 +0800440out_iounmap:
441 iounmap(port->base);
442out_release_mem:
443 release_mem_region(iores->start, resource_size(iores));
444out_kfree:
445 kfree(port);
446 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, err);
447 return err;
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200448}
Shawn Guob78d8e52011-06-06 00:07:55 +0800449
450static struct platform_driver mxc_gpio_driver = {
451 .driver = {
452 .name = "gpio-mxc",
453 .owner = THIS_MODULE,
Shawn Guo8937cb62011-07-07 00:37:43 +0800454 .of_match_table = mxc_gpio_dt_ids,
Shawn Guob78d8e52011-06-06 00:07:55 +0800455 },
456 .probe = mxc_gpio_probe,
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800457 .id_table = mxc_gpio_devtype,
Shawn Guob78d8e52011-06-06 00:07:55 +0800458};
459
460static int __init gpio_mxc_init(void)
461{
462 return platform_driver_register(&mxc_gpio_driver);
463}
464postcore_initcall(gpio_mxc_init);
465
466MODULE_AUTHOR("Freescale Semiconductor, "
467 "Daniel Mack <danielncaiaq.de>, "
468 "Juergen Beisert <kernel@pengutronix.de>");
469MODULE_DESCRIPTION("Freescale MXC GPIO");
470MODULE_LICENSE("GPL");