blob: 957a11a6a840ad0eb538eb3d9d26b97b7a1af953 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
69 msleep(delay);
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Jeff Garzik32a2eea2007-10-11 16:57:27 -040072#ifdef CONFIG_PCI_DOMAINS
73int pci_domains_supported = 1;
74#endif
75
Atsushi Nemoto4516a612007-02-05 16:36:06 -080076#define DEFAULT_CARDBUS_IO_SIZE (256)
77#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
78/* pci=cbmemsize=nnM,cbiosize=nn can override this */
79unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
80unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
81
Eric W. Biederman28760482009-09-09 14:09:24 -070082#define DEFAULT_HOTPLUG_IO_SIZE (256)
83#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
84/* pci=hpmemsize=nnM,hpiosize=nn can override this */
85unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
86unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
87
Keith Busche16b4662016-07-21 21:40:28 -060088#define DEFAULT_HOTPLUG_BUS_SIZE 1
89unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
90
Keith Busch27d868b2015-08-24 08:48:16 -050091enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050092
Jesse Barnesac1aa472009-10-26 13:20:44 -070093/*
94 * The default CLS is used if arch didn't set CLS explicitly and not
95 * all pci devices agree on the same value. Arch can override either
96 * the dfl or actual value as it sees fit. Don't forget this is
97 * measured in 32-bit words, not bytes.
98 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050099u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700100u8 pci_cache_line_size;
101
Myron Stowe96c55902011-10-28 15:48:38 -0600102/*
103 * If we set up a device for bus mastering, we need to check the latency
104 * timer as certain BIOSes forget to set it properly.
105 */
106unsigned int pcibios_max_latency = 255;
107
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100108/* If set, the PCIe ARI capability will not be used. */
109static bool pcie_ari_disabled;
110
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300111/* Disable bridge_d3 for all PCIe ports */
112static bool pci_bridge_d3_disable;
113/* Force bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_force;
115
116static int __init pcie_port_pm_setup(char *str)
117{
118 if (!strcmp(str, "off"))
119 pci_bridge_d3_disable = true;
120 else if (!strcmp(str, "force"))
121 pci_bridge_d3_force = true;
122 return 1;
123}
124__setup("pcie_port_pm=", pcie_port_pm_setup);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/**
127 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
128 * @bus: pointer to PCI bus structure to search
129 *
130 * Given a PCI bus, returns the highest PCI bus number present in the set
131 * including the given PCI bus and its list of child PCI buses.
132 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400133unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800135 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned char max, n;
137
Yinghai Lub918c622012-05-17 18:51:11 -0700138 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 list_for_each_entry(tmp, &bus->children, node) {
140 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400141 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 max = n;
143 }
144 return max;
145}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800146EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Andrew Morton1684f5d2008-12-01 14:30:30 -0800148#ifdef CONFIG_HAS_IOMEM
149void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
150{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500151 struct resource *res = &pdev->resource[bar];
152
Andrew Morton1684f5d2008-12-01 14:30:30 -0800153 /*
154 * Make sure the BAR is actually a memory resource, not an IO resource
155 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500156 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500157 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800158 return NULL;
159 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500160 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800161}
162EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700163
164void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
165{
166 /*
167 * Make sure the BAR is actually a memory resource, not an IO resource
168 */
169 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
170 WARN_ON(1);
171 return NULL;
172 }
173 return ioremap_wc(pci_resource_start(pdev, bar),
174 pci_resource_len(pdev, bar));
175}
176EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177#endif
178
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100179
180static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
181 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700182{
183 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700184 u16 ent;
185
186 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700187
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100188 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700189 if (pos < 0x40)
190 break;
191 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700192 pci_bus_read_config_word(bus, devfn, pos, &ent);
193
194 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700195 if (id == 0xff)
196 break;
197 if (id == cap)
198 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700199 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700200 }
201 return 0;
202}
203
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100204static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
205 u8 pos, int cap)
206{
207 int ttl = PCI_FIND_CAP_TTL;
208
209 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
210}
211
Roland Dreier24a4e372005-10-28 17:35:34 -0700212int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
213{
214 return __pci_find_next_cap(dev->bus, dev->devfn,
215 pos + PCI_CAP_LIST_NEXT, cap);
216}
217EXPORT_SYMBOL_GPL(pci_find_next_capability);
218
Michael Ellermand3bac112006-11-22 18:26:16 +1100219static int __pci_bus_find_cap_start(struct pci_bus *bus,
220 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
225 if (!(status & PCI_STATUS_CAP_LIST))
226 return 0;
227
228 switch (hdr_type) {
229 case PCI_HEADER_TYPE_NORMAL:
230 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100231 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100235
236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700240 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @dev: PCI device to query
242 * @cap: capability code
243 *
244 * Tell if a device supports a given PCI capability.
245 * Returns the address of the requested capability structure within the
246 * device's PCI configuration space or 0 in case the device does not
247 * support it. Possible values for @cap:
248 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * %PCI_CAP_ID_PM Power Management
250 * %PCI_CAP_ID_AGP Accelerated Graphics Port
251 * %PCI_CAP_ID_VPD Vital Product Data
252 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700254 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_PCIX PCI-X
256 * %PCI_CAP_ID_EXP PCI Express
257 */
258int pci_find_capability(struct pci_dev *dev, int cap)
259{
Michael Ellermand3bac112006-11-22 18:26:16 +1100260 int pos;
261
262 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
263 if (pos)
264 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
265
266 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600268EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700271 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @bus: the PCI bus to query
273 * @devfn: PCI device to query
274 * @cap: capability code
275 *
276 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700277 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 *
279 * Returns the address of the requested capability structure within the
280 * device's PCI configuration space or 0 in case the device does not
281 * support it.
282 */
283int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
284{
Michael Ellermand3bac112006-11-22 18:26:16 +1100285 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 hdr_type;
287
288 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
289
Michael Ellermand3bac112006-11-22 18:26:16 +1100290 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
291 if (pos)
292 pos = __pci_find_next_cap(bus, devfn, pos, cap);
293
294 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600296EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600299 * pci_find_next_ext_capability - Find an extended capability
300 * @dev: PCI device to query
301 * @start: address at which to start looking (0 to start at beginning of list)
302 * @cap: capability code
303 *
304 * Returns the address of the next matching extended capability structure
305 * within the device's PCI configuration space or 0 if the device does
306 * not support it. Some capabilities can occur several times, e.g., the
307 * vendor-specific capability, and this provides a way to find them all.
308 */
309int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
310{
311 u32 header;
312 int ttl;
313 int pos = PCI_CFG_SPACE_SIZE;
314
315 /* minimum 8 bytes per capability */
316 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
317
318 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
319 return 0;
320
321 if (start)
322 pos = start;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 return 0;
326
327 /*
328 * If we have no capabilities, this is indicated by cap ID,
329 * cap version and next pointer all being 0.
330 */
331 if (header == 0)
332 return 0;
333
334 while (ttl-- > 0) {
335 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
336 return pos;
337
338 pos = PCI_EXT_CAP_NEXT(header);
339 if (pos < PCI_CFG_SPACE_SIZE)
340 break;
341
342 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
343 break;
344 }
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
349
350/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * pci_find_ext_capability - Find an extended capability
352 * @dev: PCI device to query
353 * @cap: capability code
354 *
355 * Returns the address of the requested extended capability structure
356 * within the device's PCI configuration space or 0 if the device does
357 * not support it. Possible values for @cap:
358 *
359 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
360 * %PCI_EXT_CAP_ID_VC Virtual Channel
361 * %PCI_EXT_CAP_ID_DSN Device Serial Number
362 * %PCI_EXT_CAP_ID_PWR Power Budgeting
363 */
364int pci_find_ext_capability(struct pci_dev *dev, int cap)
365{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600366 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
Brice Goglin3a720d72006-05-23 06:10:01 -0400368EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
371{
372 int rc, ttl = PCI_FIND_CAP_TTL;
373 u8 cap, mask;
374
375 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
376 mask = HT_3BIT_CAP_MASK;
377 else
378 mask = HT_5BIT_CAP_MASK;
379
380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
381 PCI_CAP_ID_HT, &ttl);
382 while (pos) {
383 rc = pci_read_config_byte(dev, pos + 3, &cap);
384 if (rc != PCIBIOS_SUCCESSFUL)
385 return 0;
386
387 if ((cap & mask) == ht_cap)
388 return pos;
389
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800390 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
391 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100392 PCI_CAP_ID_HT, &ttl);
393 }
394
395 return 0;
396}
397/**
398 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
399 * @dev: PCI device to query
400 * @pos: Position from which to continue searching
401 * @ht_cap: Hypertransport capability code
402 *
403 * To be used in conjunction with pci_find_ht_capability() to search for
404 * all capabilities matching @ht_cap. @pos should always be a value returned
405 * from pci_find_ht_capability().
406 *
407 * NB. To be 100% safe against broken PCI devices, the caller should take
408 * steps to avoid an infinite loop.
409 */
410int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
411{
412 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
413}
414EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
415
416/**
417 * pci_find_ht_capability - query a device's Hypertransport capabilities
418 * @dev: PCI device to query
419 * @ht_cap: Hypertransport capability code
420 *
421 * Tell if a device supports a given Hypertransport capability.
422 * Returns an address within the device's PCI configuration space
423 * or 0 in case the device does not support the request capability.
424 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
425 * which has a Hypertransport capability matching @ht_cap.
426 */
427int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
428{
429 int pos;
430
431 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
432 if (pos)
433 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
434
435 return pos;
436}
437EXPORT_SYMBOL_GPL(pci_find_ht_capability);
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439/**
440 * pci_find_parent_resource - return resource region of parent bus of given region
441 * @dev: PCI device structure contains resources to be searched
442 * @res: child resource record for which parent is sought
443 *
444 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700445 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400447struct resource *pci_find_parent_resource(const struct pci_dev *dev,
448 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700451 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (!r)
456 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700457 if (res->start && resource_contains(r, res)) {
458
459 /*
460 * If the window is prefetchable but the BAR is
461 * not, the allocator made a mistake.
462 */
463 if (r->flags & IORESOURCE_PREFETCH &&
464 !(res->flags & IORESOURCE_PREFETCH))
465 return NULL;
466
467 /*
468 * If we're below a transparent bridge, there may
469 * be both a positively-decoded aperture and a
470 * subtractively-decoded region that contain the BAR.
471 * We want the positively-decoded one, so this depends
472 * on pci_bus_for_each_resource() giving us those
473 * first.
474 */
475 return r;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700478 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600480EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300483 * pci_find_resource - Return matching PCI device resource
484 * @dev: PCI device to query
485 * @res: Resource to look for
486 *
487 * Goes over standard PCI resources (BARs) and checks if the given resource
488 * is partially or fully contained in any of them. In that case the
489 * matching resource is returned, %NULL otherwise.
490 */
491struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
492{
493 int i;
494
495 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
496 struct resource *r = &dev->resource[i];
497
498 if (r->start && resource_contains(r, res))
499 return r;
500 }
501
502 return NULL;
503}
504EXPORT_SYMBOL(pci_find_resource);
505
506/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530507 * pci_find_pcie_root_port - return PCIe Root Port
508 * @dev: PCI device to query
509 *
510 * Traverse up the parent chain and return the PCIe Root Port PCI Device
511 * for a given PCI Device.
512 */
513struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
514{
515 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
516
517 bridge = pci_upstream_bridge(dev);
518 while (bridge && pci_is_pcie(bridge)) {
519 highest_pcie_bridge = bridge;
520 bridge = pci_upstream_bridge(bridge);
521 }
522
523 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
524 return NULL;
525
526 return highest_pcie_bridge;
527}
528EXPORT_SYMBOL(pci_find_pcie_root_port);
529
530/**
Alex Williamson157e8762013-12-17 16:43:39 -0700531 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
532 * @dev: the PCI device to operate on
533 * @pos: config space offset of status word
534 * @mask: mask of bit(s) to care about in status word
535 *
536 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
537 */
538int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
539{
540 int i;
541
542 /* Wait for Transaction Pending bit clean */
543 for (i = 0; i < 4; i++) {
544 u16 status;
545 if (i)
546 msleep((1 << (i - 1)) * 100);
547
548 pci_read_config_word(dev, pos, &status);
549 if (!(status & mask))
550 return 1;
551 }
552
553 return 0;
554}
555
556/**
Wei Yang70675e02015-07-29 16:52:58 +0800557 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400558 * @dev: PCI device to have its BARs restored
559 *
560 * Restore the BAR values for a given device, so as to make it
561 * accessible by its driver.
562 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400563static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400564{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800565 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400566
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800567 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800568 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400569}
570
Julia Lawall299f2ff2015-12-06 17:33:45 +0100571static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200572
Julia Lawall299f2ff2015-12-06 17:33:45 +0100573int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200574{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200575 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
576 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
577 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200578 return -EINVAL;
579 pci_platform_pm = ops;
580 return 0;
581}
582
583static inline bool platform_pci_power_manageable(struct pci_dev *dev)
584{
585 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
586}
587
588static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400589 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200590{
591 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
592}
593
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200594static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
595{
596 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
597}
598
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200599static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
600{
601 return pci_platform_pm ?
602 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
603}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700604
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200605static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
606{
607 return pci_platform_pm ?
608 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
609}
610
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100611static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
612{
613 return pci_platform_pm ?
614 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
615}
616
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100617static inline bool platform_pci_need_resume(struct pci_dev *dev)
618{
619 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
620}
621
John W. Linville064b53db2005-07-27 10:19:44 -0400622/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
624 * given PCI device
625 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200626 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628 * RETURN VALUE:
629 * -EINVAL if the requested state is invalid.
630 * -EIO if device does not support PCI PM or its PM capabilities register has a
631 * wrong version, or device doesn't support the requested state.
632 * 0 if device already is in the requested state.
633 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100635static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200637 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200638 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100640 /* Check if we're already there */
641 if (dev->current_state == state)
642 return 0;
643
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200644 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700645 return -EIO;
646
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 if (state < PCI_D0 || state > PCI_D3hot)
648 return -EINVAL;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700651 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 * to sleep if we're already in a low power state
653 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100654 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200655 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400656 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
657 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200659 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200662 if ((state == PCI_D1 && !dev->d1_support)
663 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700664 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200666 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400667
John W. Linville32a36582005-09-14 09:52:42 -0400668 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 * This doesn't affect PME_Status, disables PME_En, and
670 * sets PowerState to 0.
671 */
John W. Linville32a36582005-09-14 09:52:42 -0400672 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400673 case PCI_D0:
674 case PCI_D1:
675 case PCI_D2:
676 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
677 pmcsr |= state;
678 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200679 case PCI_D3hot:
680 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400681 case PCI_UNKNOWN: /* Boot-up */
682 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100683 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200684 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400685 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400686 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400687 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
691 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200692 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 /* Mandatory power management transition delays */
695 /* see PCI PM 1.1 5.6.1 table 18 */
696 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100697 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100699 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200701 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
702 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
703 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400704 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
705 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400706
Huang Ying448bd852012-06-23 10:23:51 +0800707 /*
708 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400709 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
710 * from D3hot to D0 _may_ perform an internal reset, thereby
711 * going to "D0 Uninitialized" rather than "D0 Initialized".
712 * For example, at least some versions of the 3c905B and the
713 * 3c556B exhibit this behaviour.
714 *
715 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
716 * devices in a D3hot state at boot. Consequently, we need to
717 * restore at least the BARs so that the device will be
718 * accessible to its driver.
719 */
720 if (need_restore)
721 pci_restore_bars(dev);
722
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100723 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800724 pcie_aspm_pm_state_change(dev->bus->self);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return 0;
727}
728
729/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200730 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200731 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100732 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200733 *
734 * The power state is read from the PMCSR register, which however is
735 * inaccessible in D3cold. The platform firmware is therefore queried first
736 * to detect accessibility of the register. In case the platform firmware
737 * reports an incorrect state or the device isn't power manageable by the
738 * platform at all, we try to detect D3cold by testing accessibility of the
739 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200740 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100741void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200743 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
744 !pci_device_is_present(dev)) {
745 dev->current_state = PCI_D3cold;
746 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 u16 pmcsr;
748
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200749 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200750 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100751 } else {
752 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200753 }
754}
755
756/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600757 * pci_power_up - Put the given device into D0 forcibly
758 * @dev: PCI device to power up
759 */
760void pci_power_up(struct pci_dev *dev)
761{
762 if (platform_pci_power_manageable(dev))
763 platform_pci_set_power_state(dev, PCI_D0);
764
765 pci_raw_set_power_state(dev, PCI_D0);
766 pci_update_current_state(dev, PCI_D0);
767}
768
769/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100770 * pci_platform_power_transition - Use platform to change device power state
771 * @dev: PCI device to handle.
772 * @state: State to put the device into.
773 */
774static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
775{
776 int error;
777
778 if (platform_pci_power_manageable(dev)) {
779 error = platform_pci_set_power_state(dev, state);
780 if (!error)
781 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000782 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100783 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000784
785 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
786 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100787
788 return error;
789}
790
791/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700792 * pci_wakeup - Wake up a PCI device
793 * @pci_dev: Device to handle.
794 * @ign: ignored parameter
795 */
796static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
797{
798 pci_wakeup_event(pci_dev);
799 pm_request_resume(&pci_dev->dev);
800 return 0;
801}
802
803/**
804 * pci_wakeup_bus - Walk given bus and wake up devices on it
805 * @bus: Top bus of the subtree to walk.
806 */
807static void pci_wakeup_bus(struct pci_bus *bus)
808{
809 if (bus)
810 pci_walk_bus(bus, pci_wakeup, NULL);
811}
812
813/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100814 * __pci_start_power_transition - Start power transition of a PCI device
815 * @dev: PCI device to handle.
816 * @state: State to put the device into.
817 */
818static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
819{
Huang Ying448bd852012-06-23 10:23:51 +0800820 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100821 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800822 /*
823 * Mandatory power management transition delays, see
824 * PCI Express Base Specification Revision 2.0 Section
825 * 6.6.1: Conventional Reset. Do not delay for
826 * devices powered on/off by corresponding bridge,
827 * because have already delayed for the bridge.
828 */
829 if (dev->runtime_d3cold) {
830 msleep(dev->d3cold_delay);
831 /*
832 * When powering on a bridge from D3cold, the
833 * whole hierarchy may be powered on into
834 * D0uninitialized state, resume them to give
835 * them a chance to suspend again
836 */
837 pci_wakeup_bus(dev->subordinate);
838 }
839 }
840}
841
842/**
843 * __pci_dev_set_current_state - Set current state of a PCI device
844 * @dev: Device to handle
845 * @data: pointer to state to be set
846 */
847static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
848{
849 pci_power_t state = *(pci_power_t *)data;
850
851 dev->current_state = state;
852 return 0;
853}
854
855/**
856 * __pci_bus_set_current_state - Walk given bus and set current state of devices
857 * @bus: Top bus of the subtree to walk.
858 * @state: state to be set
859 */
860static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
861{
862 if (bus)
863 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100864}
865
866/**
867 * __pci_complete_power_transition - Complete power transition of a PCI device
868 * @dev: PCI device to handle.
869 * @state: State to put the device into.
870 *
871 * This function should not be called directly by device drivers.
872 */
873int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
874{
Huang Ying448bd852012-06-23 10:23:51 +0800875 int ret;
876
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600877 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800878 return -EINVAL;
879 ret = pci_platform_power_transition(dev, state);
880 /* Power off the bridge may power off the whole hierarchy */
881 if (!ret && state == PCI_D3cold)
882 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
883 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100884}
885EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
886
887/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200888 * pci_set_power_state - Set the power state of a PCI device
889 * @dev: PCI device to handle.
890 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
891 *
Nick Andrew877d0312009-01-26 11:06:57 +0100892 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200893 * the device's PCI PM registers.
894 *
895 * RETURN VALUE:
896 * -EINVAL if the requested state is invalid.
897 * -EIO if device does not support PCI PM or its PM capabilities register has a
898 * wrong version, or device doesn't support the requested state.
899 * 0 if device already is in the requested state.
900 * 0 if device's power state has been successfully changed.
901 */
902int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
903{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200904 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200905
906 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800907 if (state > PCI_D3cold)
908 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200909 else if (state < PCI_D0)
910 state = PCI_D0;
911 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
912 /*
913 * If the device or the parent bridge do not support PCI PM,
914 * ignore the request if we're doing anything other than putting
915 * it into D0 (which would only happen on boot).
916 */
917 return 0;
918
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600919 /* Check if we're already there */
920 if (dev->current_state == state)
921 return 0;
922
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100923 __pci_start_power_transition(dev, state);
924
Alan Cox979b1792008-07-24 17:18:38 +0100925 /* This device is quirked not to be put into D3, so
926 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800927 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100928 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200929
Huang Ying448bd852012-06-23 10:23:51 +0800930 /*
931 * To put device in D3cold, we put device into D3hot in native
932 * way, then put device into D3cold with platform ops
933 */
934 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
935 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200936
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100937 if (!__pci_complete_power_transition(dev, state))
938 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200939
940 return error;
941}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600942EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200943
944/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 * pci_choose_state - Choose the power state of a PCI device
946 * @dev: PCI device to be suspended
947 * @state: target sleep state for the whole system. This is the value
948 * that is passed to suspend() function.
949 *
950 * Returns PCI power state suitable for given device and given system
951 * message.
952 */
953
954pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
955{
Shaohua Liab826ca2007-07-20 10:03:22 +0800956 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500957
Yijing Wang728cdb72013-06-18 16:22:14 +0800958 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return PCI_D0;
960
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200961 ret = platform_pci_choose_state(dev);
962 if (ret != PCI_POWER_ERROR)
963 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700964
965 switch (state.event) {
966 case PM_EVENT_ON:
967 return PCI_D0;
968 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700969 case PM_EVENT_PRETHAW:
970 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700971 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100972 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700973 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600975 dev_info(&dev->dev, "unrecognized suspend event %d\n",
976 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 BUG();
978 }
979 return PCI_D0;
980}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981EXPORT_SYMBOL(pci_choose_state);
982
Yu Zhao89858512009-02-16 02:55:47 +0800983#define PCI_EXP_SAVE_REGS 7
984
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700985static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
986 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800987{
988 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800989
Sasha Levinb67bfe02013-02-27 17:06:00 -0800990 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700991 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800992 return tmp;
993 }
994 return NULL;
995}
996
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700997struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
998{
999 return _pci_find_saved_cap(dev, cap, false);
1000}
1001
1002struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1003{
1004 return _pci_find_saved_cap(dev, cap, true);
1005}
1006
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001007static int pci_save_pcie_state(struct pci_dev *dev)
1008{
Jiang Liu59875ae2012-07-24 17:20:06 +08001009 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001010 struct pci_cap_saved_state *save_state;
1011 u16 *cap;
1012
Jiang Liu59875ae2012-07-24 17:20:06 +08001013 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001014 return 0;
1015
Eric W. Biederman9f355752007-03-08 13:06:13 -07001016 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001018 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 return -ENOMEM;
1020 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001021
Alex Williamson24a4742f2011-05-10 10:02:11 -06001022 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001023 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001030
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001031 return 0;
1032}
1033
1034static void pci_restore_pcie_state(struct pci_dev *dev)
1035{
Jiang Liu59875ae2012-07-24 17:20:06 +08001036 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001037 struct pci_cap_saved_state *save_state;
1038 u16 *cap;
1039
1040 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001041 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001042 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001043
Alex Williamson24a4742f2011-05-10 10:02:11 -06001044 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001045 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001052}
1053
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001054
1055static int pci_save_pcix_state(struct pci_dev *dev)
1056{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001057 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001058 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001059
1060 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001061 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001062 return 0;
1063
Shaohua Lif34303d2007-12-18 09:56:47 +08001064 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001066 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067 return -ENOMEM;
1068 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069
Alex Williamson24a4742f2011-05-10 10:02:11 -06001070 pci_read_config_word(dev, pos + PCI_X_CMD,
1071 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001072
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001073 return 0;
1074}
1075
1076static void pci_restore_pcix_state(struct pci_dev *dev)
1077{
1078 int i = 0, pos;
1079 struct pci_cap_saved_state *save_state;
1080 u16 *cap;
1081
1082 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1083 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001084 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001085 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001086 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087
1088 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001089}
1090
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092/**
1093 * pci_save_state - save the PCI configuration space of a device before suspending
1094 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001096int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
1098 int i;
1099 /* XXX: 100% dword access ok here? */
1100 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001101 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001102 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001103
1104 i = pci_save_pcie_state(dev);
1105 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001106 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001107
1108 i = pci_save_pcix_state(dev);
1109 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001110 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001111
Quentin Lambert754834b2014-11-06 17:45:55 +01001112 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001114EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001116static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1117 u32 saved_val, int retry)
1118{
1119 u32 val;
1120
1121 pci_read_config_dword(pdev, offset, &val);
1122 if (val == saved_val)
1123 return;
1124
1125 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001126 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1127 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001128 pci_write_config_dword(pdev, offset, saved_val);
1129 if (retry-- <= 0)
1130 return;
1131
1132 pci_read_config_dword(pdev, offset, &val);
1133 if (val == saved_val)
1134 return;
1135
1136 mdelay(1);
1137 }
1138}
1139
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001140static void pci_restore_config_space_range(struct pci_dev *pdev,
1141 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001142{
1143 int index;
1144
1145 for (index = end; index >= start; index--)
1146 pci_restore_config_dword(pdev, 4 * index,
1147 pdev->saved_config_space[index],
1148 retry);
1149}
1150
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001151static void pci_restore_config_space(struct pci_dev *pdev)
1152{
1153 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1154 pci_restore_config_space_range(pdev, 10, 15, 0);
1155 /* Restore BARs before the command register. */
1156 pci_restore_config_space_range(pdev, 4, 9, 10);
1157 pci_restore_config_space_range(pdev, 0, 3, 0);
1158 } else {
1159 pci_restore_config_space_range(pdev, 0, 15, 0);
1160 }
1161}
1162
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001163/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 * pci_restore_state - Restore the saved state of a PCI device
1165 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001167void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168{
Alek Duc82f63e2009-08-08 08:46:19 +08001169 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001170 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001171
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001172 /* PCI Express register must be restored first */
1173 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001174 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001175 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001176
Taku Izumib07461a2015-09-17 10:09:37 -05001177 pci_cleanup_aer_error_status_regs(dev);
1178
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001179 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001180
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001181 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001182 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001183
1184 /* Restore ACS and IOV configuration state */
1185 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001186 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001187
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001188 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001190EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001192struct pci_saved_state {
1193 u32 config_space[16];
1194 struct pci_cap_saved_data cap[0];
1195};
1196
1197/**
1198 * pci_store_saved_state - Allocate and return an opaque struct containing
1199 * the device saved state.
1200 * @dev: PCI device that we're dealing with
1201 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001202 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001203 */
1204struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1205{
1206 struct pci_saved_state *state;
1207 struct pci_cap_saved_state *tmp;
1208 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001209 size_t size;
1210
1211 if (!dev->state_saved)
1212 return NULL;
1213
1214 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1215
Sasha Levinb67bfe02013-02-27 17:06:00 -08001216 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001217 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1218
1219 state = kzalloc(size, GFP_KERNEL);
1220 if (!state)
1221 return NULL;
1222
1223 memcpy(state->config_space, dev->saved_config_space,
1224 sizeof(state->config_space));
1225
1226 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001227 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001228 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1229 memcpy(cap, &tmp->cap, len);
1230 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1231 }
1232 /* Empty cap_save terminates list */
1233
1234 return state;
1235}
1236EXPORT_SYMBOL_GPL(pci_store_saved_state);
1237
1238/**
1239 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1240 * @dev: PCI device that we're dealing with
1241 * @state: Saved state returned from pci_store_saved_state()
1242 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001243int pci_load_saved_state(struct pci_dev *dev,
1244 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001245{
1246 struct pci_cap_saved_data *cap;
1247
1248 dev->state_saved = false;
1249
1250 if (!state)
1251 return 0;
1252
1253 memcpy(dev->saved_config_space, state->config_space,
1254 sizeof(state->config_space));
1255
1256 cap = state->cap;
1257 while (cap->size) {
1258 struct pci_cap_saved_state *tmp;
1259
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001260 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001261 if (!tmp || tmp->cap.size != cap->size)
1262 return -EINVAL;
1263
1264 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1265 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1266 sizeof(struct pci_cap_saved_data) + cap->size);
1267 }
1268
1269 dev->state_saved = true;
1270 return 0;
1271}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001272EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001273
1274/**
1275 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1276 * and free the memory allocated for it.
1277 * @dev: PCI device that we're dealing with
1278 * @state: Pointer to saved state returned from pci_store_saved_state()
1279 */
1280int pci_load_and_free_saved_state(struct pci_dev *dev,
1281 struct pci_saved_state **state)
1282{
1283 int ret = pci_load_saved_state(dev, *state);
1284 kfree(*state);
1285 *state = NULL;
1286 return ret;
1287}
1288EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1289
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001290int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1291{
1292 return pci_enable_resources(dev, bars);
1293}
1294
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001295static int do_pci_enable_device(struct pci_dev *dev, int bars)
1296{
1297 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301298 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001299 u16 cmd;
1300 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001301
1302 err = pci_set_power_state(dev, PCI_D0);
1303 if (err < 0 && err != -EIO)
1304 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301305
1306 bridge = pci_upstream_bridge(dev);
1307 if (bridge)
1308 pcie_aspm_powersave_config_link(bridge);
1309
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001310 err = pcibios_enable_device(dev, bars);
1311 if (err < 0)
1312 return err;
1313 pci_fixup_device(pci_fixup_enable, dev);
1314
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001315 if (dev->msi_enabled || dev->msix_enabled)
1316 return 0;
1317
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001318 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1319 if (pin) {
1320 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1321 if (cmd & PCI_COMMAND_INTX_DISABLE)
1322 pci_write_config_word(dev, PCI_COMMAND,
1323 cmd & ~PCI_COMMAND_INTX_DISABLE);
1324 }
1325
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001326 return 0;
1327}
1328
1329/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001330 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001331 * @dev: PCI device to be resumed
1332 *
1333 * Note this function is a backend of pci_default_resume and is not supposed
1334 * to be called by normal code, write proper resume handler and use it instead.
1335 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001336int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001337{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001338 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001339 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1340 return 0;
1341}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001342EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001343
Yinghai Lu928bea92013-07-22 14:37:17 -07001344static void pci_enable_bridge(struct pci_dev *dev)
1345{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001346 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001347 int retval;
1348
Bjorn Helgaas79272132013-11-06 10:00:51 -07001349 bridge = pci_upstream_bridge(dev);
1350 if (bridge)
1351 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001352
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001353 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001354 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001355 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001356 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001357 }
1358
Yinghai Lu928bea92013-07-22 14:37:17 -07001359 retval = pci_enable_device(dev);
1360 if (retval)
1361 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1362 retval);
1363 pci_set_master(dev);
1364}
1365
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001366static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001368 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001370 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Jesse Barnes97c145f2010-11-05 15:16:36 -04001372 /*
1373 * Power state could be unknown at this point, either due to a fresh
1374 * boot or a device removal call. So get the current power state
1375 * so that things like MSI message writing will behave as expected
1376 * (e.g. if the device really is in D0 at enable time).
1377 */
1378 if (dev->pm_cap) {
1379 u16 pmcsr;
1380 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1381 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1382 }
1383
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001384 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001385 return 0; /* already enabled */
1386
Bjorn Helgaas79272132013-11-06 10:00:51 -07001387 bridge = pci_upstream_bridge(dev);
1388 if (bridge)
1389 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001390
Yinghai Lu497f16f2011-12-17 18:33:37 -08001391 /* only skip sriov related */
1392 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1393 if (dev->resource[i].flags & flags)
1394 bars |= (1 << i);
1395 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001396 if (dev->resource[i].flags & flags)
1397 bars |= (1 << i);
1398
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001399 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001400 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001401 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001402 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403}
1404
1405/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001406 * pci_enable_device_io - Initialize a device for use with IO space
1407 * @dev: PCI device to be initialized
1408 *
1409 * Initialize device before it's used by a driver. Ask low-level code
1410 * to enable I/O resources. Wake up the device if it was suspended.
1411 * Beware, this function can fail.
1412 */
1413int pci_enable_device_io(struct pci_dev *dev)
1414{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001415 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001416}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001417EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001418
1419/**
1420 * pci_enable_device_mem - Initialize a device for use with Memory space
1421 * @dev: PCI device to be initialized
1422 *
1423 * Initialize device before it's used by a driver. Ask low-level code
1424 * to enable Memory resources. Wake up the device if it was suspended.
1425 * Beware, this function can fail.
1426 */
1427int pci_enable_device_mem(struct pci_dev *dev)
1428{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001429 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001430}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001431EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/**
1434 * pci_enable_device - Initialize device before it's used by a driver.
1435 * @dev: PCI device to be initialized
1436 *
1437 * Initialize device before it's used by a driver. Ask low-level code
1438 * to enable I/O and memory. Wake up the device if it was suspended.
1439 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001440 *
1441 * Note we don't actually enable the device many times if we call
1442 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001444int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001446 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001448EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Tejun Heo9ac78492007-01-20 16:00:26 +09001450/*
1451 * Managed PCI resources. This manages device on/off, intx/msi/msix
1452 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1453 * there's no need to track it separately. pci_devres is initialized
1454 * when a device is enabled using managed PCI device enable interface.
1455 */
1456struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001457 unsigned int enabled:1;
1458 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001459 unsigned int orig_intx:1;
1460 unsigned int restore_intx:1;
1461 u32 region_mask;
1462};
1463
1464static void pcim_release(struct device *gendev, void *res)
1465{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001466 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001467 struct pci_devres *this = res;
1468 int i;
1469
1470 if (dev->msi_enabled)
1471 pci_disable_msi(dev);
1472 if (dev->msix_enabled)
1473 pci_disable_msix(dev);
1474
1475 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1476 if (this->region_mask & (1 << i))
1477 pci_release_region(dev, i);
1478
1479 if (this->restore_intx)
1480 pci_intx(dev, this->orig_intx);
1481
Tejun Heo7f375f32007-02-25 04:36:01 -08001482 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001483 pci_disable_device(dev);
1484}
1485
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001486static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001487{
1488 struct pci_devres *dr, *new_dr;
1489
1490 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1491 if (dr)
1492 return dr;
1493
1494 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1495 if (!new_dr)
1496 return NULL;
1497 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1498}
1499
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001500static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001501{
1502 if (pci_is_managed(pdev))
1503 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1504 return NULL;
1505}
1506
1507/**
1508 * pcim_enable_device - Managed pci_enable_device()
1509 * @pdev: PCI device to be initialized
1510 *
1511 * Managed pci_enable_device().
1512 */
1513int pcim_enable_device(struct pci_dev *pdev)
1514{
1515 struct pci_devres *dr;
1516 int rc;
1517
1518 dr = get_pci_dr(pdev);
1519 if (unlikely(!dr))
1520 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001521 if (dr->enabled)
1522 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001523
1524 rc = pci_enable_device(pdev);
1525 if (!rc) {
1526 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001527 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001528 }
1529 return rc;
1530}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001531EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001532
1533/**
1534 * pcim_pin_device - Pin managed PCI device
1535 * @pdev: PCI device to pin
1536 *
1537 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1538 * driver detach. @pdev must have been enabled with
1539 * pcim_enable_device().
1540 */
1541void pcim_pin_device(struct pci_dev *pdev)
1542{
1543 struct pci_devres *dr;
1544
1545 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001546 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001547 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001548 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001549}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001550EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001551
Matthew Garretteca0d462012-12-05 14:33:27 -07001552/*
1553 * pcibios_add_device - provide arch specific hooks when adding device dev
1554 * @dev: the PCI device being added
1555 *
1556 * Permits the platform to provide architecture specific functionality when
1557 * devices are added. This is the default implementation. Architecture
1558 * implementations can override this.
1559 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001560int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001561{
1562 return 0;
1563}
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001566 * pcibios_release_device - provide arch specific hooks when releasing device dev
1567 * @dev: the PCI device being released
1568 *
1569 * Permits the platform to provide architecture specific functionality when
1570 * devices are released. This is the default implementation. Architecture
1571 * implementations can override this.
1572 */
1573void __weak pcibios_release_device(struct pci_dev *dev) {}
1574
1575/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 * pcibios_disable_device - disable arch specific PCI resources for device dev
1577 * @dev: the PCI device to disable
1578 *
1579 * Disables architecture specific PCI resources for the device. This
1580 * is the default implementation. Architecture implementations can
1581 * override this.
1582 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001583void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Hanjun Guoa43ae582014-05-06 11:29:52 +08001585/**
1586 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1587 * @irq: ISA IRQ to penalize
1588 * @active: IRQ active or not
1589 *
1590 * Permits the platform to provide architecture-specific functionality when
1591 * penalizing ISA IRQs. This is the default implementation. Architecture
1592 * implementations can override this.
1593 */
1594void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1595
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001596static void do_pci_disable_device(struct pci_dev *dev)
1597{
1598 u16 pci_command;
1599
1600 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1601 if (pci_command & PCI_COMMAND_MASTER) {
1602 pci_command &= ~PCI_COMMAND_MASTER;
1603 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1604 }
1605
1606 pcibios_disable_device(dev);
1607}
1608
1609/**
1610 * pci_disable_enabled_device - Disable device without updating enable_cnt
1611 * @dev: PCI device to disable
1612 *
1613 * NOTE: This function is a backend of PCI power management routines and is
1614 * not supposed to be called drivers.
1615 */
1616void pci_disable_enabled_device(struct pci_dev *dev)
1617{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001618 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001619 do_pci_disable_device(dev);
1620}
1621
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622/**
1623 * pci_disable_device - Disable PCI device after use
1624 * @dev: PCI device to be disabled
1625 *
1626 * Signal to the system that the PCI device is not in use by the system
1627 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001628 *
1629 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001630 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001632void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
Tejun Heo9ac78492007-01-20 16:00:26 +09001634 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001635
Tejun Heo9ac78492007-01-20 16:00:26 +09001636 dr = find_pci_dr(dev);
1637 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001638 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001639
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001640 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1641 "disabling already-disabled device");
1642
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001643 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001644 return;
1645
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001646 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001648 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001650EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
1652/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001653 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001654 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001655 * @state: Reset state to enter into
1656 *
1657 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001658 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001659 * implementation. Architecture implementations can override this.
1660 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001661int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1662 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001663{
1664 return -EINVAL;
1665}
1666
1667/**
1668 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001669 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001670 * @state: Reset state to enter into
1671 *
1672 *
1673 * Sets the PCI reset state for the device.
1674 */
1675int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1676{
1677 return pcibios_set_pcie_reset_state(dev, state);
1678}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001679EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001680
1681/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001682 * pci_check_pme_status - Check if given device has generated PME.
1683 * @dev: Device to check.
1684 *
1685 * Check the PME status of the device and if set, clear it and clear PME enable
1686 * (if set). Return 'true' if PME status and PME enable were both set or
1687 * 'false' otherwise.
1688 */
1689bool pci_check_pme_status(struct pci_dev *dev)
1690{
1691 int pmcsr_pos;
1692 u16 pmcsr;
1693 bool ret = false;
1694
1695 if (!dev->pm_cap)
1696 return false;
1697
1698 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1699 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1700 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1701 return false;
1702
1703 /* Clear PME status. */
1704 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1705 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1706 /* Disable PME to avoid interrupt flood. */
1707 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1708 ret = true;
1709 }
1710
1711 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1712
1713 return ret;
1714}
1715
1716/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001717 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1718 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001719 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001720 *
1721 * Check if @dev has generated PME and queue a resume request for it in that
1722 * case.
1723 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001724static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001725{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001726 if (pme_poll_reset && dev->pme_poll)
1727 dev->pme_poll = false;
1728
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001729 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001730 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001731 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001732 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001733 return 0;
1734}
1735
1736/**
1737 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1738 * @bus: Top bus of the subtree to walk.
1739 */
1740void pci_pme_wakeup_bus(struct pci_bus *bus)
1741{
1742 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001743 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001744}
1745
Huang Ying448bd852012-06-23 10:23:51 +08001746
1747/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001748 * pci_pme_capable - check the capability of PCI device to generate PME#
1749 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001750 * @state: PCI state from which device will issue PME#.
1751 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001752bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001753{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001754 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001755 return false;
1756
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001757 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001758}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001759EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760
Matthew Garrettdf17e622010-10-04 14:22:29 -04001761static void pci_pme_list_scan(struct work_struct *work)
1762{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001763 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001764
1765 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001766 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1767 if (pme_dev->dev->pme_poll) {
1768 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001769
Bjorn Helgaasce300002014-01-24 09:51:06 -07001770 bridge = pme_dev->dev->bus->self;
1771 /*
1772 * If bridge is in low power state, the
1773 * configuration space of subordinate devices
1774 * may be not accessible
1775 */
1776 if (bridge && bridge->current_state != PCI_D0)
1777 continue;
1778 pci_pme_wakeup(pme_dev->dev, NULL);
1779 } else {
1780 list_del(&pme_dev->list);
1781 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001782 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001783 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001784 if (!list_empty(&pci_pme_list))
1785 schedule_delayed_work(&pci_pme_work,
1786 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001787 mutex_unlock(&pci_pme_list_mutex);
1788}
1789
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001790static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001791{
1792 u16 pmcsr;
1793
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001794 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001795 return;
1796
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001797 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001798 /* Clear PME_Status by writing 1 to it and enable PME# */
1799 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1800 if (!enable)
1801 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1802
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001803 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001804}
1805
1806/**
1807 * pci_pme_active - enable or disable PCI device's PME# function
1808 * @dev: PCI device to handle.
1809 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1810 *
1811 * The caller must verify that the device is capable of generating PME# before
1812 * calling this function with @enable equal to 'true'.
1813 */
1814void pci_pme_active(struct pci_dev *dev, bool enable)
1815{
1816 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001817
Huang Ying6e965e02012-10-26 13:07:51 +08001818 /*
1819 * PCI (as opposed to PCIe) PME requires that the device have
1820 * its PME# line hooked up correctly. Not all hardware vendors
1821 * do this, so the PME never gets delivered and the device
1822 * remains asleep. The easiest way around this is to
1823 * periodically walk the list of suspended devices and check
1824 * whether any have their PME flag set. The assumption is that
1825 * we'll wake up often enough anyway that this won't be a huge
1826 * hit, and the power savings from the devices will still be a
1827 * win.
1828 *
1829 * Although PCIe uses in-band PME message instead of PME# line
1830 * to report PME, PME does not work for some PCIe devices in
1831 * reality. For example, there are devices that set their PME
1832 * status bits, but don't really bother to send a PME message;
1833 * there are PCI Express Root Ports that don't bother to
1834 * trigger interrupts when they receive PME messages from the
1835 * devices below. So PME poll is used for PCIe devices too.
1836 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001837
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001838 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001839 struct pci_pme_device *pme_dev;
1840 if (enable) {
1841 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1842 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001843 if (!pme_dev) {
1844 dev_warn(&dev->dev, "can't enable PME#\n");
1845 return;
1846 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001847 pme_dev->dev = dev;
1848 mutex_lock(&pci_pme_list_mutex);
1849 list_add(&pme_dev->list, &pci_pme_list);
1850 if (list_is_singular(&pci_pme_list))
1851 schedule_delayed_work(&pci_pme_work,
1852 msecs_to_jiffies(PME_TIMEOUT));
1853 mutex_unlock(&pci_pme_list_mutex);
1854 } else {
1855 mutex_lock(&pci_pme_list_mutex);
1856 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1857 if (pme_dev->dev == dev) {
1858 list_del(&pme_dev->list);
1859 kfree(pme_dev);
1860 break;
1861 }
1862 }
1863 mutex_unlock(&pci_pme_list_mutex);
1864 }
1865 }
1866
Vincent Palatin85b85822011-12-05 11:51:18 -08001867 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001868}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001869EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001870
1871/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001872 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001873 * @dev: PCI device affected
1874 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001875 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001876 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 *
David Brownell075c1772007-04-26 00:12:06 -07001878 * This enables the device as a wakeup event source, or disables it.
1879 * When such events involves platform-specific hooks, those hooks are
1880 * called automatically by this routine.
1881 *
1882 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001883 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001884 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001885 * RETURN VALUE:
1886 * 0 is returned on success
1887 * -EINVAL is returned if device is not supposed to wake up the system
1888 * Error code depending on the platform is returned if both the platform and
1889 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001891int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1892 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001894 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001896 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001897 return -EINVAL;
1898
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001899 /* Don't do the same thing twice in a row for one device. */
1900 if (!!enable == !!dev->wakeup_prepared)
1901 return 0;
1902
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001903 /*
1904 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1905 * Anderson we should be doing PME# wake enable followed by ACPI wake
1906 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001907 */
1908
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001909 if (enable) {
1910 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001911
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001912 if (pci_pme_capable(dev, state))
1913 pci_pme_active(dev, true);
1914 else
1915 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001916 error = runtime ? platform_pci_run_wake(dev, true) :
1917 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001918 if (ret)
1919 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001920 if (!ret)
1921 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001922 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001923 if (runtime)
1924 platform_pci_run_wake(dev, false);
1925 else
1926 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001927 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001928 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001929 }
1930
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001931 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001932}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001933EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001934
1935/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001936 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1937 * @dev: PCI device to prepare
1938 * @enable: True to enable wake-up event generation; false to disable
1939 *
1940 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1941 * and this function allows them to set that up cleanly - pci_enable_wake()
1942 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1943 * ordering constraints.
1944 *
1945 * This function only returns error code if the device is not capable of
1946 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1947 * enable wake-up power for it.
1948 */
1949int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1950{
1951 return pci_pme_capable(dev, PCI_D3cold) ?
1952 pci_enable_wake(dev, PCI_D3cold, enable) :
1953 pci_enable_wake(dev, PCI_D3hot, enable);
1954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001955EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001956
1957/**
Jesse Barnes37139072008-07-28 11:49:26 -07001958 * pci_target_state - find an appropriate low power state for a given PCI dev
1959 * @dev: PCI device
1960 *
1961 * Use underlying platform code to find a supported low power state for @dev.
1962 * If the platform can't manage @dev, return the deepest state from which it
1963 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001964 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001965static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001966{
1967 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001968
1969 if (platform_pci_power_manageable(dev)) {
1970 /*
1971 * Call the platform to choose the target state of the device
1972 * and enable wake-up from this state if supported.
1973 */
1974 pci_power_t state = platform_pci_choose_state(dev);
1975
1976 switch (state) {
1977 case PCI_POWER_ERROR:
1978 case PCI_UNKNOWN:
1979 break;
1980 case PCI_D1:
1981 case PCI_D2:
1982 if (pci_no_d1d2(dev))
1983 break;
1984 default:
1985 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001986 }
Lukas Wunner4132a572016-09-18 05:39:20 +02001987
1988 return target_state;
1989 }
1990
1991 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001992 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02001993
1994 /*
1995 * If the device is in D3cold even though it's not power-manageable by
1996 * the platform, it may have been powered down by non-standard means.
1997 * Best to let it slumber.
1998 */
1999 if (dev->current_state == PCI_D3cold)
2000 target_state = PCI_D3cold;
2001
2002 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002003 /*
2004 * Find the deepest state from which the device can generate
2005 * wake-up events, make it the target state and enable device
2006 * to generate PME#.
2007 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002008 if (dev->pme_support) {
2009 while (target_state
2010 && !(dev->pme_support & (1 << target_state)))
2011 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002012 }
2013 }
2014
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002015 return target_state;
2016}
2017
2018/**
2019 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2020 * @dev: Device to handle.
2021 *
2022 * Choose the power state appropriate for the device depending on whether
2023 * it can wake up the system and/or is power manageable by the platform
2024 * (PCI_D3hot is the default) and put the device into that state.
2025 */
2026int pci_prepare_to_sleep(struct pci_dev *dev)
2027{
2028 pci_power_t target_state = pci_target_state(dev);
2029 int error;
2030
2031 if (target_state == PCI_POWER_ERROR)
2032 return -EIO;
2033
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002034 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002035
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002036 error = pci_set_power_state(dev, target_state);
2037
2038 if (error)
2039 pci_enable_wake(dev, target_state, false);
2040
2041 return error;
2042}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002043EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002044
2045/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002046 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002047 * @dev: Device to handle.
2048 *
Thomas Weber88393162010-03-16 11:47:56 +01002049 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002050 */
2051int pci_back_from_sleep(struct pci_dev *dev)
2052{
2053 pci_enable_wake(dev, PCI_D0, false);
2054 return pci_set_power_state(dev, PCI_D0);
2055}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002056EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002057
2058/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002059 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2060 * @dev: PCI device being suspended.
2061 *
2062 * Prepare @dev to generate wake-up events at run time and put it into a low
2063 * power state.
2064 */
2065int pci_finish_runtime_suspend(struct pci_dev *dev)
2066{
2067 pci_power_t target_state = pci_target_state(dev);
2068 int error;
2069
2070 if (target_state == PCI_POWER_ERROR)
2071 return -EIO;
2072
Huang Ying448bd852012-06-23 10:23:51 +08002073 dev->runtime_d3cold = target_state == PCI_D3cold;
2074
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002075 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2076
2077 error = pci_set_power_state(dev, target_state);
2078
Huang Ying448bd852012-06-23 10:23:51 +08002079 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002080 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002081 dev->runtime_d3cold = false;
2082 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002083
2084 return error;
2085}
2086
2087/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002088 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2089 * @dev: Device to check.
2090 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002091 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002092 * (through the platform or using the native PCIe PME) or if the device supports
2093 * PME and one of its upstream bridges can generate wake-up events.
2094 */
2095bool pci_dev_run_wake(struct pci_dev *dev)
2096{
2097 struct pci_bus *bus = dev->bus;
2098
2099 if (device_run_wake(&dev->dev))
2100 return true;
2101
2102 if (!dev->pme_support)
2103 return false;
2104
Alan Stern6496ebd2016-10-21 16:45:38 -04002105 /* PME-capable in principle, but not from the intended sleep state */
2106 if (!pci_pme_capable(dev, pci_target_state(dev)))
2107 return false;
2108
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002109 while (bus->parent) {
2110 struct pci_dev *bridge = bus->self;
2111
2112 if (device_run_wake(&bridge->dev))
2113 return true;
2114
2115 bus = bus->parent;
2116 }
2117
2118 /* We have reached the root bus. */
2119 if (bus->bridge)
2120 return device_run_wake(bus->bridge);
2121
2122 return false;
2123}
2124EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2125
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002126/**
2127 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2128 * @pci_dev: Device to check.
2129 *
2130 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2131 * reconfigured due to wakeup settings difference between system and runtime
2132 * suspend and the current power state of it is suitable for the upcoming
2133 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002134 *
2135 * If the device is not configured for system wakeup, disable PME for it before
2136 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002137 */
2138bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2139{
2140 struct device *dev = &pci_dev->dev;
2141
2142 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002143 || pci_target_state(pci_dev) != pci_dev->current_state
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002144 || platform_pci_need_resume(pci_dev))
2145 return false;
2146
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002147 /*
2148 * At this point the device is good to go unless it's been configured
2149 * to generate PME at the runtime suspend time, but it is not supposed
2150 * to wake up the system. In that case, simply disable PME for it
2151 * (it will have to be re-enabled on exit from system resume).
2152 *
2153 * If the device's power state is D3cold and the platform check above
2154 * hasn't triggered, the device's configuration is suitable and we don't
2155 * need to manipulate it at all.
2156 */
2157 spin_lock_irq(&dev->power.lock);
2158
2159 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2160 !device_may_wakeup(dev))
2161 __pci_pme_active(pci_dev, false);
2162
2163 spin_unlock_irq(&dev->power.lock);
2164 return true;
2165}
2166
2167/**
2168 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2169 * @pci_dev: Device to handle.
2170 *
2171 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2172 * it might have been disabled during the prepare phase of system suspend if
2173 * the device was not configured for system wakeup.
2174 */
2175void pci_dev_complete_resume(struct pci_dev *pci_dev)
2176{
2177 struct device *dev = &pci_dev->dev;
2178
2179 if (!pci_dev_run_wake(pci_dev))
2180 return;
2181
2182 spin_lock_irq(&dev->power.lock);
2183
2184 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2185 __pci_pme_active(pci_dev, true);
2186
2187 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002188}
2189
Huang Yingb3c32c42012-10-25 09:36:03 +08002190void pci_config_pm_runtime_get(struct pci_dev *pdev)
2191{
2192 struct device *dev = &pdev->dev;
2193 struct device *parent = dev->parent;
2194
2195 if (parent)
2196 pm_runtime_get_sync(parent);
2197 pm_runtime_get_noresume(dev);
2198 /*
2199 * pdev->current_state is set to PCI_D3cold during suspending,
2200 * so wait until suspending completes
2201 */
2202 pm_runtime_barrier(dev);
2203 /*
2204 * Only need to resume devices in D3cold, because config
2205 * registers are still accessible for devices suspended but
2206 * not in D3cold.
2207 */
2208 if (pdev->current_state == PCI_D3cold)
2209 pm_runtime_resume(dev);
2210}
2211
2212void pci_config_pm_runtime_put(struct pci_dev *pdev)
2213{
2214 struct device *dev = &pdev->dev;
2215 struct device *parent = dev->parent;
2216
2217 pm_runtime_put(dev);
2218 if (parent)
2219 pm_runtime_put_sync(parent);
2220}
2221
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002222/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002223 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2224 * @bridge: Bridge to check
2225 *
2226 * This function checks if it is possible to move the bridge to D3.
2227 * Currently we only allow D3 for recent enough PCIe ports.
2228 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002229bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002230{
2231 unsigned int year;
2232
2233 if (!pci_is_pcie(bridge))
2234 return false;
2235
2236 switch (pci_pcie_type(bridge)) {
2237 case PCI_EXP_TYPE_ROOT_PORT:
2238 case PCI_EXP_TYPE_UPSTREAM:
2239 case PCI_EXP_TYPE_DOWNSTREAM:
2240 if (pci_bridge_d3_disable)
2241 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002242
2243 /*
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002244 * Hotplug interrupts cannot be delivered if the link is down,
2245 * so parents of a hotplug port must stay awake. In addition,
2246 * hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002247 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002248 * For simplicity, disallow in general for now.
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002249 */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002250 if (bridge->is_hotplug_bridge)
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002251 return false;
2252
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002253 if (pci_bridge_d3_force)
2254 return true;
2255
2256 /*
2257 * It should be safe to put PCIe ports from 2015 or newer
2258 * to D3.
2259 */
2260 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2261 year >= 2015) {
2262 return true;
2263 }
2264 break;
2265 }
2266
2267 return false;
2268}
2269
2270static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2271{
2272 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002273
Lukas Wunner718a0602016-10-28 10:52:06 +02002274 if (/* The device needs to be allowed to go D3cold ... */
2275 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002276
Lukas Wunner718a0602016-10-28 10:52:06 +02002277 /* ... and if it is wakeup capable to do so from D3cold. */
2278 (device_may_wakeup(&dev->dev) &&
2279 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002280
Lukas Wunner718a0602016-10-28 10:52:06 +02002281 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002282 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002283
2284 *d3cold_ok = false;
2285
2286 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002287}
2288
2289/*
2290 * pci_bridge_d3_update - Update bridge D3 capabilities
2291 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002292 *
2293 * Update upstream bridge PM capabilities accordingly depending on if the
2294 * device PM configuration was changed or the device is being removed. The
2295 * change is also propagated upstream.
2296 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002297void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002298{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002299 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002300 struct pci_dev *bridge;
2301 bool d3cold_ok = true;
2302
2303 bridge = pci_upstream_bridge(dev);
2304 if (!bridge || !pci_bridge_d3_possible(bridge))
2305 return;
2306
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002307 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002308 * If D3 is currently allowed for the bridge, removing one of its
2309 * children won't change that.
2310 */
2311 if (remove && bridge->bridge_d3)
2312 return;
2313
2314 /*
2315 * If D3 is currently allowed for the bridge and a child is added or
2316 * changed, disallowance of D3 can only be caused by that child, so
2317 * we only need to check that single device, not any of its siblings.
2318 *
2319 * If D3 is currently not allowed for the bridge, checking the device
2320 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002321 */
2322 if (!remove)
2323 pci_dev_check_d3cold(dev, &d3cold_ok);
2324
Lukas Wunnere8559b712016-10-28 10:52:06 +02002325 /*
2326 * If D3 is currently not allowed for the bridge, this may be caused
2327 * either by the device being changed/removed or any of its siblings,
2328 * so we need to go through all children to find out if one of them
2329 * continues to block D3.
2330 */
2331 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002332 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2333 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002334
2335 if (bridge->bridge_d3 != d3cold_ok) {
2336 bridge->bridge_d3 = d3cold_ok;
2337 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002338 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002339 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002340}
2341
2342/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002343 * pci_d3cold_enable - Enable D3cold for device
2344 * @dev: PCI device to handle
2345 *
2346 * This function can be used in drivers to enable D3cold from the device
2347 * they handle. It also updates upstream PCI bridge PM capabilities
2348 * accordingly.
2349 */
2350void pci_d3cold_enable(struct pci_dev *dev)
2351{
2352 if (dev->no_d3cold) {
2353 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002354 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002355 }
2356}
2357EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2358
2359/**
2360 * pci_d3cold_disable - Disable D3cold for device
2361 * @dev: PCI device to handle
2362 *
2363 * This function can be used in drivers to disable D3cold from the device
2364 * they handle. It also updates upstream PCI bridge PM capabilities
2365 * accordingly.
2366 */
2367void pci_d3cold_disable(struct pci_dev *dev)
2368{
2369 if (!dev->no_d3cold) {
2370 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002371 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002372 }
2373}
2374EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2375
2376/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002377 * pci_pm_init - Initialize PM functions of given PCI device
2378 * @dev: PCI device to handle.
2379 */
2380void pci_pm_init(struct pci_dev *dev)
2381{
2382 int pm;
2383 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002384
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002385 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002386 pm_runtime_set_active(&dev->dev);
2387 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002388 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002389 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002390
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002391 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002392 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002393
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 /* find PCI PM capability in list */
2395 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002396 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002397 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002399 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002401 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2402 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2403 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002404 return;
David Brownell075c1772007-04-26 00:12:06 -07002405 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002407 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002408 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002409 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002410 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002411 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002412
2413 dev->d1_support = false;
2414 dev->d2_support = false;
2415 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002416 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002417 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002418 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002419 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002420
2421 if (dev->d1_support || dev->d2_support)
2422 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002423 dev->d1_support ? " D1" : "",
2424 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002425 }
2426
2427 pmc &= PCI_PM_CAP_PME_MASK;
2428 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002429 dev_printk(KERN_DEBUG, &dev->dev,
2430 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002431 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2432 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2433 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2434 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2435 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002436 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002437 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002438 /*
2439 * Make device's PM flags reflect the wake-up capability, but
2440 * let the user space enable it to wake up the system as needed.
2441 */
2442 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002443 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002444 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446}
2447
Sean O. Stalley938174e2015-10-29 17:35:39 -05002448static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2449{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002450 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002451
2452 switch (prop) {
2453 case PCI_EA_P_MEM:
2454 case PCI_EA_P_VF_MEM:
2455 flags |= IORESOURCE_MEM;
2456 break;
2457 case PCI_EA_P_MEM_PREFETCH:
2458 case PCI_EA_P_VF_MEM_PREFETCH:
2459 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2460 break;
2461 case PCI_EA_P_IO:
2462 flags |= IORESOURCE_IO;
2463 break;
2464 default:
2465 return 0;
2466 }
2467
2468 return flags;
2469}
2470
2471static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2472 u8 prop)
2473{
2474 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2475 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002476#ifdef CONFIG_PCI_IOV
2477 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2478 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2479 return &dev->resource[PCI_IOV_RESOURCES +
2480 bei - PCI_EA_BEI_VF_BAR0];
2481#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002482 else if (bei == PCI_EA_BEI_ROM)
2483 return &dev->resource[PCI_ROM_RESOURCE];
2484 else
2485 return NULL;
2486}
2487
2488/* Read an Enhanced Allocation (EA) entry */
2489static int pci_ea_read(struct pci_dev *dev, int offset)
2490{
2491 struct resource *res;
2492 int ent_size, ent_offset = offset;
2493 resource_size_t start, end;
2494 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002495 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002496 u8 prop;
2497 bool support_64 = (sizeof(resource_size_t) >= 8);
2498
2499 pci_read_config_dword(dev, ent_offset, &dw0);
2500 ent_offset += 4;
2501
2502 /* Entry size field indicates DWORDs after 1st */
2503 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2504
2505 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2506 goto out;
2507
Bjorn Helgaas26635112015-10-29 17:35:40 -05002508 bei = (dw0 & PCI_EA_BEI) >> 4;
2509 prop = (dw0 & PCI_EA_PP) >> 8;
2510
Sean O. Stalley938174e2015-10-29 17:35:39 -05002511 /*
2512 * If the Property is in the reserved range, try the Secondary
2513 * Property instead.
2514 */
2515 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002516 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002517 if (prop > PCI_EA_P_BRIDGE_IO)
2518 goto out;
2519
Bjorn Helgaas26635112015-10-29 17:35:40 -05002520 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002521 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002522 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002523 goto out;
2524 }
2525
2526 flags = pci_ea_flags(dev, prop);
2527 if (!flags) {
2528 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2529 goto out;
2530 }
2531
2532 /* Read Base */
2533 pci_read_config_dword(dev, ent_offset, &base);
2534 start = (base & PCI_EA_FIELD_MASK);
2535 ent_offset += 4;
2536
2537 /* Read MaxOffset */
2538 pci_read_config_dword(dev, ent_offset, &max_offset);
2539 ent_offset += 4;
2540
2541 /* Read Base MSBs (if 64-bit entry) */
2542 if (base & PCI_EA_IS_64) {
2543 u32 base_upper;
2544
2545 pci_read_config_dword(dev, ent_offset, &base_upper);
2546 ent_offset += 4;
2547
2548 flags |= IORESOURCE_MEM_64;
2549
2550 /* entry starts above 32-bit boundary, can't use */
2551 if (!support_64 && base_upper)
2552 goto out;
2553
2554 if (support_64)
2555 start |= ((u64)base_upper << 32);
2556 }
2557
2558 end = start + (max_offset | 0x03);
2559
2560 /* Read MaxOffset MSBs (if 64-bit entry) */
2561 if (max_offset & PCI_EA_IS_64) {
2562 u32 max_offset_upper;
2563
2564 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2565 ent_offset += 4;
2566
2567 flags |= IORESOURCE_MEM_64;
2568
2569 /* entry too big, can't use */
2570 if (!support_64 && max_offset_upper)
2571 goto out;
2572
2573 if (support_64)
2574 end += ((u64)max_offset_upper << 32);
2575 }
2576
2577 if (end < start) {
2578 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2579 goto out;
2580 }
2581
2582 if (ent_size != ent_offset - offset) {
2583 dev_err(&dev->dev,
2584 "EA Entry Size (%d) does not match length read (%d)\n",
2585 ent_size, ent_offset - offset);
2586 goto out;
2587 }
2588
2589 res->name = pci_name(dev);
2590 res->start = start;
2591 res->end = end;
2592 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002593
2594 if (bei <= PCI_EA_BEI_BAR5)
2595 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2596 bei, res, prop);
2597 else if (bei == PCI_EA_BEI_ROM)
2598 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2599 res, prop);
2600 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2601 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2602 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2603 else
2604 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2605 bei, res, prop);
2606
Sean O. Stalley938174e2015-10-29 17:35:39 -05002607out:
2608 return offset + ent_size;
2609}
2610
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002611/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002612void pci_ea_init(struct pci_dev *dev)
2613{
2614 int ea;
2615 u8 num_ent;
2616 int offset;
2617 int i;
2618
2619 /* find PCI EA capability in list */
2620 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2621 if (!ea)
2622 return;
2623
2624 /* determine the number of entries */
2625 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2626 &num_ent);
2627 num_ent &= PCI_EA_NUM_ENT_MASK;
2628
2629 offset = ea + PCI_EA_FIRST_ENT;
2630
2631 /* Skip DWORD 2 for type 1 functions */
2632 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2633 offset += 4;
2634
2635 /* parse each EA entry */
2636 for (i = 0; i < num_ent; ++i)
2637 offset = pci_ea_read(dev, offset);
2638}
2639
Yinghai Lu34a48762012-02-11 00:18:41 -08002640static void pci_add_saved_cap(struct pci_dev *pci_dev,
2641 struct pci_cap_saved_state *new_cap)
2642{
2643 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2644}
2645
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002646/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002647 * _pci_add_cap_save_buffer - allocate buffer for saving given
2648 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002649 * @dev: the PCI device
2650 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002651 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002652 * @size: requested size of the buffer
2653 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002654static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2655 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002656{
2657 int pos;
2658 struct pci_cap_saved_state *save_state;
2659
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002660 if (extended)
2661 pos = pci_find_ext_capability(dev, cap);
2662 else
2663 pos = pci_find_capability(dev, cap);
2664
Wei Yang0a1a9b42015-06-30 09:16:44 +08002665 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002666 return 0;
2667
2668 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2669 if (!save_state)
2670 return -ENOMEM;
2671
Alex Williamson24a4742f2011-05-10 10:02:11 -06002672 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002673 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002674 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002675 pci_add_saved_cap(dev, save_state);
2676
2677 return 0;
2678}
2679
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002680int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2681{
2682 return _pci_add_cap_save_buffer(dev, cap, false, size);
2683}
2684
2685int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2686{
2687 return _pci_add_cap_save_buffer(dev, cap, true, size);
2688}
2689
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002690/**
2691 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2692 * @dev: the PCI device
2693 */
2694void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2695{
2696 int error;
2697
Yu Zhao89858512009-02-16 02:55:47 +08002698 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2699 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002700 if (error)
2701 dev_err(&dev->dev,
2702 "unable to preallocate PCI Express save buffer\n");
2703
2704 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2705 if (error)
2706 dev_err(&dev->dev,
2707 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002708
2709 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002710}
2711
Yinghai Luf7968412012-02-11 00:18:30 -08002712void pci_free_cap_save_buffers(struct pci_dev *dev)
2713{
2714 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002715 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002716
Sasha Levinb67bfe02013-02-27 17:06:00 -08002717 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002718 kfree(tmp);
2719}
2720
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002721/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002722 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002723 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002724 *
2725 * If @dev and its upstream bridge both support ARI, enable ARI in the
2726 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002727 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002728void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002729{
Yu Zhao58c3a722008-10-14 14:02:53 +08002730 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002731 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002732
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002733 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002734 return;
2735
Zhao, Yu81135872008-10-23 13:15:39 +08002736 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002737 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002738 return;
2739
Jiang Liu59875ae2012-07-24 17:20:06 +08002740 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002741 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2742 return;
2743
Yijing Wangb0cc6022013-01-15 11:12:16 +08002744 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2745 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2746 PCI_EXP_DEVCTL2_ARI);
2747 bridge->ari_enabled = 1;
2748 } else {
2749 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2750 PCI_EXP_DEVCTL2_ARI);
2751 bridge->ari_enabled = 0;
2752 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002753}
2754
Chris Wright5d990b62009-12-04 12:15:21 -08002755static int pci_acs_enable;
2756
2757/**
2758 * pci_request_acs - ask for ACS to be enabled if supported
2759 */
2760void pci_request_acs(void)
2761{
2762 pci_acs_enable = 1;
2763}
2764
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002765/**
Alex Williamson2c744242014-02-03 14:27:33 -07002766 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002767 * @dev: the PCI device
2768 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002769static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002770{
2771 int pos;
2772 u16 cap;
2773 u16 ctrl;
2774
Allen Kayae21ee62009-10-07 10:27:17 -07002775 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2776 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002777 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002778
2779 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2780 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2781
2782 /* Source Validation */
2783 ctrl |= (cap & PCI_ACS_SV);
2784
2785 /* P2P Request Redirect */
2786 ctrl |= (cap & PCI_ACS_RR);
2787
2788 /* P2P Completion Redirect */
2789 ctrl |= (cap & PCI_ACS_CR);
2790
2791 /* Upstream Forwarding */
2792 ctrl |= (cap & PCI_ACS_UF);
2793
2794 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002795}
2796
2797/**
2798 * pci_enable_acs - enable ACS if hardware support it
2799 * @dev: the PCI device
2800 */
2801void pci_enable_acs(struct pci_dev *dev)
2802{
2803 if (!pci_acs_enable)
2804 return;
2805
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002806 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002807 return;
2808
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002809 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002810}
2811
Alex Williamson0a671192013-06-27 16:39:48 -06002812static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2813{
2814 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002815 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002816
2817 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2818 if (!pos)
2819 return false;
2820
Alex Williamson83db7e02013-06-27 16:39:54 -06002821 /*
2822 * Except for egress control, capabilities are either required
2823 * or only required if controllable. Features missing from the
2824 * capability field can therefore be assumed as hard-wired enabled.
2825 */
2826 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2827 acs_flags &= (cap | PCI_ACS_EC);
2828
Alex Williamson0a671192013-06-27 16:39:48 -06002829 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2830 return (ctrl & acs_flags) == acs_flags;
2831}
2832
Allen Kayae21ee62009-10-07 10:27:17 -07002833/**
Alex Williamsonad805752012-06-11 05:27:07 +00002834 * pci_acs_enabled - test ACS against required flags for a given device
2835 * @pdev: device to test
2836 * @acs_flags: required PCI ACS flags
2837 *
2838 * Return true if the device supports the provided flags. Automatically
2839 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002840 *
2841 * Note that this interface checks the effective ACS capabilities of the
2842 * device rather than the actual capabilities. For instance, most single
2843 * function endpoints are not required to support ACS because they have no
2844 * opportunity for peer-to-peer access. We therefore return 'true'
2845 * regardless of whether the device exposes an ACS capability. This makes
2846 * it much easier for callers of this function to ignore the actual type
2847 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002848 */
2849bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2850{
Alex Williamson0a671192013-06-27 16:39:48 -06002851 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002852
2853 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2854 if (ret >= 0)
2855 return ret > 0;
2856
Alex Williamson0a671192013-06-27 16:39:48 -06002857 /*
2858 * Conventional PCI and PCI-X devices never support ACS, either
2859 * effectively or actually. The shared bus topology implies that
2860 * any device on the bus can receive or snoop DMA.
2861 */
Alex Williamsonad805752012-06-11 05:27:07 +00002862 if (!pci_is_pcie(pdev))
2863 return false;
2864
Alex Williamson0a671192013-06-27 16:39:48 -06002865 switch (pci_pcie_type(pdev)) {
2866 /*
2867 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002868 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002869 * handle them as we would a non-PCIe device.
2870 */
2871 case PCI_EXP_TYPE_PCIE_BRIDGE:
2872 /*
2873 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2874 * applicable... must never implement an ACS Extended Capability...".
2875 * This seems arbitrary, but we take a conservative interpretation
2876 * of this statement.
2877 */
2878 case PCI_EXP_TYPE_PCI_BRIDGE:
2879 case PCI_EXP_TYPE_RC_EC:
2880 return false;
2881 /*
2882 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2883 * implement ACS in order to indicate their peer-to-peer capabilities,
2884 * regardless of whether they are single- or multi-function devices.
2885 */
2886 case PCI_EXP_TYPE_DOWNSTREAM:
2887 case PCI_EXP_TYPE_ROOT_PORT:
2888 return pci_acs_flags_enabled(pdev, acs_flags);
2889 /*
2890 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2891 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002892 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002893 * device. The footnote for section 6.12 indicates the specific
2894 * PCIe types included here.
2895 */
2896 case PCI_EXP_TYPE_ENDPOINT:
2897 case PCI_EXP_TYPE_UPSTREAM:
2898 case PCI_EXP_TYPE_LEG_END:
2899 case PCI_EXP_TYPE_RC_END:
2900 if (!pdev->multifunction)
2901 break;
2902
Alex Williamson0a671192013-06-27 16:39:48 -06002903 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002904 }
2905
Alex Williamson0a671192013-06-27 16:39:48 -06002906 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002907 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002908 * to single function devices with the exception of downstream ports.
2909 */
Alex Williamsonad805752012-06-11 05:27:07 +00002910 return true;
2911}
2912
2913/**
2914 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2915 * @start: starting downstream device
2916 * @end: ending upstream device or NULL to search to the root bus
2917 * @acs_flags: required flags
2918 *
2919 * Walk up a device tree from start to end testing PCI ACS support. If
2920 * any step along the way does not support the required flags, return false.
2921 */
2922bool pci_acs_path_enabled(struct pci_dev *start,
2923 struct pci_dev *end, u16 acs_flags)
2924{
2925 struct pci_dev *pdev, *parent = start;
2926
2927 do {
2928 pdev = parent;
2929
2930 if (!pci_acs_enabled(pdev, acs_flags))
2931 return false;
2932
2933 if (pci_is_root_bus(pdev->bus))
2934 return (end == NULL);
2935
2936 parent = pdev->bus->self;
2937 } while (pdev != end);
2938
2939 return true;
2940}
2941
2942/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002943 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2944 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002945 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002946 *
2947 * Perform INTx swizzling for a device behind one level of bridge. This is
2948 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002949 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2950 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2951 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002952 */
John Crispin3df425f2012-04-12 17:33:07 +02002953u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002954{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002955 int slot;
2956
2957 if (pci_ari_enabled(dev->bus))
2958 slot = 0;
2959 else
2960 slot = PCI_SLOT(dev->devfn);
2961
2962 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002963}
2964
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002965int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966{
2967 u8 pin;
2968
Kristen Accardi514d2072005-11-02 16:24:39 -08002969 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 if (!pin)
2971 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002972
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002973 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002974 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975 dev = dev->bus->self;
2976 }
2977 *bridge = dev;
2978 return pin;
2979}
2980
2981/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002982 * pci_common_swizzle - swizzle INTx all the way to root bridge
2983 * @dev: the PCI device
2984 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2985 *
2986 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2987 * bridges all the way up to a PCI root bus.
2988 */
2989u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2990{
2991 u8 pin = *pinp;
2992
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002993 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002994 pin = pci_swizzle_interrupt_pin(dev, pin);
2995 dev = dev->bus->self;
2996 }
2997 *pinp = pin;
2998 return PCI_SLOT(dev->devfn);
2999}
Ray Juie6b29de2015-04-08 11:21:33 -07003000EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003001
3002/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003 * pci_release_region - Release a PCI bar
3004 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3005 * @bar: BAR to release
3006 *
3007 * Releases the PCI I/O and memory resources previously reserved by a
3008 * successful call to pci_request_region. Call this function only
3009 * after all use of the PCI regions has ceased.
3010 */
3011void pci_release_region(struct pci_dev *pdev, int bar)
3012{
Tejun Heo9ac78492007-01-20 16:00:26 +09003013 struct pci_devres *dr;
3014
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 if (pci_resource_len(pdev, bar) == 0)
3016 return;
3017 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3018 release_region(pci_resource_start(pdev, bar),
3019 pci_resource_len(pdev, bar));
3020 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3021 release_mem_region(pci_resource_start(pdev, bar),
3022 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003023
3024 dr = find_pci_dr(pdev);
3025 if (dr)
3026 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003028EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
3030/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003031 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032 * @pdev: PCI device whose resources are to be reserved
3033 * @bar: BAR to be reserved
3034 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003035 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 *
3037 * Mark the PCI region associated with PCI device @pdev BR @bar as
3038 * being reserved by owner @res_name. Do not access any
3039 * address inside the PCI regions unless this call returns
3040 * successfully.
3041 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003042 * If @exclusive is set, then the region is marked so that userspace
3043 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003044 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003045 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 * Returns 0 on success, or %EBUSY on error. A warning
3047 * message is also printed on failure.
3048 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003049static int __pci_request_region(struct pci_dev *pdev, int bar,
3050 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051{
Tejun Heo9ac78492007-01-20 16:00:26 +09003052 struct pci_devres *dr;
3053
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 if (pci_resource_len(pdev, bar) == 0)
3055 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003056
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3058 if (!request_region(pci_resource_start(pdev, bar),
3059 pci_resource_len(pdev, bar), res_name))
3060 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003061 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003062 if (!__request_mem_region(pci_resource_start(pdev, bar),
3063 pci_resource_len(pdev, bar), res_name,
3064 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 goto err_out;
3066 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003067
3068 dr = find_pci_dr(pdev);
3069 if (dr)
3070 dr->region_mask |= 1 << bar;
3071
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072 return 0;
3073
3074err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003075 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003076 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077 return -EBUSY;
3078}
3079
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003080/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003081 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003082 * @pdev: PCI device whose resources are to be reserved
3083 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003084 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003085 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003086 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003087 * being reserved by owner @res_name. Do not access any
3088 * address inside the PCI regions unless this call returns
3089 * successfully.
3090 *
3091 * Returns 0 on success, or %EBUSY on error. A warning
3092 * message is also printed on failure.
3093 */
3094int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3095{
3096 return __pci_request_region(pdev, bar, res_name, 0);
3097}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003098EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003099
3100/**
3101 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3102 * @pdev: PCI device whose resources are to be reserved
3103 * @bar: BAR to be reserved
3104 * @res_name: Name to be associated with resource.
3105 *
3106 * Mark the PCI region associated with PCI device @pdev BR @bar as
3107 * being reserved by owner @res_name. Do not access any
3108 * address inside the PCI regions unless this call returns
3109 * successfully.
3110 *
3111 * Returns 0 on success, or %EBUSY on error. A warning
3112 * message is also printed on failure.
3113 *
3114 * The key difference that _exclusive makes it that userspace is
3115 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003116 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003117 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003118int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3119 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003120{
3121 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3122}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003123EXPORT_SYMBOL(pci_request_region_exclusive);
3124
Arjan van de Vene8de1482008-10-22 19:55:31 -07003125/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003126 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3127 * @pdev: PCI device whose resources were previously reserved
3128 * @bars: Bitmask of BARs to be released
3129 *
3130 * Release selected PCI I/O and memory resources previously reserved.
3131 * Call this function only after all use of the PCI regions has ceased.
3132 */
3133void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3134{
3135 int i;
3136
3137 for (i = 0; i < 6; i++)
3138 if (bars & (1 << i))
3139 pci_release_region(pdev, i);
3140}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003141EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003142
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003143static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003144 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003145{
3146 int i;
3147
3148 for (i = 0; i < 6; i++)
3149 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003150 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003151 goto err_out;
3152 return 0;
3153
3154err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003155 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003156 if (bars & (1 << i))
3157 pci_release_region(pdev, i);
3158
3159 return -EBUSY;
3160}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161
Arjan van de Vene8de1482008-10-22 19:55:31 -07003162
3163/**
3164 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3165 * @pdev: PCI device whose resources are to be reserved
3166 * @bars: Bitmask of BARs to be requested
3167 * @res_name: Name to be associated with resource
3168 */
3169int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3170 const char *res_name)
3171{
3172 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3173}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003174EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003175
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003176int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3177 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003178{
3179 return __pci_request_selected_regions(pdev, bars, res_name,
3180 IORESOURCE_EXCLUSIVE);
3181}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003182EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003183
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184/**
3185 * pci_release_regions - Release reserved PCI I/O and memory resources
3186 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3187 *
3188 * Releases all PCI I/O and memory resources previously reserved by a
3189 * successful call to pci_request_regions. Call this function only
3190 * after all use of the PCI regions has ceased.
3191 */
3192
3193void pci_release_regions(struct pci_dev *pdev)
3194{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003195 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003197EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198
3199/**
3200 * pci_request_regions - Reserved PCI I/O and memory resources
3201 * @pdev: PCI device whose resources are to be reserved
3202 * @res_name: Name to be associated with resource.
3203 *
3204 * Mark all PCI regions associated with PCI device @pdev as
3205 * being reserved by owner @res_name. Do not access any
3206 * address inside the PCI regions unless this call returns
3207 * successfully.
3208 *
3209 * Returns 0 on success, or %EBUSY on error. A warning
3210 * message is also printed on failure.
3211 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003212int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003214 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003216EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217
3218/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003219 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3220 * @pdev: PCI device whose resources are to be reserved
3221 * @res_name: Name to be associated with resource.
3222 *
3223 * Mark all PCI regions associated with PCI device @pdev as
3224 * being reserved by owner @res_name. Do not access any
3225 * address inside the PCI regions unless this call returns
3226 * successfully.
3227 *
3228 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003229 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003230 *
3231 * Returns 0 on success, or %EBUSY on error. A warning
3232 * message is also printed on failure.
3233 */
3234int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3235{
3236 return pci_request_selected_regions_exclusive(pdev,
3237 ((1 << 6) - 1), res_name);
3238}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003239EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003240
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003241#ifdef PCI_IOBASE
3242struct io_range {
3243 struct list_head list;
3244 phys_addr_t start;
3245 resource_size_t size;
3246};
3247
3248static LIST_HEAD(io_range_list);
3249static DEFINE_SPINLOCK(io_range_lock);
3250#endif
3251
3252/*
3253 * Record the PCI IO range (expressed as CPU physical address + size).
3254 * Return a negative value if an error has occured, zero otherwise
3255 */
3256int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3257{
3258 int err = 0;
3259
3260#ifdef PCI_IOBASE
3261 struct io_range *range;
3262 resource_size_t allocated_size = 0;
3263
3264 /* check if the range hasn't been previously recorded */
3265 spin_lock(&io_range_lock);
3266 list_for_each_entry(range, &io_range_list, list) {
3267 if (addr >= range->start && addr + size <= range->start + size) {
3268 /* range already registered, bail out */
3269 goto end_register;
3270 }
3271 allocated_size += range->size;
3272 }
3273
3274 /* range not registed yet, check for available space */
3275 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3276 /* if it's too big check if 64K space can be reserved */
3277 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3278 err = -E2BIG;
3279 goto end_register;
3280 }
3281
3282 size = SZ_64K;
3283 pr_warn("Requested IO range too big, new size set to 64K\n");
3284 }
3285
3286 /* add the range to the list */
3287 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3288 if (!range) {
3289 err = -ENOMEM;
3290 goto end_register;
3291 }
3292
3293 range->start = addr;
3294 range->size = size;
3295
3296 list_add_tail(&range->list, &io_range_list);
3297
3298end_register:
3299 spin_unlock(&io_range_lock);
3300#endif
3301
3302 return err;
3303}
3304
3305phys_addr_t pci_pio_to_address(unsigned long pio)
3306{
3307 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3308
3309#ifdef PCI_IOBASE
3310 struct io_range *range;
3311 resource_size_t allocated_size = 0;
3312
3313 if (pio > IO_SPACE_LIMIT)
3314 return address;
3315
3316 spin_lock(&io_range_lock);
3317 list_for_each_entry(range, &io_range_list, list) {
3318 if (pio >= allocated_size && pio < allocated_size + range->size) {
3319 address = range->start + pio - allocated_size;
3320 break;
3321 }
3322 allocated_size += range->size;
3323 }
3324 spin_unlock(&io_range_lock);
3325#endif
3326
3327 return address;
3328}
3329
3330unsigned long __weak pci_address_to_pio(phys_addr_t address)
3331{
3332#ifdef PCI_IOBASE
3333 struct io_range *res;
3334 resource_size_t offset = 0;
3335 unsigned long addr = -1;
3336
3337 spin_lock(&io_range_lock);
3338 list_for_each_entry(res, &io_range_list, list) {
3339 if (address >= res->start && address < res->start + res->size) {
3340 addr = address - res->start + offset;
3341 break;
3342 }
3343 offset += res->size;
3344 }
3345 spin_unlock(&io_range_lock);
3346
3347 return addr;
3348#else
3349 if (address > IO_SPACE_LIMIT)
3350 return (unsigned long)-1;
3351
3352 return (unsigned long) address;
3353#endif
3354}
3355
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003356/**
3357 * pci_remap_iospace - Remap the memory mapped I/O space
3358 * @res: Resource describing the I/O space
3359 * @phys_addr: physical address of range to be mapped
3360 *
3361 * Remap the memory mapped I/O space described by the @res
3362 * and the CPU physical address @phys_addr into virtual address space.
3363 * Only architectures that have memory mapped IO functions defined
3364 * (and the PCI_IOBASE value defined) should call this function.
3365 */
3366int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3367{
3368#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3369 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3370
3371 if (!(res->flags & IORESOURCE_IO))
3372 return -EINVAL;
3373
3374 if (res->end > IO_SPACE_LIMIT)
3375 return -EINVAL;
3376
3377 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3378 pgprot_device(PAGE_KERNEL));
3379#else
3380 /* this architecture does not have memory mapped I/O space,
3381 so this function should never be called */
3382 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3383 return -ENODEV;
3384#endif
3385}
3386
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003387/**
3388 * pci_unmap_iospace - Unmap the memory mapped I/O space
3389 * @res: resource to be unmapped
3390 *
3391 * Unmap the CPU virtual address @res from virtual address space.
3392 * Only architectures that have memory mapped IO functions defined
3393 * (and the PCI_IOBASE value defined) should call this function.
3394 */
3395void pci_unmap_iospace(struct resource *res)
3396{
3397#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3398 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3399
3400 unmap_kernel_range(vaddr, resource_size(res));
3401#endif
3402}
3403
Ben Hutchings6a479072008-12-23 03:08:29 +00003404static void __pci_set_master(struct pci_dev *dev, bool enable)
3405{
3406 u16 old_cmd, cmd;
3407
3408 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3409 if (enable)
3410 cmd = old_cmd | PCI_COMMAND_MASTER;
3411 else
3412 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3413 if (cmd != old_cmd) {
3414 dev_dbg(&dev->dev, "%s bus mastering\n",
3415 enable ? "enabling" : "disabling");
3416 pci_write_config_word(dev, PCI_COMMAND, cmd);
3417 }
3418 dev->is_busmaster = enable;
3419}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003420
3421/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003422 * pcibios_setup - process "pci=" kernel boot arguments
3423 * @str: string used to pass in "pci=" kernel boot arguments
3424 *
3425 * Process kernel boot arguments. This is the default implementation.
3426 * Architecture specific implementations can override this as necessary.
3427 */
3428char * __weak __init pcibios_setup(char *str)
3429{
3430 return str;
3431}
3432
3433/**
Myron Stowe96c55902011-10-28 15:48:38 -06003434 * pcibios_set_master - enable PCI bus-mastering for device dev
3435 * @dev: the PCI device to enable
3436 *
3437 * Enables PCI bus-mastering for the device. This is the default
3438 * implementation. Architecture specific implementations can override
3439 * this if necessary.
3440 */
3441void __weak pcibios_set_master(struct pci_dev *dev)
3442{
3443 u8 lat;
3444
Myron Stowef6766782011-10-28 15:49:20 -06003445 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3446 if (pci_is_pcie(dev))
3447 return;
3448
Myron Stowe96c55902011-10-28 15:48:38 -06003449 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3450 if (lat < 16)
3451 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3452 else if (lat > pcibios_max_latency)
3453 lat = pcibios_max_latency;
3454 else
3455 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003456
Myron Stowe96c55902011-10-28 15:48:38 -06003457 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3458}
3459
3460/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003461 * pci_set_master - enables bus-mastering for device dev
3462 * @dev: the PCI device to enable
3463 *
3464 * Enables bus-mastering on the device and calls pcibios_set_master()
3465 * to do the needed arch specific settings.
3466 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003467void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468{
Ben Hutchings6a479072008-12-23 03:08:29 +00003469 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 pcibios_set_master(dev);
3471}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003472EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473
Ben Hutchings6a479072008-12-23 03:08:29 +00003474/**
3475 * pci_clear_master - disables bus-mastering for device dev
3476 * @dev: the PCI device to disable
3477 */
3478void pci_clear_master(struct pci_dev *dev)
3479{
3480 __pci_set_master(dev, false);
3481}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003482EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003483
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003485 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3486 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003488 * Helper function for pci_set_mwi.
3489 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3491 *
3492 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3493 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003494int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495{
3496 u8 cacheline_size;
3497
3498 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003499 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500
3501 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3502 equal to or multiple of the right value. */
3503 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3504 if (cacheline_size >= pci_cache_line_size &&
3505 (cacheline_size % pci_cache_line_size) == 0)
3506 return 0;
3507
3508 /* Write the correct value. */
3509 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3510 /* Read it back. */
3511 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3512 if (cacheline_size == pci_cache_line_size)
3513 return 0;
3514
Ryan Desfosses227f0642014-04-18 20:13:50 -04003515 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3516 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003517
3518 return -EINVAL;
3519}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003520EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3521
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522/**
3523 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3524 * @dev: the PCI device for which MWI is enabled
3525 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003526 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527 *
3528 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3529 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003530int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003532#ifdef PCI_DISABLE_MWI
3533 return 0;
3534#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 int rc;
3536 u16 cmd;
3537
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003538 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 if (rc)
3540 return rc;
3541
3542 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003543 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003544 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003545 cmd |= PCI_COMMAND_INVALIDATE;
3546 pci_write_config_word(dev, PCI_COMMAND, cmd);
3547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003548 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003549#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003550}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003551EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552
3553/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003554 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3555 * @dev: the PCI device for which MWI is enabled
3556 *
3557 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3558 * Callers are not required to check the return value.
3559 *
3560 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3561 */
3562int pci_try_set_mwi(struct pci_dev *dev)
3563{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003564#ifdef PCI_DISABLE_MWI
3565 return 0;
3566#else
3567 return pci_set_mwi(dev);
3568#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003569}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003570EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003571
3572/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3574 * @dev: the PCI device to disable
3575 *
3576 * Disables PCI Memory-Write-Invalidate transaction on the device
3577 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003578void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003580#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003581 u16 cmd;
3582
3583 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3584 if (cmd & PCI_COMMAND_INVALIDATE) {
3585 cmd &= ~PCI_COMMAND_INVALIDATE;
3586 pci_write_config_word(dev, PCI_COMMAND, cmd);
3587 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003588#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003590EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591
Brett M Russa04ce0f2005-08-15 15:23:41 -04003592/**
3593 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003594 * @pdev: the PCI device to operate on
3595 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003596 *
3597 * Enables/disables PCI INTx for device dev
3598 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003599void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003600{
3601 u16 pci_command, new;
3602
3603 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3604
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003605 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003606 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003607 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003608 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003609
3610 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003611 struct pci_devres *dr;
3612
Brett M Russ2fd9d742005-09-09 10:02:22 -07003613 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003614
3615 dr = find_pci_dr(pdev);
3616 if (dr && !dr->restore_intx) {
3617 dr->restore_intx = 1;
3618 dr->orig_intx = !enable;
3619 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003620 }
3621}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003622EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003623
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003624/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003625 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003626 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003627 *
3628 * Check if the device dev support INTx masking via the config space
3629 * command word.
3630 */
3631bool pci_intx_mask_supported(struct pci_dev *dev)
3632{
3633 bool mask_supported = false;
3634 u16 orig, new;
3635
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003636 if (dev->broken_intx_masking)
3637 return false;
3638
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003639 pci_cfg_access_lock(dev);
3640
3641 pci_read_config_word(dev, PCI_COMMAND, &orig);
3642 pci_write_config_word(dev, PCI_COMMAND,
3643 orig ^ PCI_COMMAND_INTX_DISABLE);
3644 pci_read_config_word(dev, PCI_COMMAND, &new);
3645
3646 /*
3647 * There's no way to protect against hardware bugs or detect them
3648 * reliably, but as long as we know what the value should be, let's
3649 * go ahead and check it.
3650 */
3651 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003652 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3653 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003654 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3655 mask_supported = true;
3656 pci_write_config_word(dev, PCI_COMMAND, orig);
3657 }
3658
3659 pci_cfg_access_unlock(dev);
3660 return mask_supported;
3661}
3662EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3663
3664static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3665{
3666 struct pci_bus *bus = dev->bus;
3667 bool mask_updated = true;
3668 u32 cmd_status_dword;
3669 u16 origcmd, newcmd;
3670 unsigned long flags;
3671 bool irq_pending;
3672
3673 /*
3674 * We do a single dword read to retrieve both command and status.
3675 * Document assumptions that make this possible.
3676 */
3677 BUILD_BUG_ON(PCI_COMMAND % 4);
3678 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3679
3680 raw_spin_lock_irqsave(&pci_lock, flags);
3681
3682 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3683
3684 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3685
3686 /*
3687 * Check interrupt status register to see whether our device
3688 * triggered the interrupt (when masking) or the next IRQ is
3689 * already pending (when unmasking).
3690 */
3691 if (mask != irq_pending) {
3692 mask_updated = false;
3693 goto done;
3694 }
3695
3696 origcmd = cmd_status_dword;
3697 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3698 if (mask)
3699 newcmd |= PCI_COMMAND_INTX_DISABLE;
3700 if (newcmd != origcmd)
3701 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3702
3703done:
3704 raw_spin_unlock_irqrestore(&pci_lock, flags);
3705
3706 return mask_updated;
3707}
3708
3709/**
3710 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003711 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003712 *
3713 * Check if the device dev has its INTx line asserted, mask it and
3714 * return true in that case. False is returned if not interrupt was
3715 * pending.
3716 */
3717bool pci_check_and_mask_intx(struct pci_dev *dev)
3718{
3719 return pci_check_and_set_intx_mask(dev, true);
3720}
3721EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3722
3723/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003724 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003725 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003726 *
3727 * Check if the device dev has its INTx line asserted, unmask it if not
3728 * and return true. False is returned and the mask remains active if
3729 * there was still an interrupt pending.
3730 */
3731bool pci_check_and_unmask_intx(struct pci_dev *dev)
3732{
3733 return pci_check_and_set_intx_mask(dev, false);
3734}
3735EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3736
Casey Leedom3775a202013-08-06 15:48:36 +05303737/**
3738 * pci_wait_for_pending_transaction - waits for pending transaction
3739 * @dev: the PCI device to operate on
3740 *
3741 * Return 0 if transaction is pending 1 otherwise.
3742 */
3743int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003744{
Alex Williamson157e8762013-12-17 16:43:39 -07003745 if (!pci_is_pcie(dev))
3746 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003747
Gavin Shand0b4cc42014-05-19 13:06:46 +10003748 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3749 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303750}
3751EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003752
Alex Williamson5adecf82016-02-22 13:05:48 -07003753/*
3754 * We should only need to wait 100ms after FLR, but some devices take longer.
3755 * Wait for up to 1000ms for config space to return something other than -1.
3756 * Intel IGD requires this when an LCD panel is attached. We read the 2nd
3757 * dword because VFs don't implement the 1st dword.
3758 */
3759static void pci_flr_wait(struct pci_dev *dev)
3760{
3761 int i = 0;
3762 u32 id;
3763
3764 do {
3765 msleep(100);
3766 pci_read_config_dword(dev, PCI_COMMAND, &id);
3767 } while (i++ < 10 && id == ~0);
3768
3769 if (id == ~0)
3770 dev_warn(&dev->dev, "Failed to return from FLR\n");
3771 else if (i > 1)
3772 dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
3773 (i - 1) * 100);
3774}
3775
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003776/**
3777 * pcie_has_flr - check if a device supports function level resets
3778 * @dev: device to check
3779 *
3780 * Returns true if the device advertises support for PCIe function level
3781 * resets.
3782 */
3783static bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05303784{
3785 u32 cap;
3786
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003787 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003788 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003789
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003790 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3791 return cap & PCI_EXP_DEVCAP_FLR;
3792}
Casey Leedom3775a202013-08-06 15:48:36 +05303793
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003794/**
3795 * pcie_flr - initiate a PCIe function level reset
3796 * @dev: device to reset
3797 *
3798 * Initiate a function level reset on @dev. The caller should ensure the
3799 * device supports FLR before calling this function, e.g. by using the
3800 * pcie_has_flr() helper.
3801 */
3802void pcie_flr(struct pci_dev *dev)
3803{
Casey Leedom3775a202013-08-06 15:48:36 +05303804 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003805 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303806
Jiang Liu59875ae2012-07-24 17:20:06 +08003807 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003808 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003809}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003810EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08003811
Yu Zhao8c1c6992009-06-13 15:52:13 +08003812static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003813{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003814 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003815 u8 cap;
3816
Yu Zhao8c1c6992009-06-13 15:52:13 +08003817 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3818 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003819 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003820
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003821 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
3822 return -ENOTTY;
3823
Yu Zhao8c1c6992009-06-13 15:52:13 +08003824 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003825 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3826 return -ENOTTY;
3827
3828 if (probe)
3829 return 0;
3830
Alex Williamsond066c942014-06-17 15:40:13 -06003831 /*
3832 * Wait for Transaction Pending bit to clear. A word-aligned test
3833 * is used, so we use the conrol offset rather than status and shift
3834 * the test bit to match.
3835 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003836 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003837 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003838 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003839
Yu Zhao8c1c6992009-06-13 15:52:13 +08003840 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003841 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003842 return 0;
3843}
3844
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003845/**
3846 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3847 * @dev: Device to reset.
3848 * @probe: If set, only check if the device can be reset this way.
3849 *
3850 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3851 * unset, it will be reinitialized internally when going from PCI_D3hot to
3852 * PCI_D0. If that's the case and the device is not in a low-power state
3853 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3854 *
3855 * NOTE: This causes the caller to sleep for twice the device power transition
3856 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003857 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003858 * Moreover, only devices in D0 can be reset by this function.
3859 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003860static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003861{
Yu Zhaof85876b2009-06-13 15:52:14 +08003862 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003863
Alex Williamson51e53732014-11-21 11:24:08 -07003864 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003865 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003866
Yu Zhaof85876b2009-06-13 15:52:14 +08003867 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3868 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3869 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003870
Yu Zhaof85876b2009-06-13 15:52:14 +08003871 if (probe)
3872 return 0;
3873
3874 if (dev->current_state != PCI_D0)
3875 return -EINVAL;
3876
3877 csr &= ~PCI_PM_CTRL_STATE_MASK;
3878 csr |= PCI_D3hot;
3879 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003880 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003881
3882 csr &= ~PCI_PM_CTRL_STATE_MASK;
3883 csr |= PCI_D0;
3884 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003885 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003886
3887 return 0;
3888}
3889
Gavin Shan9e330022014-06-19 17:22:44 +10003890void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003891{
3892 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003893
3894 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3895 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3896 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003897 /*
3898 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003899 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003900 */
3901 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003902
3903 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3904 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003905
3906 /*
3907 * Trhfa for conventional PCI is 2^25 clock cycles.
3908 * Assuming a minimum 33MHz clock this results in a 1s
3909 * delay before we can consider subordinate devices to
3910 * be re-initialized. PCIe has some ways to shorten this,
3911 * but we don't make use of them yet.
3912 */
3913 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003914}
Gavin Shand92a2082014-04-24 18:00:24 +10003915
Gavin Shan9e330022014-06-19 17:22:44 +10003916void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3917{
3918 pci_reset_secondary_bus(dev);
3919}
3920
Gavin Shand92a2082014-04-24 18:00:24 +10003921/**
3922 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3923 * @dev: Bridge device
3924 *
3925 * Use the bridge control register to assert reset on the secondary bus.
3926 * Devices on the secondary bus are left in power-on state.
3927 */
3928void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3929{
3930 pcibios_reset_secondary_bus(dev);
3931}
Alex Williamson64e86742013-08-08 14:09:24 -06003932EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3933
3934static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3935{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003936 struct pci_dev *pdev;
3937
Alex Williamsonf331a852015-01-15 18:16:04 -06003938 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3939 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003940 return -ENOTTY;
3941
3942 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3943 if (pdev != dev)
3944 return -ENOTTY;
3945
3946 if (probe)
3947 return 0;
3948
Alex Williamson64e86742013-08-08 14:09:24 -06003949 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003950
3951 return 0;
3952}
3953
Alex Williamson608c3882013-08-08 14:09:43 -06003954static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3955{
3956 int rc = -ENOTTY;
3957
3958 if (!hotplug || !try_module_get(hotplug->ops->owner))
3959 return rc;
3960
3961 if (hotplug->ops->reset_slot)
3962 rc = hotplug->ops->reset_slot(hotplug, probe);
3963
3964 module_put(hotplug->ops->owner);
3965
3966 return rc;
3967}
3968
3969static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3970{
3971 struct pci_dev *pdev;
3972
Alex Williamsonf331a852015-01-15 18:16:04 -06003973 if (dev->subordinate || !dev->slot ||
3974 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003975 return -ENOTTY;
3976
3977 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3978 if (pdev != dev && pdev->slot == dev->slot)
3979 return -ENOTTY;
3980
3981 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3982}
3983
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003984static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003985{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003986 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003987
Yu Zhao8c1c6992009-06-13 15:52:13 +08003988 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003989
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003990 rc = pci_dev_specific_reset(dev, probe);
3991 if (rc != -ENOTTY)
3992 goto done;
3993
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003994 if (pcie_has_flr(dev)) {
3995 if (!probe)
3996 pcie_flr(dev);
3997 rc = 0;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003998 goto done;
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003999 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08004000
4001 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08004002 if (rc != -ENOTTY)
4003 goto done;
4004
4005 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004006 if (rc != -ENOTTY)
4007 goto done;
4008
Alex Williamson608c3882013-08-08 14:09:43 -06004009 rc = pci_dev_reset_slot_function(dev, probe);
4010 if (rc != -ENOTTY)
4011 goto done;
4012
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004013 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004014done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004015 return rc;
4016}
4017
Alex Williamson77cb9852013-08-08 14:09:49 -06004018static void pci_dev_lock(struct pci_dev *dev)
4019{
4020 pci_cfg_access_lock(dev);
4021 /* block PM suspend, driver probe, etc. */
4022 device_lock(&dev->dev);
4023}
4024
Alex Williamson61cf16d2013-12-16 15:14:31 -07004025/* Return 1 on successful lock, 0 on contention */
4026static int pci_dev_trylock(struct pci_dev *dev)
4027{
4028 if (pci_cfg_access_trylock(dev)) {
4029 if (device_trylock(&dev->dev))
4030 return 1;
4031 pci_cfg_access_unlock(dev);
4032 }
4033
4034 return 0;
4035}
4036
Alex Williamson77cb9852013-08-08 14:09:49 -06004037static void pci_dev_unlock(struct pci_dev *dev)
4038{
4039 device_unlock(&dev->dev);
4040 pci_cfg_access_unlock(dev);
4041}
4042
Keith Busch3ebe7f92014-05-02 10:40:42 -06004043/**
4044 * pci_reset_notify - notify device driver of reset
4045 * @dev: device to be notified of reset
4046 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4047 * completed
4048 *
4049 * Must be called prior to device access being disabled and after device
4050 * access is restored.
4051 */
4052static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4053{
4054 const struct pci_error_handlers *err_handler =
4055 dev->driver ? dev->driver->err_handler : NULL;
4056 if (err_handler && err_handler->reset_notify)
4057 err_handler->reset_notify(dev, prepare);
4058}
4059
Alex Williamson77cb9852013-08-08 14:09:49 -06004060static void pci_dev_save_and_disable(struct pci_dev *dev)
4061{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004062 pci_reset_notify(dev, true);
4063
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004064 /*
4065 * Wake-up device prior to save. PM registers default to D0 after
4066 * reset and a simple register restore doesn't reliably return
4067 * to a non-D0 state anyway.
4068 */
4069 pci_set_power_state(dev, PCI_D0);
4070
Alex Williamson77cb9852013-08-08 14:09:49 -06004071 pci_save_state(dev);
4072 /*
4073 * Disable the device by clearing the Command register, except for
4074 * INTx-disable which is set. This not only disables MMIO and I/O port
4075 * BARs, but also prevents the device from being Bus Master, preventing
4076 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4077 * compliant devices, INTx-disable prevents legacy interrupts.
4078 */
4079 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4080}
4081
4082static void pci_dev_restore(struct pci_dev *dev)
4083{
4084 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004085 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004086}
4087
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004088static int pci_dev_reset(struct pci_dev *dev, int probe)
4089{
4090 int rc;
4091
Alex Williamson77cb9852013-08-08 14:09:49 -06004092 if (!probe)
4093 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004094
4095 rc = __pci_dev_reset(dev, probe);
4096
Alex Williamson77cb9852013-08-08 14:09:49 -06004097 if (!probe)
4098 pci_dev_unlock(dev);
4099
Yu Zhao8c1c6992009-06-13 15:52:13 +08004100 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004101}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004102
Sheng Yang8dd7f802008-10-21 17:38:25 +08004103/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004104 * __pci_reset_function - reset a PCI device function
4105 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004106 *
4107 * Some devices allow an individual function to be reset without affecting
4108 * other functions in the same device. The PCI device must be responsive
4109 * to PCI config space in order to use this function.
4110 *
4111 * The device function is presumed to be unused when this function is called.
4112 * Resetting the device will make the contents of PCI configuration space
4113 * random, so any caller of this must be prepared to reinitialise the
4114 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4115 * etc.
4116 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004117 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004118 * device doesn't support resetting a single function.
4119 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004120int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004121{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004122 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004123}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004124EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004125
4126/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004127 * __pci_reset_function_locked - reset a PCI device function while holding
4128 * the @dev mutex lock.
4129 * @dev: PCI device to reset
4130 *
4131 * Some devices allow an individual function to be reset without affecting
4132 * other functions in the same device. The PCI device must be responsive
4133 * to PCI config space in order to use this function.
4134 *
4135 * The device function is presumed to be unused and the caller is holding
4136 * the device mutex lock when this function is called.
4137 * Resetting the device will make the contents of PCI configuration space
4138 * random, so any caller of this must be prepared to reinitialise the
4139 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4140 * etc.
4141 *
4142 * Returns 0 if the device function was successfully reset or negative if the
4143 * device doesn't support resetting a single function.
4144 */
4145int __pci_reset_function_locked(struct pci_dev *dev)
4146{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004147 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004148}
4149EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4150
4151/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004152 * pci_probe_reset_function - check whether the device can be safely reset
4153 * @dev: PCI device to reset
4154 *
4155 * Some devices allow an individual function to be reset without affecting
4156 * other functions in the same device. The PCI device must be responsive
4157 * to PCI config space in order to use this function.
4158 *
4159 * Returns 0 if the device function can be reset or negative if the
4160 * device doesn't support resetting a single function.
4161 */
4162int pci_probe_reset_function(struct pci_dev *dev)
4163{
4164 return pci_dev_reset(dev, 1);
4165}
4166
4167/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004168 * pci_reset_function - quiesce and reset a PCI device function
4169 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004170 *
4171 * Some devices allow an individual function to be reset without affecting
4172 * other functions in the same device. The PCI device must be responsive
4173 * to PCI config space in order to use this function.
4174 *
4175 * This function does not just reset the PCI portion of a device, but
4176 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004177 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004178 * over the reset.
4179 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004180 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004181 * device doesn't support resetting a single function.
4182 */
4183int pci_reset_function(struct pci_dev *dev)
4184{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004185 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004186
Yu Zhao8c1c6992009-06-13 15:52:13 +08004187 rc = pci_dev_reset(dev, 1);
4188 if (rc)
4189 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004190
Alex Williamson77cb9852013-08-08 14:09:49 -06004191 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004192
Yu Zhao8c1c6992009-06-13 15:52:13 +08004193 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004194
Alex Williamson77cb9852013-08-08 14:09:49 -06004195 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004196
Yu Zhao8c1c6992009-06-13 15:52:13 +08004197 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004198}
4199EXPORT_SYMBOL_GPL(pci_reset_function);
4200
Alex Williamson61cf16d2013-12-16 15:14:31 -07004201/**
4202 * pci_try_reset_function - quiesce and reset a PCI device function
4203 * @dev: PCI device to reset
4204 *
4205 * Same as above, except return -EAGAIN if unable to lock device.
4206 */
4207int pci_try_reset_function(struct pci_dev *dev)
4208{
4209 int rc;
4210
4211 rc = pci_dev_reset(dev, 1);
4212 if (rc)
4213 return rc;
4214
4215 pci_dev_save_and_disable(dev);
4216
4217 if (pci_dev_trylock(dev)) {
4218 rc = __pci_dev_reset(dev, 0);
4219 pci_dev_unlock(dev);
4220 } else
4221 rc = -EAGAIN;
4222
4223 pci_dev_restore(dev);
4224
4225 return rc;
4226}
4227EXPORT_SYMBOL_GPL(pci_try_reset_function);
4228
Alex Williamsonf331a852015-01-15 18:16:04 -06004229/* Do any devices on or below this bus prevent a bus reset? */
4230static bool pci_bus_resetable(struct pci_bus *bus)
4231{
4232 struct pci_dev *dev;
4233
4234 list_for_each_entry(dev, &bus->devices, bus_list) {
4235 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4236 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4237 return false;
4238 }
4239
4240 return true;
4241}
4242
Alex Williamson090a3c52013-08-08 14:09:55 -06004243/* Lock devices from the top of the tree down */
4244static void pci_bus_lock(struct pci_bus *bus)
4245{
4246 struct pci_dev *dev;
4247
4248 list_for_each_entry(dev, &bus->devices, bus_list) {
4249 pci_dev_lock(dev);
4250 if (dev->subordinate)
4251 pci_bus_lock(dev->subordinate);
4252 }
4253}
4254
4255/* Unlock devices from the bottom of the tree up */
4256static void pci_bus_unlock(struct pci_bus *bus)
4257{
4258 struct pci_dev *dev;
4259
4260 list_for_each_entry(dev, &bus->devices, bus_list) {
4261 if (dev->subordinate)
4262 pci_bus_unlock(dev->subordinate);
4263 pci_dev_unlock(dev);
4264 }
4265}
4266
Alex Williamson61cf16d2013-12-16 15:14:31 -07004267/* Return 1 on successful lock, 0 on contention */
4268static int pci_bus_trylock(struct pci_bus *bus)
4269{
4270 struct pci_dev *dev;
4271
4272 list_for_each_entry(dev, &bus->devices, bus_list) {
4273 if (!pci_dev_trylock(dev))
4274 goto unlock;
4275 if (dev->subordinate) {
4276 if (!pci_bus_trylock(dev->subordinate)) {
4277 pci_dev_unlock(dev);
4278 goto unlock;
4279 }
4280 }
4281 }
4282 return 1;
4283
4284unlock:
4285 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4286 if (dev->subordinate)
4287 pci_bus_unlock(dev->subordinate);
4288 pci_dev_unlock(dev);
4289 }
4290 return 0;
4291}
4292
Alex Williamsonf331a852015-01-15 18:16:04 -06004293/* Do any devices on or below this slot prevent a bus reset? */
4294static bool pci_slot_resetable(struct pci_slot *slot)
4295{
4296 struct pci_dev *dev;
4297
4298 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4299 if (!dev->slot || dev->slot != slot)
4300 continue;
4301 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4302 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4303 return false;
4304 }
4305
4306 return true;
4307}
4308
Alex Williamson090a3c52013-08-08 14:09:55 -06004309/* Lock devices from the top of the tree down */
4310static void pci_slot_lock(struct pci_slot *slot)
4311{
4312 struct pci_dev *dev;
4313
4314 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4315 if (!dev->slot || dev->slot != slot)
4316 continue;
4317 pci_dev_lock(dev);
4318 if (dev->subordinate)
4319 pci_bus_lock(dev->subordinate);
4320 }
4321}
4322
4323/* Unlock devices from the bottom of the tree up */
4324static void pci_slot_unlock(struct pci_slot *slot)
4325{
4326 struct pci_dev *dev;
4327
4328 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4329 if (!dev->slot || dev->slot != slot)
4330 continue;
4331 if (dev->subordinate)
4332 pci_bus_unlock(dev->subordinate);
4333 pci_dev_unlock(dev);
4334 }
4335}
4336
Alex Williamson61cf16d2013-12-16 15:14:31 -07004337/* Return 1 on successful lock, 0 on contention */
4338static int pci_slot_trylock(struct pci_slot *slot)
4339{
4340 struct pci_dev *dev;
4341
4342 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4343 if (!dev->slot || dev->slot != slot)
4344 continue;
4345 if (!pci_dev_trylock(dev))
4346 goto unlock;
4347 if (dev->subordinate) {
4348 if (!pci_bus_trylock(dev->subordinate)) {
4349 pci_dev_unlock(dev);
4350 goto unlock;
4351 }
4352 }
4353 }
4354 return 1;
4355
4356unlock:
4357 list_for_each_entry_continue_reverse(dev,
4358 &slot->bus->devices, bus_list) {
4359 if (!dev->slot || dev->slot != slot)
4360 continue;
4361 if (dev->subordinate)
4362 pci_bus_unlock(dev->subordinate);
4363 pci_dev_unlock(dev);
4364 }
4365 return 0;
4366}
4367
Alex Williamson090a3c52013-08-08 14:09:55 -06004368/* Save and disable devices from the top of the tree down */
4369static void pci_bus_save_and_disable(struct pci_bus *bus)
4370{
4371 struct pci_dev *dev;
4372
4373 list_for_each_entry(dev, &bus->devices, bus_list) {
4374 pci_dev_save_and_disable(dev);
4375 if (dev->subordinate)
4376 pci_bus_save_and_disable(dev->subordinate);
4377 }
4378}
4379
4380/*
4381 * Restore devices from top of the tree down - parent bridges need to be
4382 * restored before we can get to subordinate devices.
4383 */
4384static void pci_bus_restore(struct pci_bus *bus)
4385{
4386 struct pci_dev *dev;
4387
4388 list_for_each_entry(dev, &bus->devices, bus_list) {
4389 pci_dev_restore(dev);
4390 if (dev->subordinate)
4391 pci_bus_restore(dev->subordinate);
4392 }
4393}
4394
4395/* Save and disable devices from the top of the tree down */
4396static void pci_slot_save_and_disable(struct pci_slot *slot)
4397{
4398 struct pci_dev *dev;
4399
4400 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4401 if (!dev->slot || dev->slot != slot)
4402 continue;
4403 pci_dev_save_and_disable(dev);
4404 if (dev->subordinate)
4405 pci_bus_save_and_disable(dev->subordinate);
4406 }
4407}
4408
4409/*
4410 * Restore devices from top of the tree down - parent bridges need to be
4411 * restored before we can get to subordinate devices.
4412 */
4413static void pci_slot_restore(struct pci_slot *slot)
4414{
4415 struct pci_dev *dev;
4416
4417 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4418 if (!dev->slot || dev->slot != slot)
4419 continue;
4420 pci_dev_restore(dev);
4421 if (dev->subordinate)
4422 pci_bus_restore(dev->subordinate);
4423 }
4424}
4425
4426static int pci_slot_reset(struct pci_slot *slot, int probe)
4427{
4428 int rc;
4429
Alex Williamsonf331a852015-01-15 18:16:04 -06004430 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004431 return -ENOTTY;
4432
4433 if (!probe)
4434 pci_slot_lock(slot);
4435
4436 might_sleep();
4437
4438 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4439
4440 if (!probe)
4441 pci_slot_unlock(slot);
4442
4443 return rc;
4444}
4445
4446/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004447 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4448 * @slot: PCI slot to probe
4449 *
4450 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4451 */
4452int pci_probe_reset_slot(struct pci_slot *slot)
4453{
4454 return pci_slot_reset(slot, 1);
4455}
4456EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4457
4458/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004459 * pci_reset_slot - reset a PCI slot
4460 * @slot: PCI slot to reset
4461 *
4462 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4463 * independent of other slots. For instance, some slots may support slot power
4464 * control. In the case of a 1:1 bus to slot architecture, this function may
4465 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4466 * Generally a slot reset should be attempted before a bus reset. All of the
4467 * function of the slot and any subordinate buses behind the slot are reset
4468 * through this function. PCI config space of all devices in the slot and
4469 * behind the slot is saved before and restored after reset.
4470 *
4471 * Return 0 on success, non-zero on error.
4472 */
4473int pci_reset_slot(struct pci_slot *slot)
4474{
4475 int rc;
4476
4477 rc = pci_slot_reset(slot, 1);
4478 if (rc)
4479 return rc;
4480
4481 pci_slot_save_and_disable(slot);
4482
4483 rc = pci_slot_reset(slot, 0);
4484
4485 pci_slot_restore(slot);
4486
4487 return rc;
4488}
4489EXPORT_SYMBOL_GPL(pci_reset_slot);
4490
Alex Williamson61cf16d2013-12-16 15:14:31 -07004491/**
4492 * pci_try_reset_slot - Try to reset a PCI slot
4493 * @slot: PCI slot to reset
4494 *
4495 * Same as above except return -EAGAIN if the slot cannot be locked
4496 */
4497int pci_try_reset_slot(struct pci_slot *slot)
4498{
4499 int rc;
4500
4501 rc = pci_slot_reset(slot, 1);
4502 if (rc)
4503 return rc;
4504
4505 pci_slot_save_and_disable(slot);
4506
4507 if (pci_slot_trylock(slot)) {
4508 might_sleep();
4509 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4510 pci_slot_unlock(slot);
4511 } else
4512 rc = -EAGAIN;
4513
4514 pci_slot_restore(slot);
4515
4516 return rc;
4517}
4518EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4519
Alex Williamson090a3c52013-08-08 14:09:55 -06004520static int pci_bus_reset(struct pci_bus *bus, int probe)
4521{
Alex Williamsonf331a852015-01-15 18:16:04 -06004522 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004523 return -ENOTTY;
4524
4525 if (probe)
4526 return 0;
4527
4528 pci_bus_lock(bus);
4529
4530 might_sleep();
4531
4532 pci_reset_bridge_secondary_bus(bus->self);
4533
4534 pci_bus_unlock(bus);
4535
4536 return 0;
4537}
4538
4539/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004540 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4541 * @bus: PCI bus to probe
4542 *
4543 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4544 */
4545int pci_probe_reset_bus(struct pci_bus *bus)
4546{
4547 return pci_bus_reset(bus, 1);
4548}
4549EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4550
4551/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004552 * pci_reset_bus - reset a PCI bus
4553 * @bus: top level PCI bus to reset
4554 *
4555 * Do a bus reset on the given bus and any subordinate buses, saving
4556 * and restoring state of all devices.
4557 *
4558 * Return 0 on success, non-zero on error.
4559 */
4560int pci_reset_bus(struct pci_bus *bus)
4561{
4562 int rc;
4563
4564 rc = pci_bus_reset(bus, 1);
4565 if (rc)
4566 return rc;
4567
4568 pci_bus_save_and_disable(bus);
4569
4570 rc = pci_bus_reset(bus, 0);
4571
4572 pci_bus_restore(bus);
4573
4574 return rc;
4575}
4576EXPORT_SYMBOL_GPL(pci_reset_bus);
4577
Sheng Yang8dd7f802008-10-21 17:38:25 +08004578/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004579 * pci_try_reset_bus - Try to reset a PCI bus
4580 * @bus: top level PCI bus to reset
4581 *
4582 * Same as above except return -EAGAIN if the bus cannot be locked
4583 */
4584int pci_try_reset_bus(struct pci_bus *bus)
4585{
4586 int rc;
4587
4588 rc = pci_bus_reset(bus, 1);
4589 if (rc)
4590 return rc;
4591
4592 pci_bus_save_and_disable(bus);
4593
4594 if (pci_bus_trylock(bus)) {
4595 might_sleep();
4596 pci_reset_bridge_secondary_bus(bus->self);
4597 pci_bus_unlock(bus);
4598 } else
4599 rc = -EAGAIN;
4600
4601 pci_bus_restore(bus);
4602
4603 return rc;
4604}
4605EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4606
4607/**
Peter Orubad556ad42007-05-15 13:59:13 +02004608 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4609 * @dev: PCI device to query
4610 *
4611 * Returns mmrbc: maximum designed memory read count in bytes
4612 * or appropriate error value.
4613 */
4614int pcix_get_max_mmrbc(struct pci_dev *dev)
4615{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004616 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004617 u32 stat;
4618
4619 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4620 if (!cap)
4621 return -EINVAL;
4622
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004623 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004624 return -EINVAL;
4625
Dean Nelson25daeb52010-03-09 22:26:40 -05004626 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004627}
4628EXPORT_SYMBOL(pcix_get_max_mmrbc);
4629
4630/**
4631 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4632 * @dev: PCI device to query
4633 *
4634 * Returns mmrbc: maximum memory read count in bytes
4635 * or appropriate error value.
4636 */
4637int pcix_get_mmrbc(struct pci_dev *dev)
4638{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004639 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004640 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004641
4642 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4643 if (!cap)
4644 return -EINVAL;
4645
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004646 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4647 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004648
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004649 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004650}
4651EXPORT_SYMBOL(pcix_get_mmrbc);
4652
4653/**
4654 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4655 * @dev: PCI device to query
4656 * @mmrbc: maximum memory read count in bytes
4657 * valid values are 512, 1024, 2048, 4096
4658 *
4659 * If possible sets maximum memory read byte count, some bridges have erratas
4660 * that prevent this.
4661 */
4662int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4663{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004664 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004665 u32 stat, v, o;
4666 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004667
vignesh babu229f5af2007-08-13 18:23:14 +05304668 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004669 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004670
4671 v = ffs(mmrbc) - 10;
4672
4673 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4674 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004675 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004676
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004677 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4678 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004679
4680 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4681 return -E2BIG;
4682
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004683 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4684 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004685
4686 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4687 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004688 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004689 return -EIO;
4690
4691 cmd &= ~PCI_X_CMD_MAX_READ;
4692 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004693 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4694 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004695 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004696 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004697}
4698EXPORT_SYMBOL(pcix_set_mmrbc);
4699
4700/**
4701 * pcie_get_readrq - get PCI Express read request size
4702 * @dev: PCI device to query
4703 *
4704 * Returns maximum memory read request in bytes
4705 * or appropriate error value.
4706 */
4707int pcie_get_readrq(struct pci_dev *dev)
4708{
Peter Orubad556ad42007-05-15 13:59:13 +02004709 u16 ctl;
4710
Jiang Liu59875ae2012-07-24 17:20:06 +08004711 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004712
Jiang Liu59875ae2012-07-24 17:20:06 +08004713 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004714}
4715EXPORT_SYMBOL(pcie_get_readrq);
4716
4717/**
4718 * pcie_set_readrq - set PCI Express maximum memory read request
4719 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004720 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004721 * valid values are 128, 256, 512, 1024, 2048, 4096
4722 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004723 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004724 */
4725int pcie_set_readrq(struct pci_dev *dev, int rq)
4726{
Jiang Liu59875ae2012-07-24 17:20:06 +08004727 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004728
vignesh babu229f5af2007-08-13 18:23:14 +05304729 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004730 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004731
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004732 /*
4733 * If using the "performance" PCIe config, we clamp the
4734 * read rq size to the max packet size to prevent the
4735 * host bridge generating requests larger than we can
4736 * cope with
4737 */
4738 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4739 int mps = pcie_get_mps(dev);
4740
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004741 if (mps < rq)
4742 rq = mps;
4743 }
4744
4745 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004746
Jiang Liu59875ae2012-07-24 17:20:06 +08004747 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4748 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004749}
4750EXPORT_SYMBOL(pcie_set_readrq);
4751
4752/**
Jon Masonb03e7492011-07-20 15:20:54 -05004753 * pcie_get_mps - get PCI Express maximum payload size
4754 * @dev: PCI device to query
4755 *
4756 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004757 */
4758int pcie_get_mps(struct pci_dev *dev)
4759{
Jon Masonb03e7492011-07-20 15:20:54 -05004760 u16 ctl;
4761
Jiang Liu59875ae2012-07-24 17:20:06 +08004762 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004763
Jiang Liu59875ae2012-07-24 17:20:06 +08004764 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004765}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004766EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004767
4768/**
4769 * pcie_set_mps - set PCI Express maximum payload size
4770 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004771 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004772 * valid values are 128, 256, 512, 1024, 2048, 4096
4773 *
4774 * If possible sets maximum payload size
4775 */
4776int pcie_set_mps(struct pci_dev *dev, int mps)
4777{
Jiang Liu59875ae2012-07-24 17:20:06 +08004778 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004779
4780 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004781 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004782
4783 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004784 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004785 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004786 v <<= 5;
4787
Jiang Liu59875ae2012-07-24 17:20:06 +08004788 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4789 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004790}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004791EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004792
4793/**
Jacob Keller81377c82013-07-31 06:53:26 +00004794 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4795 * @dev: PCI device to query
4796 * @speed: storage for minimum speed
4797 * @width: storage for minimum width
4798 *
4799 * This function will walk up the PCI device chain and determine the minimum
4800 * link width and speed of the device.
4801 */
4802int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4803 enum pcie_link_width *width)
4804{
4805 int ret;
4806
4807 *speed = PCI_SPEED_UNKNOWN;
4808 *width = PCIE_LNK_WIDTH_UNKNOWN;
4809
4810 while (dev) {
4811 u16 lnksta;
4812 enum pci_bus_speed next_speed;
4813 enum pcie_link_width next_width;
4814
4815 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4816 if (ret)
4817 return ret;
4818
4819 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4820 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4821 PCI_EXP_LNKSTA_NLW_SHIFT;
4822
4823 if (next_speed < *speed)
4824 *speed = next_speed;
4825
4826 if (next_width < *width)
4827 *width = next_width;
4828
4829 dev = dev->bus->self;
4830 }
4831
4832 return 0;
4833}
4834EXPORT_SYMBOL(pcie_get_minimum_link);
4835
4836/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004837 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004838 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004839 * @flags: resource type mask to be selected
4840 *
4841 * This helper routine makes bar mask from the type of resource.
4842 */
4843int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4844{
4845 int i, bars = 0;
4846 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4847 if (pci_resource_flags(dev, i) & flags)
4848 bars |= (1 << i);
4849 return bars;
4850}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004851EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004852
Mike Travis95a8b6e2010-02-02 14:38:13 -08004853/* Some architectures require additional programming to enable VGA */
4854static arch_set_vga_state_t arch_set_vga_state;
4855
4856void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4857{
4858 arch_set_vga_state = func; /* NULL disables */
4859}
4860
4861static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004862 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004863{
4864 if (arch_set_vga_state)
4865 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004866 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004867 return 0;
4868}
4869
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004870/**
4871 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004872 * @dev: the PCI device
4873 * @decode: true = enable decoding, false = disable decoding
4874 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004875 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004876 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004877 */
4878int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004879 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004880{
4881 struct pci_bus *bus;
4882 struct pci_dev *bridge;
4883 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004884 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004885
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004886 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004887
Mike Travis95a8b6e2010-02-02 14:38:13 -08004888 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004889 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004890 if (rc)
4891 return rc;
4892
Dave Airlie3448a192010-06-01 15:32:24 +10004893 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4894 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4895 if (decode == true)
4896 cmd |= command_bits;
4897 else
4898 cmd &= ~command_bits;
4899 pci_write_config_word(dev, PCI_COMMAND, cmd);
4900 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004901
Dave Airlie3448a192010-06-01 15:32:24 +10004902 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004903 return 0;
4904
4905 bus = dev->bus;
4906 while (bus) {
4907 bridge = bus->self;
4908 if (bridge) {
4909 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4910 &cmd);
4911 if (decode == true)
4912 cmd |= PCI_BRIDGE_CTL_VGA;
4913 else
4914 cmd &= ~PCI_BRIDGE_CTL_VGA;
4915 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4916 cmd);
4917 }
4918 bus = bus->parent;
4919 }
4920 return 0;
4921}
4922
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004923/**
4924 * pci_add_dma_alias - Add a DMA devfn alias for a device
4925 * @dev: the PCI device for which alias is added
4926 * @devfn: alias slot and function
4927 *
4928 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
4929 * It should be called early, preferably as PCI fixup header quirk.
4930 */
4931void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
4932{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004933 if (!dev->dma_alias_mask)
4934 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
4935 sizeof(long), GFP_KERNEL);
4936 if (!dev->dma_alias_mask) {
4937 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
4938 return;
4939 }
4940
4941 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06004942 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
4943 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004944}
4945
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004946bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
4947{
4948 return (dev1->dma_alias_mask &&
4949 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
4950 (dev2->dma_alias_mask &&
4951 test_bit(dev1->devfn, dev2->dma_alias_mask));
4952}
4953
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004954bool pci_device_is_present(struct pci_dev *pdev)
4955{
4956 u32 v;
4957
4958 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4959}
4960EXPORT_SYMBOL_GPL(pci_device_is_present);
4961
Rafael J. Wysocki08249652015-04-13 16:23:36 +02004962void pci_ignore_hotplug(struct pci_dev *dev)
4963{
4964 struct pci_dev *bridge = dev->bus->self;
4965
4966 dev->ignore_hotplug = 1;
4967 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4968 if (bridge)
4969 bridge->ignore_hotplug = 1;
4970}
4971EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4972
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004973#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4974static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004975static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004976
4977/**
4978 * pci_specified_resource_alignment - get resource alignment specified by user.
4979 * @dev: the PCI device to get
4980 *
4981 * RETURNS: Resource alignment if it is specified.
4982 * Zero if it is not specified.
4983 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004984static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004985{
4986 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00004987 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004988 resource_size_t align = 0;
4989 char *p;
4990
4991 spin_lock(&resource_alignment_lock);
4992 p = resource_alignment_param;
Yongji Xief0b99f72016-09-13 17:00:31 +08004993 if (!*p)
4994 goto out;
4995 if (pci_has_flag(PCI_PROBE_ONLY)) {
4996 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
4997 goto out;
4998 }
4999
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005000 while (*p) {
5001 count = 0;
5002 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5003 p[count] == '@') {
5004 p += count + 1;
5005 } else {
5006 align_order = -1;
5007 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005008 if (strncmp(p, "pci:", 4) == 0) {
5009 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5010 p += 4;
5011 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5012 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5013 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5014 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5015 p);
5016 break;
5017 }
5018 subsystem_vendor = subsystem_device = 0;
5019 }
5020 p += count;
5021 if ((!vendor || (vendor == dev->vendor)) &&
5022 (!device || (device == dev->device)) &&
5023 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5024 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
5025 if (align_order == -1)
5026 align = PAGE_SIZE;
5027 else
5028 align = 1 << align_order;
5029 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005030 break;
5031 }
5032 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005033 else {
5034 if (sscanf(p, "%x:%x:%x.%x%n",
5035 &seg, &bus, &slot, &func, &count) != 4) {
5036 seg = 0;
5037 if (sscanf(p, "%x:%x.%x%n",
5038 &bus, &slot, &func, &count) != 3) {
5039 /* Invalid format */
5040 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5041 p);
5042 break;
5043 }
5044 }
5045 p += count;
5046 if (seg == pci_domain_nr(dev->bus) &&
5047 bus == dev->bus->number &&
5048 slot == PCI_SLOT(dev->devfn) &&
5049 func == PCI_FUNC(dev->devfn)) {
5050 if (align_order == -1)
5051 align = PAGE_SIZE;
5052 else
5053 align = 1 << align_order;
5054 /* Found */
5055 break;
5056 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005057 }
5058 if (*p != ';' && *p != ',') {
5059 /* End of param or invalid format */
5060 break;
5061 }
5062 p++;
5063 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005064out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005065 spin_unlock(&resource_alignment_lock);
5066 return align;
5067}
5068
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005069/*
5070 * This function disables memory decoding and releases memory resources
5071 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5072 * It also rounds up size to specified alignment.
5073 * Later on, the kernel will assign page-aligned memory resource back
5074 * to the device.
5075 */
5076void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5077{
5078 int i;
5079 struct resource *r;
5080 resource_size_t align, size;
5081 u16 command;
5082
Yongji Xie62d9a782016-09-13 17:00:32 +08005083 /*
5084 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5085 * 3.4.1.11. Their resources are allocated from the space
5086 * described by the VF BARx register in the PF's SR-IOV capability.
5087 * We can't influence their alignment here.
5088 */
5089 if (dev->is_virtfn)
5090 return;
5091
Yinghai Lu10c463a2012-03-18 22:46:26 -07005092 /* check if specified PCI is target device to reassign */
5093 align = pci_specified_resource_alignment(dev);
5094 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005095 return;
5096
5097 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5098 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5099 dev_warn(&dev->dev,
5100 "Can't reassign resources to host bridge.\n");
5101 return;
5102 }
5103
5104 dev_info(&dev->dev,
5105 "Disabling memory decoding and releasing memory resources.\n");
5106 pci_read_config_word(dev, PCI_COMMAND, &command);
5107 command &= ~PCI_COMMAND_MEMORY;
5108 pci_write_config_word(dev, PCI_COMMAND, command);
5109
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005110 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
5111 r = &dev->resource[i];
5112 if (!(r->flags & IORESOURCE_MEM))
5113 continue;
Yongji Xief0b99f72016-09-13 17:00:31 +08005114 if (r->flags & IORESOURCE_PCI_FIXED) {
5115 dev_info(&dev->dev, "Ignoring requested alignment for BAR%d: %pR\n",
5116 i, r);
5117 continue;
5118 }
5119
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005120 size = resource_size(r);
5121 if (size < align) {
5122 size = align;
5123 dev_info(&dev->dev,
5124 "Rounding up size of resource #%d to %#llx.\n",
5125 i, (unsigned long long)size);
5126 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005127 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005128 r->end = size - 1;
5129 r->start = 0;
5130 }
5131 /* Need to disable bridge's resource window,
5132 * to enable the kernel to reassign new resource
5133 * window later on.
5134 */
5135 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5136 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5137 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5138 r = &dev->resource[i];
5139 if (!(r->flags & IORESOURCE_MEM))
5140 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005141 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005142 r->end = resource_size(r) - 1;
5143 r->start = 0;
5144 }
5145 pci_disable_bridge_window(dev);
5146 }
5147}
5148
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005149static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005150{
5151 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5152 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5153 spin_lock(&resource_alignment_lock);
5154 strncpy(resource_alignment_param, buf, count);
5155 resource_alignment_param[count] = '\0';
5156 spin_unlock(&resource_alignment_lock);
5157 return count;
5158}
5159
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005160static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005161{
5162 size_t count;
5163 spin_lock(&resource_alignment_lock);
5164 count = snprintf(buf, size, "%s", resource_alignment_param);
5165 spin_unlock(&resource_alignment_lock);
5166 return count;
5167}
5168
5169static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5170{
5171 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5172}
5173
5174static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5175 const char *buf, size_t count)
5176{
5177 return pci_set_resource_alignment_param(buf, count);
5178}
5179
Ben Dooks21751a92016-06-09 11:42:13 +01005180static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005181 pci_resource_alignment_store);
5182
5183static int __init pci_resource_alignment_sysfs_init(void)
5184{
5185 return bus_create_file(&pci_bus_type,
5186 &bus_attr_resource_alignment);
5187}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005188late_initcall(pci_resource_alignment_sysfs_init);
5189
Bill Pemberton15856ad2012-11-21 15:35:00 -05005190static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005191{
5192#ifdef CONFIG_PCI_DOMAINS
5193 pci_domains_supported = 0;
5194#endif
5195}
5196
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005197#ifdef CONFIG_PCI_DOMAINS
5198static atomic_t __domain_nr = ATOMIC_INIT(-1);
5199
5200int pci_get_new_domain_nr(void)
5201{
5202 return atomic_inc_return(&__domain_nr);
5203}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005204
5205#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005206static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005207{
5208 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005209 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005210
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005211 if (parent)
5212 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005213 /*
5214 * Check DT domain and use_dt_domains values.
5215 *
5216 * If DT domain property is valid (domain >= 0) and
5217 * use_dt_domains != 0, the DT assignment is valid since this means
5218 * we have not previously allocated a domain number by using
5219 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5220 * 1, to indicate that we have just assigned a domain number from
5221 * DT.
5222 *
5223 * If DT domain property value is not valid (ie domain < 0), and we
5224 * have not previously assigned a domain number from DT
5225 * (use_dt_domains != 1) we should assign a domain number by
5226 * using the:
5227 *
5228 * pci_get_new_domain_nr()
5229 *
5230 * API and update the use_dt_domains value to keep track of method we
5231 * are using to assign domain numbers (use_dt_domains = 0).
5232 *
5233 * All other combinations imply we have a platform that is trying
5234 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5235 * which is a recipe for domain mishandling and it is prevented by
5236 * invalidating the domain value (domain = -1) and printing a
5237 * corresponding error.
5238 */
5239 if (domain >= 0 && use_dt_domains) {
5240 use_dt_domains = 1;
5241 } else if (domain < 0 && use_dt_domains != 1) {
5242 use_dt_domains = 0;
5243 domain = pci_get_new_domain_nr();
5244 } else {
5245 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5246 parent->of_node->full_name);
5247 domain = -1;
5248 }
5249
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005250 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005251}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005252
5253int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5254{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005255 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5256 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005257}
5258#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005259#endif
5260
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005261/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005262 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005263 *
5264 * Returns 1 if we can access PCI extended config space (offsets
5265 * greater than 0xff). This is the default implementation. Architecture
5266 * implementations can override this.
5267 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005268int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005269{
5270 return 1;
5271}
5272
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005273void __weak pci_fixup_cardbus(struct pci_bus *bus)
5274{
5275}
5276EXPORT_SYMBOL(pci_fixup_cardbus);
5277
Al Viroad04d312008-11-22 17:37:14 +00005278static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279{
5280 while (str) {
5281 char *k = strchr(str, ',');
5282 if (k)
5283 *k++ = 0;
5284 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005285 if (!strcmp(str, "nomsi")) {
5286 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005287 } else if (!strcmp(str, "noaer")) {
5288 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005289 } else if (!strncmp(str, "realloc=", 8)) {
5290 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005291 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005292 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005293 } else if (!strcmp(str, "nodomains")) {
5294 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005295 } else if (!strncmp(str, "noari", 5)) {
5296 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005297 } else if (!strncmp(str, "cbiosize=", 9)) {
5298 pci_cardbus_io_size = memparse(str + 9, &str);
5299 } else if (!strncmp(str, "cbmemsize=", 10)) {
5300 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005301 } else if (!strncmp(str, "resource_alignment=", 19)) {
5302 pci_set_resource_alignment_param(str + 19,
5303 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005304 } else if (!strncmp(str, "ecrc=", 5)) {
5305 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005306 } else if (!strncmp(str, "hpiosize=", 9)) {
5307 pci_hotplug_io_size = memparse(str + 9, &str);
5308 } else if (!strncmp(str, "hpmemsize=", 10)) {
5309 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005310 } else if (!strncmp(str, "hpbussize=", 10)) {
5311 pci_hotplug_bus_size =
5312 simple_strtoul(str + 10, &str, 0);
5313 if (pci_hotplug_bus_size > 0xff)
5314 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005315 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5316 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005317 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5318 pcie_bus_config = PCIE_BUS_SAFE;
5319 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5320 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005321 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5322 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005323 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5324 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005325 } else {
5326 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5327 str);
5328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329 }
5330 str = k;
5331 }
Andi Kleen0637a702006-09-26 10:52:41 +02005332 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005333}
Andi Kleen0637a702006-09-26 10:52:41 +02005334early_param("pci", pci_setup);