blob: a0dad1a2f819f3365cb6d96ec033f47575da59c6 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
316
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300317 return !dev_priv->pm.suspended &&
318 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700319}
320
Keith Packard9b984da2011-09-19 13:54:47 -0700321static void
322intel_dp_check_edp(struct intel_dp *intel_dp)
323{
Paulo Zanoni30add222012-10-26 19:05:45 -0200324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700326
Keith Packard9b984da2011-09-19 13:54:47 -0700327 if (!is_edp(intel_dp))
328 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700329
Daniel Vetter4be73782014-01-17 14:39:48 +0100330 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700331 WARN(1, "eDP powered off while attempting aux channel communication.\n");
332 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300333 I915_READ(_pp_stat_reg(intel_dp)),
334 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700335 }
336}
337
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100338static uint32_t
339intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
340{
341 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
342 struct drm_device *dev = intel_dig_port->base.base.dev;
343 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300344 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100345 uint32_t status;
346 bool done;
347
Daniel Vetteref04f002012-12-01 21:03:59 +0100348#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100349 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300350 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300351 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100352 else
353 done = wait_for_atomic(C, 10) == 0;
354 if (!done)
355 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
356 has_aux_irq);
357#undef C
358
359 return status;
360}
361
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000362static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
363{
364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
365 struct drm_device *dev = intel_dig_port->base.base.dev;
366
367 /*
368 * The clock divider is based off the hrawclk, and would like to run at
369 * 2MHz. So, take the hrawclk value and divide by 2 and use that
370 */
371 return index ? 0 : intel_hrawclk(dev) / 2;
372}
373
374static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
375{
376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
377 struct drm_device *dev = intel_dig_port->base.base.dev;
378
379 if (index)
380 return 0;
381
382 if (intel_dig_port->port == PORT_A) {
383 if (IS_GEN6(dev) || IS_GEN7(dev))
384 return 200; /* SNB & IVB eDP input clock at 400Mhz */
385 else
386 return 225; /* eDP input clock at 450Mhz */
387 } else {
388 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
389 }
390}
391
392static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300393{
394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
395 struct drm_device *dev = intel_dig_port->base.base.dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000398 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100399 if (index)
400 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300402 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
403 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100404 switch (index) {
405 case 0: return 63;
406 case 1: return 72;
407 default: return 0;
408 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000409 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100410 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300411 }
412}
413
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000414static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
415{
416 return index ? 0 : 100;
417}
418
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000419static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
420 bool has_aux_irq,
421 int send_bytes,
422 uint32_t aux_clock_divider)
423{
424 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
425 struct drm_device *dev = intel_dig_port->base.base.dev;
426 uint32_t precharge, timeout;
427
428 if (IS_GEN6(dev))
429 precharge = 3;
430 else
431 precharge = 5;
432
433 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
434 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
435 else
436 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
437
438 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000439 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000440 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000441 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000442 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000443 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000444 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
445 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000446 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000447}
448
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100450intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 uint8_t *send, int send_bytes,
452 uint8_t *recv, int recv_size)
453{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200454 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
455 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700456 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300457 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100460 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000462 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100463 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200464 bool vdd;
465
466 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100467
468 /* dp aux is extremely sensitive to irq latency, hence request the
469 * lowest possible wakeup latency and so prevent the cpu from going into
470 * deep sleep states.
471 */
472 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700473
Keith Packard9b984da2011-09-19 13:54:47 -0700474 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800475
Paulo Zanonic67a4702013-08-19 13:18:09 -0300476 intel_aux_display_runtime_get(dev_priv);
477
Jesse Barnes11bee432011-08-01 15:02:20 -0700478 /* Try to wait for any previous AUX channel activity */
479 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100480 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700481 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
482 break;
483 msleep(1);
484 }
485
486 if (try == 3) {
487 WARN(1, "dp_aux_ch not started status 0x%08x\n",
488 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100489 ret = -EBUSY;
490 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100491 }
492
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300493 /* Only 5 data registers! */
494 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
495 ret = -E2BIG;
496 goto out;
497 }
498
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000499 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000500 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
501 has_aux_irq,
502 send_bytes,
503 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000504
Chris Wilsonbc866252013-07-21 16:00:03 +0100505 /* Must try at least 3 times according to DP spec */
506 for (try = 0; try < 5; try++) {
507 /* Load the send data into the aux channel data registers */
508 for (i = 0; i < send_bytes; i += 4)
509 I915_WRITE(ch_data + i,
510 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400511
Chris Wilsonbc866252013-07-21 16:00:03 +0100512 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000513 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100514
Chris Wilsonbc866252013-07-21 16:00:03 +0100515 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400516
Chris Wilsonbc866252013-07-21 16:00:03 +0100517 /* Clear done status and any errors */
518 I915_WRITE(ch_ctl,
519 status |
520 DP_AUX_CH_CTL_DONE |
521 DP_AUX_CH_CTL_TIME_OUT_ERROR |
522 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400523
Chris Wilsonbc866252013-07-21 16:00:03 +0100524 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
525 DP_AUX_CH_CTL_RECEIVE_ERROR))
526 continue;
527 if (status & DP_AUX_CH_CTL_DONE)
528 break;
529 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 break;
532 }
533
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700535 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100536 ret = -EBUSY;
537 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539
540 /* Check for timeout or receive error.
541 * Timeouts occur when the sink is not connected
542 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700543 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700544 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100545 ret = -EIO;
546 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700548
549 /* Timeouts occur when the device isn't connected, so they're
550 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700551 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800552 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553 ret = -ETIMEDOUT;
554 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556
557 /* Unload any bytes sent back from the other side */
558 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
559 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560 if (recv_bytes > recv_size)
561 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400562
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 for (i = 0; i < recv_bytes; i += 4)
564 unpack_aux(I915_READ(ch_data + i),
565 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567 ret = recv_bytes;
568out:
569 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300570 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100571
Jani Nikula884f19e2014-03-14 16:51:14 +0200572 if (vdd)
573 edp_panel_vdd_off(intel_dp, false);
574
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576}
577
Jani Nikula9d1a1032014-03-14 16:51:15 +0200578#define HEADER_SIZE 4
579static ssize_t
580intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700581{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200582 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
583 uint8_t txbuf[20], rxbuf[20];
584 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700586
Jani Nikula9d1a1032014-03-14 16:51:15 +0200587 txbuf[0] = msg->request << 4;
588 txbuf[1] = msg->address >> 8;
589 txbuf[2] = msg->address & 0xff;
590 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300591
Jani Nikula9d1a1032014-03-14 16:51:15 +0200592 switch (msg->request & ~DP_AUX_I2C_MOT) {
593 case DP_AUX_NATIVE_WRITE:
594 case DP_AUX_I2C_WRITE:
595 txsize = HEADER_SIZE + msg->size;
596 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200597
Jani Nikula9d1a1032014-03-14 16:51:15 +0200598 if (WARN_ON(txsize > 20))
599 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700600
Jani Nikula9d1a1032014-03-14 16:51:15 +0200601 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602
Jani Nikula9d1a1032014-03-14 16:51:15 +0200603 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
604 if (ret > 0) {
605 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606
Jani Nikula9d1a1032014-03-14 16:51:15 +0200607 /* Return payload size. */
608 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200610 break;
611
612 case DP_AUX_NATIVE_READ:
613 case DP_AUX_I2C_READ:
614 txsize = HEADER_SIZE;
615 rxsize = msg->size + 1;
616
617 if (WARN_ON(rxsize > 20))
618 return -E2BIG;
619
620 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
621 if (ret > 0) {
622 msg->reply = rxbuf[0] >> 4;
623 /*
624 * Assume happy day, and copy the data. The caller is
625 * expected to check msg->reply before touching it.
626 *
627 * Return payload size.
628 */
629 ret--;
630 memcpy(msg->buffer, rxbuf + 1, ret);
631 }
632 break;
633
634 default:
635 ret = -EINVAL;
636 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700637 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200638
Jani Nikula9d1a1032014-03-14 16:51:15 +0200639 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640}
641
Jani Nikula9d1a1032014-03-14 16:51:15 +0200642static void
643intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200646 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
647 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200648 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000649 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700650
Jani Nikula33ad6622014-03-14 16:51:16 +0200651 switch (port) {
652 case PORT_A:
653 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200654 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000655 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200656 case PORT_B:
657 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200658 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200659 break;
660 case PORT_C:
661 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200662 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200663 break;
664 case PORT_D:
665 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200666 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000667 break;
668 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200669 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000670 }
671
Jani Nikula33ad6622014-03-14 16:51:16 +0200672 if (!HAS_DDI(dev))
673 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000674
Jani Nikula0b998362014-03-14 16:51:17 +0200675 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200676 intel_dp->aux.dev = dev->dev;
677 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000678
Jani Nikula0b998362014-03-14 16:51:17 +0200679 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
680 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681
Jani Nikula0b998362014-03-14 16:51:17 +0200682 ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
683 if (ret < 0) {
684 DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
685 name, ret);
686 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000687 }
David Flynn8316f332010-12-08 16:10:21 +0000688
Jani Nikula0b998362014-03-14 16:51:17 +0200689 ret = sysfs_create_link(&connector->base.kdev->kobj,
690 &intel_dp->aux.ddc.dev.kobj,
691 intel_dp->aux.ddc.dev.kobj.name);
692 if (ret < 0) {
693 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
694 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695 }
696}
697
Imre Deak80f65de2014-02-11 17:12:49 +0200698static void
699intel_dp_connector_unregister(struct intel_connector *intel_connector)
700{
701 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
702
703 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200704 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200705 intel_connector_unregister(intel_connector);
706}
707
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200708static void
709intel_dp_set_clock(struct intel_encoder *encoder,
710 struct intel_crtc_config *pipe_config, int link_bw)
711{
712 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800713 const struct dp_link_dpll *divisor = NULL;
714 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200715
716 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800717 divisor = gen4_dpll;
718 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200719 } else if (IS_HASWELL(dev)) {
720 /* Haswell has special-purpose DP DDI clocks. */
721 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800722 divisor = pch_dpll;
723 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200724 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800725 divisor = vlv_dpll;
726 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200727 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800728
729 if (divisor && count) {
730 for (i = 0; i < count; i++) {
731 if (link_bw == divisor[i].link_bw) {
732 pipe_config->dpll = divisor[i].dpll;
733 pipe_config->clock_set = true;
734 break;
735 }
736 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200737 }
738}
739
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200740bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100741intel_dp_compute_config(struct intel_encoder *encoder,
742 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100744 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100746 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100747 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300748 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700749 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300750 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200752 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700753 /* Conveniently, the link BW constants become indices with a shift...*/
754 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200755 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700756 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200757 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
Imre Deakbc7d38a2013-05-16 14:40:36 +0300759 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100760 pipe_config->has_pch_encoder = true;
761
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200762 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763
Jani Nikuladd06f902012-10-19 14:51:50 +0300764 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
765 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
766 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700767 if (!HAS_PCH_SPLIT(dev))
768 intel_gmch_panel_fitting(intel_crtc, pipe_config,
769 intel_connector->panel.fitting_mode);
770 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700771 intel_pch_panel_fitting(intel_crtc, pipe_config,
772 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100773 }
774
Daniel Vettercb1793c2012-06-04 18:39:21 +0200775 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200776 return false;
777
Daniel Vetter083f9562012-04-20 20:23:49 +0200778 DRM_DEBUG_KMS("DP link computation with max lane count %i "
779 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100780 max_lane_count, bws[max_clock],
781 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200782
Daniel Vetter36008362013-03-27 00:44:59 +0100783 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
784 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200785 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300786 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
787 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300788 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
789 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300790 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300791 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200792
Daniel Vetter36008362013-03-27 00:44:59 +0100793 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100794 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
795 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200796
Daniel Vetter38aecea2014-03-03 11:18:10 +0100797 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
798 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100799 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
800 link_avail = intel_dp_max_data_rate(link_clock,
801 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200802
Daniel Vetter36008362013-03-27 00:44:59 +0100803 if (mode_rate <= link_avail) {
804 goto found;
805 }
806 }
807 }
808 }
809
810 return false;
811
812found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200813 if (intel_dp->color_range_auto) {
814 /*
815 * See:
816 * CEA-861-E - 5.1 Default Encoding Parameters
817 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
818 */
Thierry Reding18316c82012-12-20 15:41:44 +0100819 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200820 intel_dp->color_range = DP_COLOR_RANGE_16_235;
821 else
822 intel_dp->color_range = 0;
823 }
824
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200825 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100826 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200827
Daniel Vetter36008362013-03-27 00:44:59 +0100828 intel_dp->link_bw = bws[clock];
829 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200830 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200831 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200832
Daniel Vetter36008362013-03-27 00:44:59 +0100833 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
834 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200835 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100836 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
837 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200839 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100840 adjusted_mode->crtc_clock,
841 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200842 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200844 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
845
Daniel Vetter36008362013-03-27 00:44:59 +0100846 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847}
848
Daniel Vetter7c62a162013-06-01 17:16:20 +0200849static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100850{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200851 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
852 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
853 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100854 struct drm_i915_private *dev_priv = dev->dev_private;
855 u32 dpa_ctl;
856
Daniel Vetterff9a6752013-06-01 17:16:21 +0200857 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100858 dpa_ctl = I915_READ(DP_A);
859 dpa_ctl &= ~DP_PLL_FREQ_MASK;
860
Daniel Vetterff9a6752013-06-01 17:16:21 +0200861 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100862 /* For a long time we've carried around a ILK-DevA w/a for the
863 * 160MHz clock. If we're really unlucky, it's still required.
864 */
865 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100866 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200867 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100868 } else {
869 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200870 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100871 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100872
Daniel Vetterea9b6002012-11-29 15:59:31 +0100873 I915_WRITE(DP_A, dpa_ctl);
874
875 POSTING_READ(DP_A);
876 udelay(500);
877}
878
Daniel Vetterb934223d2013-07-21 21:37:05 +0200879static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200881 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200883 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300884 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200885 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
886 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887
Keith Packard417e8222011-11-01 19:54:11 -0700888 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800889 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700890 *
891 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800892 * SNB CPU
893 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700894 * CPT PCH
895 *
896 * IBX PCH and CPU are the same for almost everything,
897 * except that the CPU DP PLL is configured in this
898 * register
899 *
900 * CPT PCH is quite different, having many bits moved
901 * to the TRANS_DP_CTL register instead. That
902 * configuration happens (oddly) in ironlake_pch_enable
903 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400904
Keith Packard417e8222011-11-01 19:54:11 -0700905 /* Preserve the BIOS-computed detected bit. This is
906 * supposed to be read-only.
907 */
908 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909
Keith Packard417e8222011-11-01 19:54:11 -0700910 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700911 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200912 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913
Wu Fengguange0dac652011-09-05 14:25:34 +0800914 if (intel_dp->has_audio) {
915 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200916 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200918 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800919 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300920
Keith Packard417e8222011-11-01 19:54:11 -0700921 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800922
Imre Deakbc7d38a2013-05-16 14:40:36 +0300923 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800924 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
925 intel_dp->DP |= DP_SYNC_HS_HIGH;
926 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
927 intel_dp->DP |= DP_SYNC_VS_HIGH;
928 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
929
Jani Nikula6aba5b62013-10-04 15:08:10 +0300930 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800931 intel_dp->DP |= DP_ENHANCED_FRAMING;
932
Daniel Vetter7c62a162013-06-01 17:16:20 +0200933 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300934 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700935 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200936 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700937
938 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
939 intel_dp->DP |= DP_SYNC_HS_HIGH;
940 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
941 intel_dp->DP |= DP_SYNC_VS_HIGH;
942 intel_dp->DP |= DP_LINK_TRAIN_OFF;
943
Jani Nikula6aba5b62013-10-04 15:08:10 +0300944 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700945 intel_dp->DP |= DP_ENHANCED_FRAMING;
946
Daniel Vetter7c62a162013-06-01 17:16:20 +0200947 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700948 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700949 } else {
950 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800951 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100952
Imre Deakbc7d38a2013-05-16 14:40:36 +0300953 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200954 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200957#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
958#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700959
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -0200960#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
961#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -0700962
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200963#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
964#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700965
Daniel Vetter4be73782014-01-17 14:39:48 +0100966static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -0700967 u32 mask,
968 u32 value)
969{
Paulo Zanoni30add222012-10-26 19:05:45 -0200970 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700971 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700972 u32 pp_stat_reg, pp_ctrl_reg;
973
Jani Nikulabf13e812013-09-06 07:40:05 +0300974 pp_stat_reg = _pp_stat_reg(intel_dp);
975 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700976
977 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700978 mask, value,
979 I915_READ(pp_stat_reg),
980 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700981
Jesse Barnes453c5422013-03-28 09:55:41 -0700982 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700983 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700984 I915_READ(pp_stat_reg),
985 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700986 }
Chris Wilson54c136d2013-12-02 09:57:16 +0000987
988 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700989}
990
Daniel Vetter4be73782014-01-17 14:39:48 +0100991static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -0700992{
993 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +0100994 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -0700995}
996
Daniel Vetter4be73782014-01-17 14:39:48 +0100997static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -0700998{
Keith Packardbd943152011-09-18 23:09:52 -0700999 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001000 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001001}
Keith Packardbd943152011-09-18 23:09:52 -07001002
Daniel Vetter4be73782014-01-17 14:39:48 +01001003static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001004{
1005 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001006
1007 /* When we disable the VDD override bit last we have to do the manual
1008 * wait. */
1009 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1010 intel_dp->panel_power_cycle_delay);
1011
Daniel Vetter4be73782014-01-17 14:39:48 +01001012 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001013}
Keith Packardbd943152011-09-18 23:09:52 -07001014
Daniel Vetter4be73782014-01-17 14:39:48 +01001015static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001016{
1017 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1018 intel_dp->backlight_on_delay);
1019}
1020
Daniel Vetter4be73782014-01-17 14:39:48 +01001021static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001022{
1023 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1024 intel_dp->backlight_off_delay);
1025}
Keith Packard99ea7122011-11-01 19:57:50 -07001026
Keith Packard832dd3c2011-11-01 19:34:06 -07001027/* Read the current pp_control value, unlocking the register if it
1028 * is locked
1029 */
1030
Jesse Barnes453c5422013-03-28 09:55:41 -07001031static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001032{
Jesse Barnes453c5422013-03-28 09:55:41 -07001033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001036
Jani Nikulabf13e812013-09-06 07:40:05 +03001037 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001038 control &= ~PANEL_UNLOCK_MASK;
1039 control |= PANEL_UNLOCK_REGS;
1040 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001041}
1042
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001043static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001044{
Paulo Zanoni30add222012-10-26 19:05:45 -02001045 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001046 struct drm_i915_private *dev_priv = dev->dev_private;
1047 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001048 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001049 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001050
Keith Packard97af61f572011-09-28 16:23:51 -07001051 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001052 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001053
1054 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001055
Daniel Vetter4be73782014-01-17 14:39:48 +01001056 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001057 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001058
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001059 intel_runtime_pm_get(dev_priv);
1060
Paulo Zanonib0665d52013-10-30 19:50:27 -02001061 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001062
Daniel Vetter4be73782014-01-17 14:39:48 +01001063 if (!edp_have_panel_power(intel_dp))
1064 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001065
Jesse Barnes453c5422013-03-28 09:55:41 -07001066 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001067 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001068
Jani Nikulabf13e812013-09-06 07:40:05 +03001069 pp_stat_reg = _pp_stat_reg(intel_dp);
1070 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001071
1072 I915_WRITE(pp_ctrl_reg, pp);
1073 POSTING_READ(pp_ctrl_reg);
1074 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1075 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001076 /*
1077 * If the panel wasn't on, delay before accessing aux channel
1078 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001079 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001080 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001081 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001082 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001083
1084 return need_to_disable;
1085}
1086
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001087void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001088{
1089 if (is_edp(intel_dp)) {
1090 bool vdd = _edp_panel_vdd_on(intel_dp);
1091
1092 WARN(!vdd, "eDP VDD already requested on\n");
1093 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001094}
1095
Daniel Vetter4be73782014-01-17 14:39:48 +01001096static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001097{
Paulo Zanoni30add222012-10-26 19:05:45 -02001098 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001099 struct drm_i915_private *dev_priv = dev->dev_private;
1100 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001101 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001102
Daniel Vettera0e99e62012-12-02 01:05:46 +01001103 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1104
Daniel Vetter4be73782014-01-17 14:39:48 +01001105 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001106 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1107
Jesse Barnes453c5422013-03-28 09:55:41 -07001108 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001109 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001110
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001111 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1112 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001113
1114 I915_WRITE(pp_ctrl_reg, pp);
1115 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001116
Keith Packardbd943152011-09-18 23:09:52 -07001117 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001118 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1119 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001120
1121 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001122 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001123
1124 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001125 }
1126}
1127
Daniel Vetter4be73782014-01-17 14:39:48 +01001128static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001129{
1130 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1131 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001132 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001133
Keith Packard627f7672011-10-31 11:30:10 -07001134 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001135 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001136 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001137}
1138
Daniel Vetter4be73782014-01-17 14:39:48 +01001139static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001140{
Keith Packard97af61f572011-09-28 16:23:51 -07001141 if (!is_edp(intel_dp))
1142 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001143
Keith Packardbd943152011-09-18 23:09:52 -07001144 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001145
Keith Packardbd943152011-09-18 23:09:52 -07001146 intel_dp->want_panel_vdd = false;
1147
1148 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001149 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001150 } else {
1151 /*
1152 * Queue the timer to fire a long
1153 * time from now (relative to the power down delay)
1154 * to keep the panel power up across a sequence of operations
1155 */
1156 schedule_delayed_work(&intel_dp->panel_vdd_work,
1157 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1158 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001159}
1160
Daniel Vetter4be73782014-01-17 14:39:48 +01001161void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001162{
Paulo Zanoni30add222012-10-26 19:05:45 -02001163 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001164 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001165 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001166 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001167
Keith Packard97af61f572011-09-28 16:23:51 -07001168 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001169 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001170
1171 DRM_DEBUG_KMS("Turn eDP power on\n");
1172
Daniel Vetter4be73782014-01-17 14:39:48 +01001173 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001174 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001175 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001176 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001177
Daniel Vetter4be73782014-01-17 14:39:48 +01001178 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001179
Jani Nikulabf13e812013-09-06 07:40:05 +03001180 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001181 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001182 if (IS_GEN5(dev)) {
1183 /* ILK workaround: disable reset around power sequence */
1184 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001185 I915_WRITE(pp_ctrl_reg, pp);
1186 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001187 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001188
Keith Packard1c0ae802011-09-19 13:59:29 -07001189 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001190 if (!IS_GEN5(dev))
1191 pp |= PANEL_POWER_RESET;
1192
Jesse Barnes453c5422013-03-28 09:55:41 -07001193 I915_WRITE(pp_ctrl_reg, pp);
1194 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001195
Daniel Vetter4be73782014-01-17 14:39:48 +01001196 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001197 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001198
Keith Packard05ce1a42011-09-29 16:33:01 -07001199 if (IS_GEN5(dev)) {
1200 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001201 I915_WRITE(pp_ctrl_reg, pp);
1202 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001203 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001204}
1205
Daniel Vetter4be73782014-01-17 14:39:48 +01001206void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001207{
Paulo Zanoni30add222012-10-26 19:05:45 -02001208 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001209 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001210 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001211 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001212
Keith Packard97af61f572011-09-28 16:23:51 -07001213 if (!is_edp(intel_dp))
1214 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001215
Keith Packard99ea7122011-11-01 19:57:50 -07001216 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001217
Daniel Vetter4be73782014-01-17 14:39:48 +01001218 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001219
Jani Nikula24f3e092014-03-17 16:43:36 +02001220 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1221
Jesse Barnes453c5422013-03-28 09:55:41 -07001222 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001223 /* We need to switch off panel power _and_ force vdd, for otherwise some
1224 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001225 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1226 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001227
Jani Nikulabf13e812013-09-06 07:40:05 +03001228 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001229
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001230 intel_dp->want_panel_vdd = false;
1231
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 I915_WRITE(pp_ctrl_reg, pp);
1233 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001234
Paulo Zanonidce56b32013-12-19 14:29:40 -02001235 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001236 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001237
1238 /* We got a reference when we enabled the VDD. */
1239 intel_runtime_pm_put(dev_priv);
Jesse Barnes9934c132010-07-22 13:18:19 -07001240}
1241
Daniel Vetter4be73782014-01-17 14:39:48 +01001242void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001243{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001244 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1245 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001246 struct drm_i915_private *dev_priv = dev->dev_private;
1247 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001248 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001249
Keith Packardf01eca22011-09-28 16:48:10 -07001250 if (!is_edp(intel_dp))
1251 return;
1252
Zhao Yakui28c97732009-10-09 11:39:41 +08001253 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001254 /*
1255 * If we enable the backlight right away following a panel power
1256 * on, we may see slight flicker as the panel syncs with the eDP
1257 * link. So delay a bit to make sure the image is solid before
1258 * allowing it to appear.
1259 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001260 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001261 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001262 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001263
Jani Nikulabf13e812013-09-06 07:40:05 +03001264 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001265
1266 I915_WRITE(pp_ctrl_reg, pp);
1267 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001268
Jesse Barnes752aa882013-10-31 18:55:49 +02001269 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001270}
1271
Daniel Vetter4be73782014-01-17 14:39:48 +01001272void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001273{
Paulo Zanoni30add222012-10-26 19:05:45 -02001274 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001275 struct drm_i915_private *dev_priv = dev->dev_private;
1276 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001277 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001278
Keith Packardf01eca22011-09-28 16:48:10 -07001279 if (!is_edp(intel_dp))
1280 return;
1281
Jesse Barnes752aa882013-10-31 18:55:49 +02001282 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001283
Zhao Yakui28c97732009-10-09 11:39:41 +08001284 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001285 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001286 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001287
Jani Nikulabf13e812013-09-06 07:40:05 +03001288 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001289
1290 I915_WRITE(pp_ctrl_reg, pp);
1291 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001292 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001293}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001294
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001295static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001296{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1298 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1299 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001300 struct drm_i915_private *dev_priv = dev->dev_private;
1301 u32 dpa_ctl;
1302
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001303 assert_pipe_disabled(dev_priv,
1304 to_intel_crtc(crtc)->pipe);
1305
Jesse Barnesd240f202010-08-13 15:43:26 -07001306 DRM_DEBUG_KMS("\n");
1307 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001308 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1309 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1310
1311 /* We don't adjust intel_dp->DP while tearing down the link, to
1312 * facilitate link retraining (e.g. after hotplug). Hence clear all
1313 * enable bits here to ensure that we don't enable too much. */
1314 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1315 intel_dp->DP |= DP_PLL_ENABLE;
1316 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001317 POSTING_READ(DP_A);
1318 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001319}
1320
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001321static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001322{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001323 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1324 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1325 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001326 struct drm_i915_private *dev_priv = dev->dev_private;
1327 u32 dpa_ctl;
1328
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001329 assert_pipe_disabled(dev_priv,
1330 to_intel_crtc(crtc)->pipe);
1331
Jesse Barnesd240f202010-08-13 15:43:26 -07001332 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001333 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1334 "dp pll off, should be on\n");
1335 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1336
1337 /* We can't rely on the value tracked for the DP register in
1338 * intel_dp->DP because link_down must not change that (otherwise link
1339 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001340 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001341 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001342 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001343 udelay(200);
1344}
1345
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001346/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001347void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001348{
1349 int ret, i;
1350
1351 /* Should have a valid DPCD by this point */
1352 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1353 return;
1354
1355 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001356 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1357 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001358 if (ret != 1)
1359 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1360 } else {
1361 /*
1362 * When turning on, we need to retry for 1ms to give the sink
1363 * time to wake up.
1364 */
1365 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001366 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1367 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001368 if (ret == 1)
1369 break;
1370 msleep(1);
1371 }
1372 }
1373}
1374
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001375static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1376 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001377{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001378 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001379 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001380 struct drm_device *dev = encoder->base.dev;
1381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001382 enum intel_display_power_domain power_domain;
1383 u32 tmp;
1384
1385 power_domain = intel_display_port_power_domain(encoder);
1386 if (!intel_display_power_enabled(dev_priv, power_domain))
1387 return false;
1388
1389 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001390
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001391 if (!(tmp & DP_PORT_EN))
1392 return false;
1393
Imre Deakbc7d38a2013-05-16 14:40:36 +03001394 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001395 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001396 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001397 *pipe = PORT_TO_PIPE(tmp);
1398 } else {
1399 u32 trans_sel;
1400 u32 trans_dp;
1401 int i;
1402
1403 switch (intel_dp->output_reg) {
1404 case PCH_DP_B:
1405 trans_sel = TRANS_DP_PORT_SEL_B;
1406 break;
1407 case PCH_DP_C:
1408 trans_sel = TRANS_DP_PORT_SEL_C;
1409 break;
1410 case PCH_DP_D:
1411 trans_sel = TRANS_DP_PORT_SEL_D;
1412 break;
1413 default:
1414 return true;
1415 }
1416
1417 for_each_pipe(i) {
1418 trans_dp = I915_READ(TRANS_DP_CTL(i));
1419 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1420 *pipe = i;
1421 return true;
1422 }
1423 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001424
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001425 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1426 intel_dp->output_reg);
1427 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001428
1429 return true;
1430}
1431
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001432static void intel_dp_get_config(struct intel_encoder *encoder,
1433 struct intel_crtc_config *pipe_config)
1434{
1435 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001436 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001437 struct drm_device *dev = encoder->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 enum port port = dp_to_dig_port(intel_dp)->port;
1440 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001441 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001442
Xiong Zhang63000ef2013-06-28 12:59:06 +08001443 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1444 tmp = I915_READ(intel_dp->output_reg);
1445 if (tmp & DP_SYNC_HS_HIGH)
1446 flags |= DRM_MODE_FLAG_PHSYNC;
1447 else
1448 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001449
Xiong Zhang63000ef2013-06-28 12:59:06 +08001450 if (tmp & DP_SYNC_VS_HIGH)
1451 flags |= DRM_MODE_FLAG_PVSYNC;
1452 else
1453 flags |= DRM_MODE_FLAG_NVSYNC;
1454 } else {
1455 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1456 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1457 flags |= DRM_MODE_FLAG_PHSYNC;
1458 else
1459 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001460
Xiong Zhang63000ef2013-06-28 12:59:06 +08001461 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1462 flags |= DRM_MODE_FLAG_PVSYNC;
1463 else
1464 flags |= DRM_MODE_FLAG_NVSYNC;
1465 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001466
1467 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001468
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001469 pipe_config->has_dp_encoder = true;
1470
1471 intel_dp_get_m_n(crtc, pipe_config);
1472
Ville Syrjälä18442d02013-09-13 16:00:08 +03001473 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001474 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1475 pipe_config->port_clock = 162000;
1476 else
1477 pipe_config->port_clock = 270000;
1478 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001479
1480 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1481 &pipe_config->dp_m_n);
1482
1483 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1484 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1485
Damien Lespiau241bfc32013-09-25 16:45:37 +01001486 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001487
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001488 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1489 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1490 /*
1491 * This is a big fat ugly hack.
1492 *
1493 * Some machines in UEFI boot mode provide us a VBT that has 18
1494 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1495 * unknown we fail to light up. Yet the same BIOS boots up with
1496 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1497 * max, not what it tells us to use.
1498 *
1499 * Note: This will still be broken if the eDP panel is not lit
1500 * up by the BIOS, and thus we can't get the mode at module
1501 * load.
1502 */
1503 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1504 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1505 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1506 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001507}
1508
Rodrigo Vivia031d702013-10-03 16:15:06 -03001509static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001510{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001511 struct drm_i915_private *dev_priv = dev->dev_private;
1512
1513 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001514}
1515
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001516static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
Ben Widawsky18b59922013-09-20 09:35:30 -07001520 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001521 return false;
1522
Ben Widawsky18b59922013-09-20 09:35:30 -07001523 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001524}
1525
1526static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1527 struct edp_vsc_psr *vsc_psr)
1528{
1529 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1530 struct drm_device *dev = dig_port->base.base.dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1533 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1534 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1535 uint32_t *data = (uint32_t *) vsc_psr;
1536 unsigned int i;
1537
1538 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1539 the video DIP being updated before program video DIP data buffer
1540 registers for DIP being updated. */
1541 I915_WRITE(ctl_reg, 0);
1542 POSTING_READ(ctl_reg);
1543
1544 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1545 if (i < sizeof(struct edp_vsc_psr))
1546 I915_WRITE(data_reg + i, *data++);
1547 else
1548 I915_WRITE(data_reg + i, 0);
1549 }
1550
1551 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1552 POSTING_READ(ctl_reg);
1553}
1554
1555static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1556{
1557 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 struct edp_vsc_psr psr_vsc;
1560
1561 if (intel_dp->psr_setup_done)
1562 return;
1563
1564 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1565 memset(&psr_vsc, 0, sizeof(psr_vsc));
1566 psr_vsc.sdp_header.HB0 = 0;
1567 psr_vsc.sdp_header.HB1 = 0x7;
1568 psr_vsc.sdp_header.HB2 = 0x2;
1569 psr_vsc.sdp_header.HB3 = 0x8;
1570 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1571
1572 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001573 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001574 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001575
1576 intel_dp->psr_setup_done = true;
1577}
1578
1579static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1580{
1581 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1582 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001583 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001584 int precharge = 0x3;
1585 int msg_size = 5; /* Header(4) + Message(1) */
1586
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001587 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1588
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001589 /* Enable PSR in sink */
1590 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001591 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1592 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001593 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001594 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1595 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001596
1597 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001598 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1599 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1600 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001601 DP_AUX_CH_CTL_TIME_OUT_400us |
1602 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1603 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1604 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1605}
1606
1607static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1608{
1609 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 uint32_t max_sleep_time = 0x1f;
1612 uint32_t idle_frames = 1;
1613 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001614 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001615
1616 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1617 val |= EDP_PSR_LINK_STANDBY;
1618 val |= EDP_PSR_TP2_TP3_TIME_0us;
1619 val |= EDP_PSR_TP1_TIME_0us;
1620 val |= EDP_PSR_SKIP_AUX_EXIT;
1621 } else
1622 val |= EDP_PSR_LINK_DISABLE;
1623
Ben Widawsky18b59922013-09-20 09:35:30 -07001624 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001625 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001626 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1627 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1628 EDP_PSR_ENABLE);
1629}
1630
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001631static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1632{
1633 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1634 struct drm_device *dev = dig_port->base.base.dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 struct drm_crtc *crtc = dig_port->base.base.crtc;
1637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001638 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001639 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1640
Rodrigo Vivia031d702013-10-03 16:15:06 -03001641 dev_priv->psr.source_ok = false;
1642
Ben Widawsky18b59922013-09-20 09:35:30 -07001643 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001644 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001645 return false;
1646 }
1647
1648 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1649 (dig_port->port != PORT_A)) {
1650 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001651 return false;
1652 }
1653
Jani Nikulad330a952014-01-21 11:24:25 +02001654 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001655 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001656 return false;
1657 }
1658
Chris Wilsoncd234b02013-08-02 20:39:49 +01001659 crtc = dig_port->base.base.crtc;
1660 if (crtc == NULL) {
1661 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001662 return false;
1663 }
1664
1665 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001666 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001667 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001668 return false;
1669 }
1670
Matt Roperf4510a22014-04-01 15:22:40 -07001671 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001672 if (obj->tiling_mode != I915_TILING_X ||
1673 obj->fence_reg == I915_FENCE_REG_NONE) {
1674 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001675 return false;
1676 }
1677
1678 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1679 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001680 return false;
1681 }
1682
1683 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1684 S3D_ENABLE) {
1685 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001686 return false;
1687 }
1688
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001689 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001690 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001691 return false;
1692 }
1693
Rodrigo Vivia031d702013-10-03 16:15:06 -03001694 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001695 return true;
1696}
1697
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001698static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001699{
1700 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1701
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001702 if (!intel_edp_psr_match_conditions(intel_dp) ||
1703 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001704 return;
1705
1706 /* Setup PSR once */
1707 intel_edp_psr_setup(intel_dp);
1708
1709 /* Enable PSR on the panel */
1710 intel_edp_psr_enable_sink(intel_dp);
1711
1712 /* Enable PSR on the host */
1713 intel_edp_psr_enable_source(intel_dp);
1714}
1715
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001716void intel_edp_psr_enable(struct intel_dp *intel_dp)
1717{
1718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1719
1720 if (intel_edp_psr_match_conditions(intel_dp) &&
1721 !intel_edp_is_psr_enabled(dev))
1722 intel_edp_psr_do_enable(intel_dp);
1723}
1724
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001725void intel_edp_psr_disable(struct intel_dp *intel_dp)
1726{
1727 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1728 struct drm_i915_private *dev_priv = dev->dev_private;
1729
1730 if (!intel_edp_is_psr_enabled(dev))
1731 return;
1732
Ben Widawsky18b59922013-09-20 09:35:30 -07001733 I915_WRITE(EDP_PSR_CTL(dev),
1734 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001735
1736 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001737 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001738 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1739 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1740}
1741
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001742void intel_edp_psr_update(struct drm_device *dev)
1743{
1744 struct intel_encoder *encoder;
1745 struct intel_dp *intel_dp = NULL;
1746
1747 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1748 if (encoder->type == INTEL_OUTPUT_EDP) {
1749 intel_dp = enc_to_intel_dp(&encoder->base);
1750
Rodrigo Vivia031d702013-10-03 16:15:06 -03001751 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001752 return;
1753
1754 if (!intel_edp_psr_match_conditions(intel_dp))
1755 intel_edp_psr_disable(intel_dp);
1756 else
1757 if (!intel_edp_is_psr_enabled(dev))
1758 intel_edp_psr_do_enable(intel_dp);
1759 }
1760}
1761
Daniel Vettere8cb4552012-07-01 13:05:48 +02001762static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001763{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001764 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001765 enum port port = dp_to_dig_port(intel_dp)->port;
1766 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001767
1768 /* Make sure the panel is off before trying to change the mode. But also
1769 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001770 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001771 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001772 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001773 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001774
1775 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001776 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001777 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001778}
1779
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001780static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001781{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001782 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001783 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001784 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001785
Imre Deak982a3862013-05-23 19:39:40 +03001786 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001787 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001788 if (!IS_VALLEYVIEW(dev))
1789 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001790 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001791}
1792
Daniel Vettere8cb4552012-07-01 13:05:48 +02001793static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001794{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001795 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1796 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001797 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001798 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001799
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001800 if (WARN_ON(dp_reg & DP_PORT_EN))
1801 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001802
Jani Nikula24f3e092014-03-17 16:43:36 +02001803 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001804 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1805 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001806 intel_edp_panel_on(intel_dp);
1807 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001808 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001809 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001810}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001811
Jani Nikulaecff4f32013-09-06 07:38:29 +03001812static void g4x_enable_dp(struct intel_encoder *encoder)
1813{
Jani Nikula828f5c62013-09-05 16:44:45 +03001814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1815
Jani Nikulaecff4f32013-09-06 07:38:29 +03001816 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001817 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001819
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001820static void vlv_enable_dp(struct intel_encoder *encoder)
1821{
Jani Nikula828f5c62013-09-05 16:44:45 +03001822 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1823
Daniel Vetter4be73782014-01-17 14:39:48 +01001824 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825}
1826
Jani Nikulaecff4f32013-09-06 07:38:29 +03001827static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001828{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001829 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001830 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001831
1832 if (dport->port == PORT_A)
1833 ironlake_edp_pll_on(intel_dp);
1834}
1835
1836static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1837{
1838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1839 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001840 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001842 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001843 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001844 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001845 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001846 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001847
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001848 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001849
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001850 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001851 val = 0;
1852 if (pipe)
1853 val |= (1<<21);
1854 else
1855 val &= ~(1<<21);
1856 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001857 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1858 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1859 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001861 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001862
Imre Deak2cac6132014-01-30 16:50:42 +02001863 if (is_edp(intel_dp)) {
1864 /* init power sequencer on this pipe and port */
1865 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1866 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1867 &power_seq);
1868 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001869
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001870 intel_enable_dp(encoder);
1871
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001872 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873}
1874
Jani Nikulaecff4f32013-09-06 07:38:29 +03001875static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001876{
1877 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1878 struct drm_device *dev = encoder->base.dev;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001880 struct intel_crtc *intel_crtc =
1881 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001882 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001883 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001884
Jesse Barnes89b667f2013-04-18 14:51:36 -07001885 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001886 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001887 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001888 DPIO_PCS_TX_LANE2_RESET |
1889 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001890 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001891 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1892 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1893 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1894 DPIO_PCS_CLK_SOFT_RESET);
1895
1896 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001897 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1898 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1899 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001900 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901}
1902
1903/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001904 * Native read with retry for link status and receiver capability reads for
1905 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02001906 *
1907 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
1908 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001909 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02001910static ssize_t
1911intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
1912 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001913{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001914 ssize_t ret;
1915 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001916
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001917 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001918 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
1919 if (ret == size)
1920 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001921 msleep(1);
1922 }
1923
Jani Nikula9d1a1032014-03-14 16:51:15 +02001924 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925}
1926
1927/*
1928 * Fetch AUX CH registers 0x202 - 0x207 which contain
1929 * link status information
1930 */
1931static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001932intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001933{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001934 return intel_dp_dpcd_read_wake(&intel_dp->aux,
1935 DP_LANE0_1_STATUS,
1936 link_status,
1937 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938}
1939
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001940/*
1941 * These are source-specific values; current Intel hardware supports
1942 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1943 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944
1945static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001946intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001947{
Paulo Zanoni30add222012-10-26 19:05:45 -02001948 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001949 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001950
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001951 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001952 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001953 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001954 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001955 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001956 return DP_TRAIN_VOLTAGE_SWING_1200;
1957 else
1958 return DP_TRAIN_VOLTAGE_SWING_800;
1959}
1960
1961static uint8_t
1962intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1963{
Paulo Zanoni30add222012-10-26 19:05:45 -02001964 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001965 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001966
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001967 if (IS_BROADWELL(dev)) {
1968 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1969 case DP_TRAIN_VOLTAGE_SWING_400:
1970 case DP_TRAIN_VOLTAGE_SWING_600:
1971 return DP_TRAIN_PRE_EMPHASIS_6;
1972 case DP_TRAIN_VOLTAGE_SWING_800:
1973 return DP_TRAIN_PRE_EMPHASIS_3_5;
1974 case DP_TRAIN_VOLTAGE_SWING_1200:
1975 default:
1976 return DP_TRAIN_PRE_EMPHASIS_0;
1977 }
1978 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001979 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1980 case DP_TRAIN_VOLTAGE_SWING_400:
1981 return DP_TRAIN_PRE_EMPHASIS_9_5;
1982 case DP_TRAIN_VOLTAGE_SWING_600:
1983 return DP_TRAIN_PRE_EMPHASIS_6;
1984 case DP_TRAIN_VOLTAGE_SWING_800:
1985 return DP_TRAIN_PRE_EMPHASIS_3_5;
1986 case DP_TRAIN_VOLTAGE_SWING_1200:
1987 default:
1988 return DP_TRAIN_PRE_EMPHASIS_0;
1989 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001990 } else if (IS_VALLEYVIEW(dev)) {
1991 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1992 case DP_TRAIN_VOLTAGE_SWING_400:
1993 return DP_TRAIN_PRE_EMPHASIS_9_5;
1994 case DP_TRAIN_VOLTAGE_SWING_600:
1995 return DP_TRAIN_PRE_EMPHASIS_6;
1996 case DP_TRAIN_VOLTAGE_SWING_800:
1997 return DP_TRAIN_PRE_EMPHASIS_3_5;
1998 case DP_TRAIN_VOLTAGE_SWING_1200:
1999 default:
2000 return DP_TRAIN_PRE_EMPHASIS_0;
2001 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002002 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002003 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2004 case DP_TRAIN_VOLTAGE_SWING_400:
2005 return DP_TRAIN_PRE_EMPHASIS_6;
2006 case DP_TRAIN_VOLTAGE_SWING_600:
2007 case DP_TRAIN_VOLTAGE_SWING_800:
2008 return DP_TRAIN_PRE_EMPHASIS_3_5;
2009 default:
2010 return DP_TRAIN_PRE_EMPHASIS_0;
2011 }
2012 } else {
2013 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2014 case DP_TRAIN_VOLTAGE_SWING_400:
2015 return DP_TRAIN_PRE_EMPHASIS_6;
2016 case DP_TRAIN_VOLTAGE_SWING_600:
2017 return DP_TRAIN_PRE_EMPHASIS_6;
2018 case DP_TRAIN_VOLTAGE_SWING_800:
2019 return DP_TRAIN_PRE_EMPHASIS_3_5;
2020 case DP_TRAIN_VOLTAGE_SWING_1200:
2021 default:
2022 return DP_TRAIN_PRE_EMPHASIS_0;
2023 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002024 }
2025}
2026
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002027static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2028{
2029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002032 struct intel_crtc *intel_crtc =
2033 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002034 unsigned long demph_reg_value, preemph_reg_value,
2035 uniqtranscale_reg_value;
2036 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002037 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002038 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002039
2040 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2041 case DP_TRAIN_PRE_EMPHASIS_0:
2042 preemph_reg_value = 0x0004000;
2043 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2044 case DP_TRAIN_VOLTAGE_SWING_400:
2045 demph_reg_value = 0x2B405555;
2046 uniqtranscale_reg_value = 0x552AB83A;
2047 break;
2048 case DP_TRAIN_VOLTAGE_SWING_600:
2049 demph_reg_value = 0x2B404040;
2050 uniqtranscale_reg_value = 0x5548B83A;
2051 break;
2052 case DP_TRAIN_VOLTAGE_SWING_800:
2053 demph_reg_value = 0x2B245555;
2054 uniqtranscale_reg_value = 0x5560B83A;
2055 break;
2056 case DP_TRAIN_VOLTAGE_SWING_1200:
2057 demph_reg_value = 0x2B405555;
2058 uniqtranscale_reg_value = 0x5598DA3A;
2059 break;
2060 default:
2061 return 0;
2062 }
2063 break;
2064 case DP_TRAIN_PRE_EMPHASIS_3_5:
2065 preemph_reg_value = 0x0002000;
2066 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2067 case DP_TRAIN_VOLTAGE_SWING_400:
2068 demph_reg_value = 0x2B404040;
2069 uniqtranscale_reg_value = 0x5552B83A;
2070 break;
2071 case DP_TRAIN_VOLTAGE_SWING_600:
2072 demph_reg_value = 0x2B404848;
2073 uniqtranscale_reg_value = 0x5580B83A;
2074 break;
2075 case DP_TRAIN_VOLTAGE_SWING_800:
2076 demph_reg_value = 0x2B404040;
2077 uniqtranscale_reg_value = 0x55ADDA3A;
2078 break;
2079 default:
2080 return 0;
2081 }
2082 break;
2083 case DP_TRAIN_PRE_EMPHASIS_6:
2084 preemph_reg_value = 0x0000000;
2085 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2086 case DP_TRAIN_VOLTAGE_SWING_400:
2087 demph_reg_value = 0x2B305555;
2088 uniqtranscale_reg_value = 0x5570B83A;
2089 break;
2090 case DP_TRAIN_VOLTAGE_SWING_600:
2091 demph_reg_value = 0x2B2B4040;
2092 uniqtranscale_reg_value = 0x55ADDA3A;
2093 break;
2094 default:
2095 return 0;
2096 }
2097 break;
2098 case DP_TRAIN_PRE_EMPHASIS_9_5:
2099 preemph_reg_value = 0x0006000;
2100 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2101 case DP_TRAIN_VOLTAGE_SWING_400:
2102 demph_reg_value = 0x1B405555;
2103 uniqtranscale_reg_value = 0x55ADDA3A;
2104 break;
2105 default:
2106 return 0;
2107 }
2108 break;
2109 default:
2110 return 0;
2111 }
2112
Chris Wilson0980a602013-07-26 19:57:35 +01002113 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002114 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2115 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2116 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002117 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002118 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2119 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2120 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2121 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002122 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002123
2124 return 0;
2125}
2126
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002127static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002128intel_get_adjust_train(struct intel_dp *intel_dp,
2129 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002130{
2131 uint8_t v = 0;
2132 uint8_t p = 0;
2133 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002134 uint8_t voltage_max;
2135 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002136
Jesse Barnes33a34e42010-09-08 12:42:02 -07002137 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002138 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2139 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002140
2141 if (this_v > v)
2142 v = this_v;
2143 if (this_p > p)
2144 p = this_p;
2145 }
2146
Keith Packard1a2eb462011-11-16 16:26:07 -08002147 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002148 if (v >= voltage_max)
2149 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150
Keith Packard1a2eb462011-11-16 16:26:07 -08002151 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2152 if (p >= preemph_max)
2153 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002154
2155 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002156 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002157}
2158
2159static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002160intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002162 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002163
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002164 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002165 case DP_TRAIN_VOLTAGE_SWING_400:
2166 default:
2167 signal_levels |= DP_VOLTAGE_0_4;
2168 break;
2169 case DP_TRAIN_VOLTAGE_SWING_600:
2170 signal_levels |= DP_VOLTAGE_0_6;
2171 break;
2172 case DP_TRAIN_VOLTAGE_SWING_800:
2173 signal_levels |= DP_VOLTAGE_0_8;
2174 break;
2175 case DP_TRAIN_VOLTAGE_SWING_1200:
2176 signal_levels |= DP_VOLTAGE_1_2;
2177 break;
2178 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002179 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002180 case DP_TRAIN_PRE_EMPHASIS_0:
2181 default:
2182 signal_levels |= DP_PRE_EMPHASIS_0;
2183 break;
2184 case DP_TRAIN_PRE_EMPHASIS_3_5:
2185 signal_levels |= DP_PRE_EMPHASIS_3_5;
2186 break;
2187 case DP_TRAIN_PRE_EMPHASIS_6:
2188 signal_levels |= DP_PRE_EMPHASIS_6;
2189 break;
2190 case DP_TRAIN_PRE_EMPHASIS_9_5:
2191 signal_levels |= DP_PRE_EMPHASIS_9_5;
2192 break;
2193 }
2194 return signal_levels;
2195}
2196
Zhenyu Wange3421a12010-04-08 09:43:27 +08002197/* Gen6's DP voltage swing and pre-emphasis control */
2198static uint32_t
2199intel_gen6_edp_signal_levels(uint8_t train_set)
2200{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002201 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2202 DP_TRAIN_PRE_EMPHASIS_MASK);
2203 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002204 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002205 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2206 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2207 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2208 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002209 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002210 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2211 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002212 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002213 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2214 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002215 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002216 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2217 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002218 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002219 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2220 "0x%x\n", signal_levels);
2221 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002222 }
2223}
2224
Keith Packard1a2eb462011-11-16 16:26:07 -08002225/* Gen7's DP voltage swing and pre-emphasis control */
2226static uint32_t
2227intel_gen7_edp_signal_levels(uint8_t train_set)
2228{
2229 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2230 DP_TRAIN_PRE_EMPHASIS_MASK);
2231 switch (signal_levels) {
2232 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2233 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2234 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2235 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2236 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2237 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2238
2239 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2240 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2241 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2242 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2243
2244 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2245 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2246 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2247 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2248
2249 default:
2250 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2251 "0x%x\n", signal_levels);
2252 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2253 }
2254}
2255
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002256/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2257static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002258intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002260 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2261 DP_TRAIN_PRE_EMPHASIS_MASK);
2262 switch (signal_levels) {
2263 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2264 return DDI_BUF_EMP_400MV_0DB_HSW;
2265 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2266 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2267 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2268 return DDI_BUF_EMP_400MV_6DB_HSW;
2269 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2270 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002271
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002272 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2273 return DDI_BUF_EMP_600MV_0DB_HSW;
2274 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2275 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2276 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2277 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002278
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002279 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2280 return DDI_BUF_EMP_800MV_0DB_HSW;
2281 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2282 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2283 default:
2284 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2285 "0x%x\n", signal_levels);
2286 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002287 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002288}
2289
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002290static uint32_t
2291intel_bdw_signal_levels(uint8_t train_set)
2292{
2293 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2294 DP_TRAIN_PRE_EMPHASIS_MASK);
2295 switch (signal_levels) {
2296 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2297 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2298 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2299 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2300 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2301 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2302
2303 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2304 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2305 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2306 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2307 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2308 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2309
2310 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2311 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2312 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2313 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2314
2315 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2316 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2317
2318 default:
2319 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2320 "0x%x\n", signal_levels);
2321 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2322 }
2323}
2324
Paulo Zanonif0a34242012-12-06 16:51:50 -02002325/* Properly updates "DP" with the correct signal levels. */
2326static void
2327intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2328{
2329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002330 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002331 struct drm_device *dev = intel_dig_port->base.base.dev;
2332 uint32_t signal_levels, mask;
2333 uint8_t train_set = intel_dp->train_set[0];
2334
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002335 if (IS_BROADWELL(dev)) {
2336 signal_levels = intel_bdw_signal_levels(train_set);
2337 mask = DDI_BUF_EMP_MASK;
2338 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002339 signal_levels = intel_hsw_signal_levels(train_set);
2340 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002341 } else if (IS_VALLEYVIEW(dev)) {
2342 signal_levels = intel_vlv_signal_levels(intel_dp);
2343 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002344 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002345 signal_levels = intel_gen7_edp_signal_levels(train_set);
2346 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002347 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002348 signal_levels = intel_gen6_edp_signal_levels(train_set);
2349 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2350 } else {
2351 signal_levels = intel_gen4_signal_levels(train_set);
2352 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2353 }
2354
2355 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2356
2357 *DP = (*DP & ~mask) | signal_levels;
2358}
2359
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002360static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002361intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002362 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002363 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002364{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002365 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2366 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002367 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002368 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002369 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2370 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002371
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002372 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002373 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002374
2375 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2376 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2377 else
2378 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2379
2380 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2381 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2382 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002383 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2384
2385 break;
2386 case DP_TRAINING_PATTERN_1:
2387 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2388 break;
2389 case DP_TRAINING_PATTERN_2:
2390 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2391 break;
2392 case DP_TRAINING_PATTERN_3:
2393 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2394 break;
2395 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002396 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002397
Imre Deakbc7d38a2013-05-16 14:40:36 +03002398 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002399 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002400
2401 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2402 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002403 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002404 break;
2405 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002406 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002407 break;
2408 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002409 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002410 break;
2411 case DP_TRAINING_PATTERN_3:
2412 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002413 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002414 break;
2415 }
2416
2417 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002418 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002419
2420 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2421 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002422 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002423 break;
2424 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002425 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002426 break;
2427 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002428 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002429 break;
2430 case DP_TRAINING_PATTERN_3:
2431 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002432 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002433 break;
2434 }
2435 }
2436
Jani Nikula70aff662013-09-27 15:10:44 +03002437 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002438 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002439
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002440 buf[0] = dp_train_pat;
2441 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002442 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002443 /* don't write DP_TRAINING_LANEx_SET on disable */
2444 len = 1;
2445 } else {
2446 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2447 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2448 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002449 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002450
Jani Nikula9d1a1032014-03-14 16:51:15 +02002451 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2452 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002453
2454 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455}
2456
Jani Nikula70aff662013-09-27 15:10:44 +03002457static bool
2458intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2459 uint8_t dp_train_pat)
2460{
Jani Nikula953d22e2013-10-04 15:08:47 +03002461 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002462 intel_dp_set_signal_levels(intel_dp, DP);
2463 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2464}
2465
2466static bool
2467intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002468 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002469{
2470 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2471 struct drm_device *dev = intel_dig_port->base.base.dev;
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473 int ret;
2474
2475 intel_get_adjust_train(intel_dp, link_status);
2476 intel_dp_set_signal_levels(intel_dp, DP);
2477
2478 I915_WRITE(intel_dp->output_reg, *DP);
2479 POSTING_READ(intel_dp->output_reg);
2480
Jani Nikula9d1a1032014-03-14 16:51:15 +02002481 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2482 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002483
2484 return ret == intel_dp->lane_count;
2485}
2486
Imre Deak3ab9c632013-05-03 12:57:41 +03002487static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2488{
2489 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2490 struct drm_device *dev = intel_dig_port->base.base.dev;
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 enum port port = intel_dig_port->port;
2493 uint32_t val;
2494
2495 if (!HAS_DDI(dev))
2496 return;
2497
2498 val = I915_READ(DP_TP_CTL(port));
2499 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2500 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2501 I915_WRITE(DP_TP_CTL(port), val);
2502
2503 /*
2504 * On PORT_A we can have only eDP in SST mode. There the only reason
2505 * we need to set idle transmission mode is to work around a HW issue
2506 * where we enable the pipe while not in idle link-training mode.
2507 * In this case there is requirement to wait for a minimum number of
2508 * idle patterns to be sent.
2509 */
2510 if (port == PORT_A)
2511 return;
2512
2513 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2514 1))
2515 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2516}
2517
Jesse Barnes33a34e42010-09-08 12:42:02 -07002518/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002519void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002520intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002522 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002523 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524 int i;
2525 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002526 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002527 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002528 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002529
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002530 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002531 intel_ddi_prepare_link_retrain(encoder);
2532
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002533 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002534 link_config[0] = intel_dp->link_bw;
2535 link_config[1] = intel_dp->lane_count;
2536 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2537 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002538 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002539
2540 link_config[0] = 0;
2541 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002542 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543
2544 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002545
Jani Nikula70aff662013-09-27 15:10:44 +03002546 /* clock recovery */
2547 if (!intel_dp_reset_link_train(intel_dp, &DP,
2548 DP_TRAINING_PATTERN_1 |
2549 DP_LINK_SCRAMBLING_DISABLE)) {
2550 DRM_ERROR("failed to enable link training\n");
2551 return;
2552 }
2553
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002554 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002555 voltage_tries = 0;
2556 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002558 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002559
Daniel Vettera7c96552012-10-18 10:15:30 +02002560 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002561 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2562 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002564 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002565
Daniel Vetter01916272012-10-18 10:15:25 +02002566 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002567 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002568 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002570
2571 /* Check to see if we've tried the max voltage */
2572 for (i = 0; i < intel_dp->lane_count; i++)
2573 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2574 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002575 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002576 ++loop_tries;
2577 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002578 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002579 break;
2580 }
Jani Nikula70aff662013-09-27 15:10:44 +03002581 intel_dp_reset_link_train(intel_dp, &DP,
2582 DP_TRAINING_PATTERN_1 |
2583 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002584 voltage_tries = 0;
2585 continue;
2586 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002587
2588 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002589 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002590 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002591 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002592 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002593 break;
2594 }
2595 } else
2596 voltage_tries = 0;
2597 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002598
Jani Nikula70aff662013-09-27 15:10:44 +03002599 /* Update training set as requested by target */
2600 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2601 DRM_ERROR("failed to update link training\n");
2602 break;
2603 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002604 }
2605
Jesse Barnes33a34e42010-09-08 12:42:02 -07002606 intel_dp->DP = DP;
2607}
2608
Paulo Zanonic19b0662012-10-15 15:51:41 -03002609void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002610intel_dp_complete_link_train(struct intel_dp *intel_dp)
2611{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002612 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002613 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002614 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002615 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2616
2617 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2618 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2619 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002620
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002621 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002622 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002623 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002624 DP_LINK_SCRAMBLING_DISABLE)) {
2625 DRM_ERROR("failed to start channel equalization\n");
2626 return;
2627 }
2628
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002629 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002630 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002631 channel_eq = false;
2632 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002633 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002634
Jesse Barnes37f80972011-01-05 14:45:24 -08002635 if (cr_tries > 5) {
2636 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002637 break;
2638 }
2639
Daniel Vettera7c96552012-10-18 10:15:30 +02002640 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002641 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2642 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002644 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002645
Jesse Barnes37f80972011-01-05 14:45:24 -08002646 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002647 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002648 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002649 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002650 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002651 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002652 cr_tries++;
2653 continue;
2654 }
2655
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002656 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002657 channel_eq = true;
2658 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002660
Jesse Barnes37f80972011-01-05 14:45:24 -08002661 /* Try 5 times, then try clock recovery if that fails */
2662 if (tries > 5) {
2663 intel_dp_link_down(intel_dp);
2664 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002665 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002666 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002667 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002668 tries = 0;
2669 cr_tries++;
2670 continue;
2671 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002672
Jani Nikula70aff662013-09-27 15:10:44 +03002673 /* Update training set as requested by target */
2674 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2675 DRM_ERROR("failed to update link training\n");
2676 break;
2677 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002678 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002679 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002680
Imre Deak3ab9c632013-05-03 12:57:41 +03002681 intel_dp_set_idle_link_train(intel_dp);
2682
2683 intel_dp->DP = DP;
2684
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002685 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002686 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002687
Imre Deak3ab9c632013-05-03 12:57:41 +03002688}
2689
2690void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2691{
Jani Nikula70aff662013-09-27 15:10:44 +03002692 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002693 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002694}
2695
2696static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002697intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002700 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002701 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002702 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002703 struct intel_crtc *intel_crtc =
2704 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002705 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706
Paulo Zanonic19b0662012-10-15 15:51:41 -03002707 /*
2708 * DDI code has a strict mode set sequence and we should try to respect
2709 * it, otherwise we might hang the machine in many different ways. So we
2710 * really should be disabling the port only on a complete crtc_disable
2711 * sequence. This function is just called under two conditions on DDI
2712 * code:
2713 * - Link train failed while doing crtc_enable, and on this case we
2714 * really should respect the mode set sequence and wait for a
2715 * crtc_disable.
2716 * - Someone turned the monitor off and intel_dp_check_link_status
2717 * called us. We don't need to disable the whole port on this case, so
2718 * when someone turns the monitor on again,
2719 * intel_ddi_prepare_link_retrain will take care of redoing the link
2720 * train.
2721 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002722 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002723 return;
2724
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002725 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002726 return;
2727
Zhao Yakui28c97732009-10-09 11:39:41 +08002728 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002729
Imre Deakbc7d38a2013-05-16 14:40:36 +03002730 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002731 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002732 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002733 } else {
2734 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002735 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002736 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002737 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002738
Daniel Vetterab527ef2012-11-29 15:59:33 +01002739 /* We don't really know why we're doing this */
2740 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002741
Daniel Vetter493a7082012-05-30 12:31:56 +02002742 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002743 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002744 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002745
Eric Anholt5bddd172010-11-18 09:32:59 +08002746 /* Hardware workaround: leaving our transcoder select
2747 * set to transcoder B while it's off will prevent the
2748 * corresponding HDMI output on transcoder A.
2749 *
2750 * Combine this with another hardware workaround:
2751 * transcoder select bit can only be cleared while the
2752 * port is enabled.
2753 */
2754 DP &= ~DP_PIPEB_SELECT;
2755 I915_WRITE(intel_dp->output_reg, DP);
2756
2757 /* Changes to enable or select take place the vblank
2758 * after being written.
2759 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002760 if (WARN_ON(crtc == NULL)) {
2761 /* We should never try to disable a port without a crtc
2762 * attached. For paranoia keep the code around for a
2763 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002764 POSTING_READ(intel_dp->output_reg);
2765 msleep(50);
2766 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002767 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002768 }
2769
Wu Fengguang832afda2011-12-09 20:42:21 +08002770 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002771 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2772 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002773 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002774}
2775
Keith Packard26d61aa2011-07-25 20:01:09 -07002776static bool
2777intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002778{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002779 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2780 struct drm_device *dev = dig_port->base.base.dev;
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782
Damien Lespiau577c7a52012-12-13 16:09:02 +00002783 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2784
Jani Nikula9d1a1032014-03-14 16:51:15 +02002785 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
2786 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002787 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002788
Damien Lespiau577c7a52012-12-13 16:09:02 +00002789 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2790 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2791 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2792
Adam Jacksonedb39242012-09-18 10:58:49 -04002793 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2794 return false; /* DPCD not present */
2795
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002796 /* Check if the panel supports PSR */
2797 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002798 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002799 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
2800 intel_dp->psr_dpcd,
2801 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002802 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2803 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002804 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002805 }
Jani Nikula50003932013-09-20 16:42:17 +03002806 }
2807
Todd Previte06ea66b2014-01-20 10:19:39 -07002808 /* Training Pattern 3 support */
2809 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2810 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2811 intel_dp->use_tps3 = true;
2812 DRM_DEBUG_KMS("Displayport TPS3 supported");
2813 } else
2814 intel_dp->use_tps3 = false;
2815
Adam Jacksonedb39242012-09-18 10:58:49 -04002816 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2817 DP_DWN_STRM_PORT_PRESENT))
2818 return true; /* native DP sink */
2819
2820 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2821 return true; /* no per-port downstream info */
2822
Jani Nikula9d1a1032014-03-14 16:51:15 +02002823 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
2824 intel_dp->downstream_ports,
2825 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002826 return false; /* downstream port status fetch failed */
2827
2828 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002829}
2830
Adam Jackson0d198322012-05-14 16:05:47 -04002831static void
2832intel_dp_probe_oui(struct intel_dp *intel_dp)
2833{
2834 u8 buf[3];
2835
2836 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2837 return;
2838
Jani Nikula24f3e092014-03-17 16:43:36 +02002839 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002840
Jani Nikula9d1a1032014-03-14 16:51:15 +02002841 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002842 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2843 buf[0], buf[1], buf[2]);
2844
Jani Nikula9d1a1032014-03-14 16:51:15 +02002845 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002846 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2847 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002848
Daniel Vetter4be73782014-01-17 14:39:48 +01002849 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002850}
2851
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002852int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2853{
2854 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2855 struct drm_device *dev = intel_dig_port->base.base.dev;
2856 struct intel_crtc *intel_crtc =
2857 to_intel_crtc(intel_dig_port->base.base.crtc);
2858 u8 buf[1];
2859
Jani Nikula9d1a1032014-03-14 16:51:15 +02002860 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002861 return -EAGAIN;
2862
2863 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2864 return -ENOTTY;
2865
Jani Nikula9d1a1032014-03-14 16:51:15 +02002866 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
2867 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002868 return -EAGAIN;
2869
2870 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2871 intel_wait_for_vblank(dev, intel_crtc->pipe);
2872 intel_wait_for_vblank(dev, intel_crtc->pipe);
2873
Jani Nikula9d1a1032014-03-14 16:51:15 +02002874 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002875 return -EAGAIN;
2876
Jani Nikula9d1a1032014-03-14 16:51:15 +02002877 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002878 return 0;
2879}
2880
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002881static bool
2882intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2883{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002884 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2885 DP_DEVICE_SERVICE_IRQ_VECTOR,
2886 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002887}
2888
2889static void
2890intel_dp_handle_test_request(struct intel_dp *intel_dp)
2891{
2892 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002893 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002894}
2895
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002896/*
2897 * According to DP spec
2898 * 5.1.2:
2899 * 1. Read DPCD
2900 * 2. Configure link according to Receiver Capabilities
2901 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2902 * 4. Check link status on receipt of hot-plug interrupt
2903 */
2904
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002905void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002906intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002907{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002908 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002909 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002910 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002911
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002912 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002913 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002914
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002915 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916 return;
2917
Keith Packard92fd8fd2011-07-25 19:50:10 -07002918 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002919 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920 return;
2921 }
2922
Keith Packard92fd8fd2011-07-25 19:50:10 -07002923 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002924 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002925 return;
2926 }
2927
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002928 /* Try to read the source of the interrupt */
2929 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2930 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2931 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002932 drm_dp_dpcd_writeb(&intel_dp->aux,
2933 DP_DEVICE_SERVICE_IRQ_VECTOR,
2934 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002935
2936 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2937 intel_dp_handle_test_request(intel_dp);
2938 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2939 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2940 }
2941
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002942 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002943 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002944 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002945 intel_dp_start_link_train(intel_dp);
2946 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002947 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002949}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002950
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002951/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002952static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002953intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002954{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002955 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002956 uint8_t type;
2957
2958 if (!intel_dp_get_dpcd(intel_dp))
2959 return connector_status_disconnected;
2960
2961 /* if there's no downstream port, we're done */
2962 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002963 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002964
2965 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002966 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2967 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002968 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002969
2970 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
2971 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002972 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002973
Adam Jackson23235172012-09-20 16:42:45 -04002974 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2975 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002976 }
2977
2978 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02002979 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002980 return connector_status_connected;
2981
2982 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002983 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2984 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2985 if (type == DP_DS_PORT_TYPE_VGA ||
2986 type == DP_DS_PORT_TYPE_NON_EDID)
2987 return connector_status_unknown;
2988 } else {
2989 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2990 DP_DWN_STRM_PORT_TYPE_MASK;
2991 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2992 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2993 return connector_status_unknown;
2994 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002995
2996 /* Anything else is out of spec, warn and ignore */
2997 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002998 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002999}
3000
3001static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003002ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003003{
Paulo Zanoni30add222012-10-26 19:05:45 -02003004 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003007 enum drm_connector_status status;
3008
Chris Wilsonfe16d942011-02-12 10:29:38 +00003009 /* Can't disconnect eDP, but you can close the lid... */
3010 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003011 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003012 if (status == connector_status_unknown)
3013 status = connector_status_connected;
3014 return status;
3015 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003016
Damien Lespiau1b469632012-12-13 16:09:01 +00003017 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3018 return connector_status_disconnected;
3019
Keith Packard26d61aa2011-07-25 20:01:09 -07003020 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003021}
3022
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003023static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003024g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003025{
Paulo Zanoni30add222012-10-26 19:05:45 -02003026 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003027 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003028 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003029 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003030
Jesse Barnes35aad752013-03-01 13:14:31 -08003031 /* Can't disconnect eDP, but you can close the lid... */
3032 if (is_edp(intel_dp)) {
3033 enum drm_connector_status status;
3034
3035 status = intel_panel_detect(dev);
3036 if (status == connector_status_unknown)
3037 status = connector_status_connected;
3038 return status;
3039 }
3040
Todd Previte232a6ee2014-01-23 00:13:41 -07003041 if (IS_VALLEYVIEW(dev)) {
3042 switch (intel_dig_port->port) {
3043 case PORT_B:
3044 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3045 break;
3046 case PORT_C:
3047 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3048 break;
3049 case PORT_D:
3050 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3051 break;
3052 default:
3053 return connector_status_unknown;
3054 }
3055 } else {
3056 switch (intel_dig_port->port) {
3057 case PORT_B:
3058 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3059 break;
3060 case PORT_C:
3061 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3062 break;
3063 case PORT_D:
3064 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3065 break;
3066 default:
3067 return connector_status_unknown;
3068 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003069 }
3070
Chris Wilson10f76a32012-05-11 18:01:32 +01003071 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003072 return connector_status_disconnected;
3073
Keith Packard26d61aa2011-07-25 20:01:09 -07003074 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003075}
3076
Keith Packard8c241fe2011-09-28 16:38:44 -07003077static struct edid *
3078intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3079{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003080 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003081
Jani Nikula9cd300e2012-10-19 14:51:52 +03003082 /* use cached edid if we have one */
3083 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003084 /* invalid edid */
3085 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003086 return NULL;
3087
Jani Nikula55e9ede2013-10-01 10:38:54 +03003088 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003089 }
3090
Jani Nikula9cd300e2012-10-19 14:51:52 +03003091 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003092}
3093
3094static int
3095intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3096{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003097 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003098
Jani Nikula9cd300e2012-10-19 14:51:52 +03003099 /* use cached edid if we have one */
3100 if (intel_connector->edid) {
3101 /* invalid edid */
3102 if (IS_ERR(intel_connector->edid))
3103 return 0;
3104
3105 return intel_connector_update_modes(connector,
3106 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003107 }
3108
Jani Nikula9cd300e2012-10-19 14:51:52 +03003109 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003110}
3111
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003112static enum drm_connector_status
3113intel_dp_detect(struct drm_connector *connector, bool force)
3114{
3115 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3117 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003118 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003119 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003120 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003121 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003122 struct edid *edid = NULL;
3123
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003124 intel_runtime_pm_get(dev_priv);
3125
Imre Deak671dedd2014-03-05 16:20:53 +02003126 power_domain = intel_display_port_power_domain(intel_encoder);
3127 intel_display_power_get(dev_priv, power_domain);
3128
Chris Wilson164c8592013-07-20 20:27:08 +01003129 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3130 connector->base.id, drm_get_connector_name(connector));
3131
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003132 intel_dp->has_audio = false;
3133
3134 if (HAS_PCH_SPLIT(dev))
3135 status = ironlake_dp_detect(intel_dp);
3136 else
3137 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003138
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003139 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003140 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003141
Adam Jackson0d198322012-05-14 16:05:47 -04003142 intel_dp_probe_oui(intel_dp);
3143
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003144 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3145 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003146 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003147 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003148 if (edid) {
3149 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003150 kfree(edid);
3151 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003152 }
3153
Paulo Zanonid63885d2012-10-26 19:05:49 -02003154 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3155 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003156 status = connector_status_connected;
3157
3158out:
Imre Deak671dedd2014-03-05 16:20:53 +02003159 intel_display_power_put(dev_priv, power_domain);
3160
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003161 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003162
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003163 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164}
3165
3166static int intel_dp_get_modes(struct drm_connector *connector)
3167{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003168 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003169 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3170 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003171 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003172 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003175 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003176
3177 /* We should parse the EDID data and find out if it has an audio sink
3178 */
3179
Imre Deak671dedd2014-03-05 16:20:53 +02003180 power_domain = intel_display_port_power_domain(intel_encoder);
3181 intel_display_power_get(dev_priv, power_domain);
3182
Jani Nikula0b998362014-03-14 16:51:17 +02003183 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003184 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003185 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003186 return ret;
3187
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003188 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003189 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003190 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003191 mode = drm_mode_duplicate(dev,
3192 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003193 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003194 drm_mode_probed_add(connector, mode);
3195 return 1;
3196 }
3197 }
3198 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199}
3200
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003201static bool
3202intel_dp_detect_audio(struct drm_connector *connector)
3203{
3204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003205 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3206 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3207 struct drm_device *dev = connector->dev;
3208 struct drm_i915_private *dev_priv = dev->dev_private;
3209 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003210 struct edid *edid;
3211 bool has_audio = false;
3212
Imre Deak671dedd2014-03-05 16:20:53 +02003213 power_domain = intel_display_port_power_domain(intel_encoder);
3214 intel_display_power_get(dev_priv, power_domain);
3215
Jani Nikula0b998362014-03-14 16:51:17 +02003216 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003217 if (edid) {
3218 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003219 kfree(edid);
3220 }
3221
Imre Deak671dedd2014-03-05 16:20:53 +02003222 intel_display_power_put(dev_priv, power_domain);
3223
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003224 return has_audio;
3225}
3226
Chris Wilsonf6849602010-09-19 09:29:33 +01003227static int
3228intel_dp_set_property(struct drm_connector *connector,
3229 struct drm_property *property,
3230 uint64_t val)
3231{
Chris Wilsone953fd72011-02-21 22:23:52 +00003232 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003233 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003234 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3235 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003236 int ret;
3237
Rob Clark662595d2012-10-11 20:36:04 -05003238 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003239 if (ret)
3240 return ret;
3241
Chris Wilson3f43c482011-05-12 22:17:24 +01003242 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003243 int i = val;
3244 bool has_audio;
3245
3246 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003247 return 0;
3248
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003249 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003250
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003251 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003252 has_audio = intel_dp_detect_audio(connector);
3253 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003254 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003255
3256 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003257 return 0;
3258
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003259 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003260 goto done;
3261 }
3262
Chris Wilsone953fd72011-02-21 22:23:52 +00003263 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003264 bool old_auto = intel_dp->color_range_auto;
3265 uint32_t old_range = intel_dp->color_range;
3266
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003267 switch (val) {
3268 case INTEL_BROADCAST_RGB_AUTO:
3269 intel_dp->color_range_auto = true;
3270 break;
3271 case INTEL_BROADCAST_RGB_FULL:
3272 intel_dp->color_range_auto = false;
3273 intel_dp->color_range = 0;
3274 break;
3275 case INTEL_BROADCAST_RGB_LIMITED:
3276 intel_dp->color_range_auto = false;
3277 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3278 break;
3279 default:
3280 return -EINVAL;
3281 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003282
3283 if (old_auto == intel_dp->color_range_auto &&
3284 old_range == intel_dp->color_range)
3285 return 0;
3286
Chris Wilsone953fd72011-02-21 22:23:52 +00003287 goto done;
3288 }
3289
Yuly Novikov53b41832012-10-26 12:04:00 +03003290 if (is_edp(intel_dp) &&
3291 property == connector->dev->mode_config.scaling_mode_property) {
3292 if (val == DRM_MODE_SCALE_NONE) {
3293 DRM_DEBUG_KMS("no scaling not supported\n");
3294 return -EINVAL;
3295 }
3296
3297 if (intel_connector->panel.fitting_mode == val) {
3298 /* the eDP scaling property is not changed */
3299 return 0;
3300 }
3301 intel_connector->panel.fitting_mode = val;
3302
3303 goto done;
3304 }
3305
Chris Wilsonf6849602010-09-19 09:29:33 +01003306 return -EINVAL;
3307
3308done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003309 if (intel_encoder->base.crtc)
3310 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003311
3312 return 0;
3313}
3314
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003315static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003316intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003317{
Jani Nikula1d508702012-10-19 14:51:49 +03003318 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003319
Jani Nikula9cd300e2012-10-19 14:51:52 +03003320 if (!IS_ERR_OR_NULL(intel_connector->edid))
3321 kfree(intel_connector->edid);
3322
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003323 /* Can't call is_edp() since the encoder may have been destroyed
3324 * already. */
3325 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003326 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003327
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003329 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330}
3331
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003332void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003333{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003334 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3335 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003336 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003337
Jani Nikula0b998362014-03-14 16:51:17 +02003338 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003339 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003340 if (is_edp(intel_dp)) {
3341 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003342 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003343 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003344 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003345 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003346 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003347}
3348
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003350 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351 .detect = intel_dp_detect,
3352 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003353 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003354 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355};
3356
3357static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3358 .get_modes = intel_dp_get_modes,
3359 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003360 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361};
3362
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003363static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003364 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365};
3366
Chris Wilson995b67622010-08-20 13:23:26 +01003367static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003368intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003369{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003370 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003371
Jesse Barnes885a5012011-07-07 11:11:01 -07003372 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003373}
3374
Zhenyu Wange3421a12010-04-08 09:43:27 +08003375/* Return which DP Port should be selected for Transcoder DP control */
3376int
Akshay Joshi0206e352011-08-16 15:34:10 -04003377intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003378{
3379 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003380 struct intel_encoder *intel_encoder;
3381 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003382
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003383 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3384 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003385
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003386 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3387 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003388 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003389 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003390
Zhenyu Wange3421a12010-04-08 09:43:27 +08003391 return -1;
3392}
3393
Zhao Yakui36e83a12010-06-12 14:32:21 +08003394/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003395bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003396{
3397 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003398 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003399 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003400 static const short port_mapping[] = {
3401 [PORT_B] = PORT_IDPB,
3402 [PORT_C] = PORT_IDPC,
3403 [PORT_D] = PORT_IDPD,
3404 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003405
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003406 if (port == PORT_A)
3407 return true;
3408
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003409 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003410 return false;
3411
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003412 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3413 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003414
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003415 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003416 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3417 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003418 return true;
3419 }
3420 return false;
3421}
3422
Chris Wilsonf6849602010-09-19 09:29:33 +01003423static void
3424intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3425{
Yuly Novikov53b41832012-10-26 12:04:00 +03003426 struct intel_connector *intel_connector = to_intel_connector(connector);
3427
Chris Wilson3f43c482011-05-12 22:17:24 +01003428 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003429 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003430 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003431
3432 if (is_edp(intel_dp)) {
3433 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003434 drm_object_attach_property(
3435 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003436 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003437 DRM_MODE_SCALE_ASPECT);
3438 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003439 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003440}
3441
Imre Deakdada1a92014-01-29 13:25:41 +02003442static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3443{
3444 intel_dp->last_power_cycle = jiffies;
3445 intel_dp->last_power_on = jiffies;
3446 intel_dp->last_backlight_off = jiffies;
3447}
3448
Daniel Vetter67a54562012-10-20 20:57:45 +02003449static void
3450intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003451 struct intel_dp *intel_dp,
3452 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003453{
3454 struct drm_i915_private *dev_priv = dev->dev_private;
3455 struct edp_power_seq cur, vbt, spec, final;
3456 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003457 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003458
3459 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003460 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003461 pp_on_reg = PCH_PP_ON_DELAYS;
3462 pp_off_reg = PCH_PP_OFF_DELAYS;
3463 pp_div_reg = PCH_PP_DIVISOR;
3464 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003465 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3466
3467 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3468 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3469 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3470 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003471 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003472
3473 /* Workaround: Need to write PP_CONTROL with the unlock key as
3474 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003475 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003476 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003477
Jesse Barnes453c5422013-03-28 09:55:41 -07003478 pp_on = I915_READ(pp_on_reg);
3479 pp_off = I915_READ(pp_off_reg);
3480 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003481
3482 /* Pull timing values out of registers */
3483 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3484 PANEL_POWER_UP_DELAY_SHIFT;
3485
3486 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3487 PANEL_LIGHT_ON_DELAY_SHIFT;
3488
3489 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3490 PANEL_LIGHT_OFF_DELAY_SHIFT;
3491
3492 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3493 PANEL_POWER_DOWN_DELAY_SHIFT;
3494
3495 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3496 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3497
3498 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3499 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3500
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003501 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003502
3503 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3504 * our hw here, which are all in 100usec. */
3505 spec.t1_t3 = 210 * 10;
3506 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3507 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3508 spec.t10 = 500 * 10;
3509 /* This one is special and actually in units of 100ms, but zero
3510 * based in the hw (so we need to add 100 ms). But the sw vbt
3511 * table multiplies it with 1000 to make it in units of 100usec,
3512 * too. */
3513 spec.t11_t12 = (510 + 100) * 10;
3514
3515 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3516 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3517
3518 /* Use the max of the register settings and vbt. If both are
3519 * unset, fall back to the spec limits. */
3520#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3521 spec.field : \
3522 max(cur.field, vbt.field))
3523 assign_final(t1_t3);
3524 assign_final(t8);
3525 assign_final(t9);
3526 assign_final(t10);
3527 assign_final(t11_t12);
3528#undef assign_final
3529
3530#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3531 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3532 intel_dp->backlight_on_delay = get_delay(t8);
3533 intel_dp->backlight_off_delay = get_delay(t9);
3534 intel_dp->panel_power_down_delay = get_delay(t10);
3535 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3536#undef get_delay
3537
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003538 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3539 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3540 intel_dp->panel_power_cycle_delay);
3541
3542 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3543 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3544
3545 if (out)
3546 *out = final;
3547}
3548
3549static void
3550intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3551 struct intel_dp *intel_dp,
3552 struct edp_power_seq *seq)
3553{
3554 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003555 u32 pp_on, pp_off, pp_div, port_sel = 0;
3556 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3557 int pp_on_reg, pp_off_reg, pp_div_reg;
3558
3559 if (HAS_PCH_SPLIT(dev)) {
3560 pp_on_reg = PCH_PP_ON_DELAYS;
3561 pp_off_reg = PCH_PP_OFF_DELAYS;
3562 pp_div_reg = PCH_PP_DIVISOR;
3563 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003564 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3565
3566 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3567 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3568 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003569 }
3570
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003571 /*
3572 * And finally store the new values in the power sequencer. The
3573 * backlight delays are set to 1 because we do manual waits on them. For
3574 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3575 * we'll end up waiting for the backlight off delay twice: once when we
3576 * do the manual sleep, and once when we disable the panel and wait for
3577 * the PP_STATUS bit to become zero.
3578 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003579 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003580 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3581 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003582 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003583 /* Compute the divisor for the pp clock, simply match the Bspec
3584 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003585 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003586 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003587 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3588
3589 /* Haswell doesn't have any port selection bits for the panel
3590 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003591 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003592 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3593 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3594 else
3595 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003596 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3597 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003598 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003599 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003600 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003601 }
3602
Jesse Barnes453c5422013-03-28 09:55:41 -07003603 pp_on |= port_sel;
3604
3605 I915_WRITE(pp_on_reg, pp_on);
3606 I915_WRITE(pp_off_reg, pp_off);
3607 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003608
Daniel Vetter67a54562012-10-20 20:57:45 +02003609 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003610 I915_READ(pp_on_reg),
3611 I915_READ(pp_off_reg),
3612 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003613}
3614
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003615static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003616 struct intel_connector *intel_connector,
3617 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003618{
3619 struct drm_connector *connector = &intel_connector->base;
3620 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3621 struct drm_device *dev = intel_dig_port->base.base.dev;
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003624 bool has_dpcd;
3625 struct drm_display_mode *scan;
3626 struct edid *edid;
3627
3628 if (!is_edp(intel_dp))
3629 return true;
3630
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003631 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02003632 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003633 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003634 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003635
3636 if (has_dpcd) {
3637 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3638 dev_priv->no_aux_handshake =
3639 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3640 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3641 } else {
3642 /* if this fails, presume the device is a ghost */
3643 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003644 return false;
3645 }
3646
3647 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003648 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003649
Daniel Vetter060c8772014-03-21 23:22:35 +01003650 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02003651 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003652 if (edid) {
3653 if (drm_add_edid_modes(connector, edid)) {
3654 drm_mode_connector_update_edid_property(connector,
3655 edid);
3656 drm_edid_to_eld(connector, edid);
3657 } else {
3658 kfree(edid);
3659 edid = ERR_PTR(-EINVAL);
3660 }
3661 } else {
3662 edid = ERR_PTR(-ENOENT);
3663 }
3664 intel_connector->edid = edid;
3665
3666 /* prefer fixed mode from EDID if available */
3667 list_for_each_entry(scan, &connector->probed_modes, head) {
3668 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3669 fixed_mode = drm_mode_duplicate(dev, scan);
3670 break;
3671 }
3672 }
3673
3674 /* fallback to VBT if available for eDP */
3675 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3676 fixed_mode = drm_mode_duplicate(dev,
3677 dev_priv->vbt.lfp_lvds_vbt_mode);
3678 if (fixed_mode)
3679 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3680 }
Daniel Vetter060c8772014-03-21 23:22:35 +01003681 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003682
Vandana Kannan4b6ed682014-02-11 14:26:36 +05303683 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003684 intel_panel_setup_backlight(connector);
3685
3686 return true;
3687}
3688
Paulo Zanoni16c25532013-06-12 17:27:25 -03003689bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003690intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3691 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003692{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003693 struct drm_connector *connector = &intel_connector->base;
3694 struct intel_dp *intel_dp = &intel_dig_port->dp;
3695 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3696 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003697 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003698 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003699 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02003700 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003702 /* intel_dp vfuncs */
3703 if (IS_VALLEYVIEW(dev))
3704 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3705 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3706 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3707 else if (HAS_PCH_SPLIT(dev))
3708 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3709 else
3710 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3711
Damien Lespiau153b1102014-01-21 13:37:15 +00003712 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3713
Daniel Vetter07679352012-09-06 22:15:42 +02003714 /* Preserve the current hw state. */
3715 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003716 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003717
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003718 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303719 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003720 else
3721 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003722
Imre Deakf7d24902013-05-08 13:14:05 +03003723 /*
3724 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3725 * for DP the encoder type can be set by the caller to
3726 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3727 */
3728 if (type == DRM_MODE_CONNECTOR_eDP)
3729 intel_encoder->type = INTEL_OUTPUT_EDP;
3730
Imre Deake7281ea2013-05-08 13:14:08 +03003731 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3732 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3733 port_name(port));
3734
Adam Jacksonb3295302010-07-16 14:46:28 -04003735 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003736 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3737
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003738 connector->interlace_allowed = true;
3739 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003740
Daniel Vetter66a92782012-07-12 20:08:18 +02003741 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003742 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003743
Chris Wilsondf0e9242010-09-09 16:20:55 +01003744 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003745 drm_sysfs_connector_add(connector);
3746
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003747 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003748 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3749 else
3750 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003751 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003752
Jani Nikula0b998362014-03-14 16:51:17 +02003753 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003754 switch (port) {
3755 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003756 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003757 break;
3758 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003759 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003760 break;
3761 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003762 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003763 break;
3764 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003765 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003766 break;
3767 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003768 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003769 }
3770
Imre Deakdada1a92014-01-29 13:25:41 +02003771 if (is_edp(intel_dp)) {
3772 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003773 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003774 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003775
Jani Nikula9d1a1032014-03-14 16:51:15 +02003776 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10003777
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003778 intel_dp->psr_setup_done = false;
3779
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003780 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Jani Nikula0b998362014-03-14 16:51:17 +02003781 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003782 if (is_edp(intel_dp)) {
3783 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3784 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003785 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003786 mutex_unlock(&dev->mode_config.mutex);
3787 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003788 drm_sysfs_connector_remove(connector);
3789 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003790 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003791 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003792
Chris Wilsonf6849602010-09-19 09:29:33 +01003793 intel_dp_add_properties(intel_dp, connector);
3794
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3796 * 0xd. Failure to do so will result in spurious interrupts being
3797 * generated on the port when a cable is not attached.
3798 */
3799 if (IS_G4X(dev) && !IS_GM45(dev)) {
3800 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3801 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3802 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003803
3804 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003805}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003806
3807void
3808intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3809{
3810 struct intel_digital_port *intel_dig_port;
3811 struct intel_encoder *intel_encoder;
3812 struct drm_encoder *encoder;
3813 struct intel_connector *intel_connector;
3814
Daniel Vetterb14c5672013-09-19 12:18:32 +02003815 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003816 if (!intel_dig_port)
3817 return;
3818
Daniel Vetterb14c5672013-09-19 12:18:32 +02003819 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003820 if (!intel_connector) {
3821 kfree(intel_dig_port);
3822 return;
3823 }
3824
3825 intel_encoder = &intel_dig_port->base;
3826 encoder = &intel_encoder->base;
3827
3828 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3829 DRM_MODE_ENCODER_TMDS);
3830
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003831 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003832 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003833 intel_encoder->disable = intel_disable_dp;
3834 intel_encoder->post_disable = intel_post_disable_dp;
3835 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003836 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003837 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003838 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003839 intel_encoder->pre_enable = vlv_pre_enable_dp;
3840 intel_encoder->enable = vlv_enable_dp;
3841 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003842 intel_encoder->pre_enable = g4x_pre_enable_dp;
3843 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003844 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003845
Paulo Zanoni174edf12012-10-26 19:05:50 -02003846 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003847 intel_dig_port->dp.output_reg = output_reg;
3848
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003849 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003850 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003851 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003852 intel_encoder->hot_plug = intel_dp_hot_plug;
3853
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003854 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3855 drm_encoder_cleanup(encoder);
3856 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003857 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003858 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003859}