blob: a9004fe5a5ed2f2d6cbcf26445dc38fcc4a269d1 [file] [log] [blame]
Mingkai Hu8b60d6c2010-10-12 18:18:32 +08001/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080011#include <linux/delay.h>
Xiubo Lia3108362014-09-29 10:57:06 +080012#include <linux/err.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080013#include <linux/fsl_devices.h>
Xiubo Lia3108362014-09-29 10:57:06 +080014#include <linux/interrupt.h>
Xiubo Lia3108362014-09-29 10:57:06 +080015#include <linux/module.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080016#include <linux/mm.h>
17#include <linux/of.h>
Rob Herring5af50732013-09-17 14:28:33 -050018#include <linux/of_address.h>
19#include <linux/of_irq.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080020#include <linux/of_platform.h>
Xiubo Lia3108362014-09-29 10:57:06 +080021#include <linux/platform_device.h>
22#include <linux/spi/spi.h>
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020023#include <linux/pm_runtime.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080024#include <sysdev/fsl_soc.h>
25
Grant Likelyca632f52011-06-06 01:16:30 -060026#include "spi-fsl-lib.h"
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080027
28/* eSPI Controller registers */
29struct fsl_espi_reg {
30 __be32 mode; /* 0x000 - eSPI mode register */
31 __be32 event; /* 0x004 - eSPI event register */
32 __be32 mask; /* 0x008 - eSPI mask register */
33 __be32 command; /* 0x00c - eSPI command register */
34 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
35 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
36 u8 res[8]; /* 0x018 - 0x01c reserved */
37 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
38};
39
40struct fsl_espi_transfer {
41 const void *tx_buf;
42 void *rx_buf;
43 unsigned len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080044 unsigned actual_length;
45 int status;
46};
47
48/* eSPI Controller mode register definitions */
49#define SPMODE_ENABLE (1 << 31)
50#define SPMODE_LOOP (1 << 30)
51#define SPMODE_TXTHR(x) ((x) << 8)
52#define SPMODE_RXTHR(x) ((x) << 0)
53
54/* eSPI Controller CS mode register definitions */
55#define CSMODE_CI_INACTIVEHIGH (1 << 31)
56#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
57#define CSMODE_REV (1 << 29)
58#define CSMODE_DIV16 (1 << 28)
59#define CSMODE_PM(x) ((x) << 24)
60#define CSMODE_POL_1 (1 << 20)
61#define CSMODE_LEN(x) ((x) << 16)
62#define CSMODE_BEF(x) ((x) << 12)
63#define CSMODE_AFT(x) ((x) << 8)
64#define CSMODE_CG(x) ((x) << 3)
65
66/* Default mode/csmode for eSPI controller */
67#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
68#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
69 | CSMODE_AFT(0) | CSMODE_CG(1))
70
71/* SPIE register values */
72#define SPIE_NE 0x00000200 /* Not empty */
73#define SPIE_NF 0x00000100 /* Not full */
74
75/* SPIM register values */
76#define SPIM_NE 0x00000200 /* Not empty */
77#define SPIM_NF 0x00000100 /* Not full */
78#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
79#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
80
81/* SPCOM register values */
82#define SPCOM_CS(x) ((x) << 30)
83#define SPCOM_TRANLEN(x) ((x) << 0)
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +080084#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080085
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020086#define AUTOSUSPEND_TIMEOUT 2000
87
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080088static void fsl_espi_change_mode(struct spi_device *spi)
89{
90 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
91 struct spi_mpc8xxx_cs *cs = spi->controller_state;
92 struct fsl_espi_reg *reg_base = mspi->reg_base;
93 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
94 __be32 __iomem *espi_mode = &reg_base->mode;
95 u32 tmp;
96 unsigned long flags;
97
98 /* Turn off IRQs locally to minimize time that SPI is disabled. */
99 local_irq_save(flags);
100
101 /* Turn off SPI unit prior changing mode */
102 tmp = mpc8xxx_spi_read_reg(espi_mode);
103 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
104 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
105 mpc8xxx_spi_write_reg(espi_mode, tmp);
106
107 local_irq_restore(flags);
108}
109
110static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
111{
112 u32 data;
113 u16 data_h;
114 u16 data_l;
115 const u32 *tx = mpc8xxx_spi->tx;
116
117 if (!tx)
118 return 0;
119
120 data = *tx++ << mpc8xxx_spi->tx_shift;
121 data_l = data & 0xffff;
122 data_h = (data >> 16) & 0xffff;
123 swab16s(&data_l);
124 swab16s(&data_h);
125 data = data_h | data_l;
126
127 mpc8xxx_spi->tx = tx;
128 return data;
129}
130
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200131static void fsl_espi_setup_transfer(struct spi_device *spi,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800132 struct spi_transfer *t)
133{
134 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
135 int bits_per_word = 0;
136 u8 pm;
137 u32 hz = 0;
138 struct spi_mpc8xxx_cs *cs = spi->controller_state;
139
140 if (t) {
141 bits_per_word = t->bits_per_word;
142 hz = t->speed_hz;
143 }
144
145 /* spi_transfer level calls that work per-word */
146 if (!bits_per_word)
147 bits_per_word = spi->bits_per_word;
148
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800149 if (!hz)
150 hz = spi->max_speed_hz;
151
152 cs->rx_shift = 0;
153 cs->tx_shift = 0;
154 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
155 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
156 if (bits_per_word <= 8) {
157 cs->rx_shift = 8 - bits_per_word;
Stephen Warren51faed62013-05-30 09:59:41 -0600158 } else {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800159 cs->rx_shift = 16 - bits_per_word;
160 if (spi->mode & SPI_LSB_FIRST)
161 cs->get_tx = fsl_espi_tx_buf_lsb;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800162 }
163
164 mpc8xxx_spi->rx_shift = cs->rx_shift;
165 mpc8xxx_spi->tx_shift = cs->tx_shift;
166 mpc8xxx_spi->get_rx = cs->get_rx;
167 mpc8xxx_spi->get_tx = cs->get_tx;
168
169 bits_per_word = bits_per_word - 1;
170
171 /* mask out bits we are going to set */
172 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
173
174 cs->hw_mode |= CSMODE_LEN(bits_per_word);
175
176 if ((mpc8xxx_spi->spibrg / hz) > 64) {
177 cs->hw_mode |= CSMODE_DIV16;
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100178 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800179
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100180 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800181 "Will use %d Hz instead.\n", dev_name(&spi->dev),
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100182 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
183 if (pm > 33)
184 pm = 33;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800185 } else {
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100186 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800187 }
188 if (pm)
189 pm--;
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100190 if (pm < 2)
191 pm = 2;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800192
193 cs->hw_mode |= CSMODE_PM(pm);
194
195 fsl_espi_change_mode(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800196}
197
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200198static void fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800199 unsigned int len)
200{
201 u32 word;
202 struct fsl_espi_reg *reg_base = mspi->reg_base;
203
204 mspi->count = len;
205
206 /* enable rx ints */
207 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
208
209 /* transmit word */
210 word = mspi->get_tx(mspi);
211 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800212}
213
214static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
215{
216 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
217 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
218 unsigned int len = t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800219 int ret;
220
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800221 mpc8xxx_spi->len = t->len;
222 len = roundup(len, 4) / 4;
223
224 mpc8xxx_spi->tx = t->tx_buf;
225 mpc8xxx_spi->rx = t->rx_buf;
226
Wolfram Sang16735d02013-11-14 14:32:02 -0800227 reinit_completion(&mpc8xxx_spi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800228
229 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +0800230 if (t->len > SPCOM_TRANLEN_MAX) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800231 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
232 " beyond the SPCOM[TRANLEN] field\n", t->len);
233 return -EINVAL;
234 }
235 mpc8xxx_spi_write_reg(&reg_base->command,
236 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
237
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200238 fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800239
Nobuteru Hayashiaa70e562016-03-18 11:35:21 +0000240 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
241 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
242 if (ret == 0)
243 dev_err(mpc8xxx_spi->dev,
244 "Transaction hanging up (left %d bytes)\n",
245 mpc8xxx_spi->count);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800246
247 /* disable rx ints */
248 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
249
250 return mpc8xxx_spi->count;
251}
252
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800253static void fsl_espi_do_trans(struct spi_message *m,
254 struct fsl_espi_transfer *tr)
255{
256 struct spi_device *spi = m->spi;
257 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
258 struct fsl_espi_transfer *espi_trans = tr;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800259 struct spi_transfer *t, *first, trans;
260 int status = 0;
261
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800262 memset(&trans, 0, sizeof(trans));
263
264 first = list_first_entry(&m->transfers, struct spi_transfer,
265 transfer_list);
266 list_for_each_entry(t, &m->transfers, transfer_list) {
267 if ((first->bits_per_word != t->bits_per_word) ||
268 (first->speed_hz != t->speed_hz)) {
269 espi_trans->status = -EINVAL;
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300270 dev_err(mspi->dev,
271 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800272 return;
273 }
274
275 trans.speed_hz = t->speed_hz;
276 trans.bits_per_word = t->bits_per_word;
277 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
278 }
279
280 trans.len = espi_trans->len;
281 trans.tx_buf = espi_trans->tx_buf;
282 trans.rx_buf = espi_trans->rx_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800283
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200284 if (trans.bits_per_word || trans.speed_hz)
285 fsl_espi_setup_transfer(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800286
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200287 if (trans.len)
288 status = fsl_espi_bufs(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800289
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200290 if (status)
291 status = -EMSGSIZE;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800292
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200293 if (trans.delay_usecs)
294 udelay(trans.delay_usecs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800295
296 espi_trans->status = status;
297 fsl_espi_setup_transfer(spi, NULL);
298}
299
300static void fsl_espi_cmd_trans(struct spi_message *m,
301 struct fsl_espi_transfer *trans, u8 *rx_buff)
302{
303 struct spi_transfer *t;
304 u8 *local_buf;
305 int i = 0;
306 struct fsl_espi_transfer *espi_trans = trans;
307
308 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
309 if (!local_buf) {
310 espi_trans->status = -ENOMEM;
311 return;
312 }
313
314 list_for_each_entry(t, &m->transfers, transfer_list) {
315 if (t->tx_buf) {
316 memcpy(local_buf + i, t->tx_buf, t->len);
317 i += t->len;
318 }
319 }
320
321 espi_trans->tx_buf = local_buf;
Valentin Longchampa2cb1be2014-05-16 16:46:21 +0200322 espi_trans->rx_buf = local_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800323 fsl_espi_do_trans(m, espi_trans);
324
325 espi_trans->actual_length = espi_trans->len;
326 kfree(local_buf);
327}
328
329static void fsl_espi_rw_trans(struct spi_message *m,
330 struct fsl_espi_transfer *trans, u8 *rx_buff)
331{
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800332 struct spi_transfer *t;
333 u8 *local_buf;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200334 unsigned int tx_only = 0;
335 int i = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800336
337 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
338 if (!local_buf) {
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200339 trans->status = -ENOMEM;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800340 return;
341 }
342
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200343 list_for_each_entry(t, &m->transfers, transfer_list) {
344 if (t->tx_buf) {
345 memcpy(local_buf + i, t->tx_buf, t->len);
346 i += t->len;
347 if (!t->rx_buf)
348 tx_only += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800349 }
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200350 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800351
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200352 trans->tx_buf = local_buf;
353 trans->rx_buf = local_buf;
354 fsl_espi_do_trans(m, trans);
Jonatas Rech20000582015-04-15 12:23:18 -0300355
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200356 if (!trans->status) {
357 /* If there is at least one RX byte then copy it to rx_buff */
358 if (trans->len > tx_only)
359 memcpy(rx_buff, trans->rx_buf + tx_only,
360 trans->len - tx_only);
361 trans->actual_length += trans->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800362 }
363
364 kfree(local_buf);
365}
366
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100367static int fsl_espi_do_one_msg(struct spi_master *master,
368 struct spi_message *m)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800369{
370 struct spi_transfer *t;
371 u8 *rx_buf = NULL;
Jonatas Rech20000582015-04-15 12:23:18 -0300372 unsigned int xfer_len = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800373 struct fsl_espi_transfer espi_trans;
374
375 list_for_each_entry(t, &m->transfers, transfer_list) {
Heiner Kallweitdaae0202016-09-04 09:53:01 +0200376 if (t->rx_buf)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800377 rx_buf = t->rx_buf;
Jonatas Rech20000582015-04-15 12:23:18 -0300378 if ((t->tx_buf) || (t->rx_buf))
379 xfer_len += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800380 }
381
Jonatas Rech20000582015-04-15 12:23:18 -0300382 espi_trans.len = xfer_len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800383 espi_trans.actual_length = 0;
384 espi_trans.status = 0;
385
386 if (!rx_buf)
387 fsl_espi_cmd_trans(m, &espi_trans, NULL);
388 else
389 fsl_espi_rw_trans(m, &espi_trans, rx_buf);
390
391 m->actual_length = espi_trans.actual_length;
392 m->status = espi_trans.status;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100393 spi_finalize_current_message(master);
394 return 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800395}
396
397static int fsl_espi_setup(struct spi_device *spi)
398{
399 struct mpc8xxx_spi *mpc8xxx_spi;
400 struct fsl_espi_reg *reg_base;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800401 u32 hw_mode;
402 u32 loop_mode;
Axel Lind9f26742014-08-31 12:44:09 +0800403 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800404
405 if (!spi->max_speed_hz)
406 return -EINVAL;
407
408 if (!cs) {
Axel Lind9f26742014-08-31 12:44:09 +0800409 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800410 if (!cs)
411 return -ENOMEM;
Axel Lind9f26742014-08-31 12:44:09 +0800412 spi_set_ctldata(spi, cs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800413 }
414
415 mpc8xxx_spi = spi_master_get_devdata(spi->master);
416 reg_base = mpc8xxx_spi->reg_base;
417
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200418 pm_runtime_get_sync(mpc8xxx_spi->dev);
419
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300420 hw_mode = cs->hw_mode; /* Save original settings */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800421 cs->hw_mode = mpc8xxx_spi_read_reg(
422 &reg_base->csmode[spi->chip_select]);
423 /* mask out bits we are going to set */
424 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
425 | CSMODE_REV);
426
427 if (spi->mode & SPI_CPHA)
428 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
429 if (spi->mode & SPI_CPOL)
430 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
431 if (!(spi->mode & SPI_LSB_FIRST))
432 cs->hw_mode |= CSMODE_REV;
433
434 /* Handle the loop mode */
435 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
436 loop_mode &= ~SPMODE_LOOP;
437 if (spi->mode & SPI_LOOP)
438 loop_mode |= SPMODE_LOOP;
439 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
440
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200441 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200442
443 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
444 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
445
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800446 return 0;
447}
448
Axel Lind9f26742014-08-31 12:44:09 +0800449static void fsl_espi_cleanup(struct spi_device *spi)
450{
451 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
452
453 kfree(cs);
454 spi_set_ctldata(spi, NULL);
455}
456
Heiner Kallweit10ed1e62016-08-25 06:45:16 +0200457static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800458{
459 struct fsl_espi_reg *reg_base = mspi->reg_base;
460
461 /* We need handle RX first */
462 if (events & SPIE_NE) {
Mingkai Hue6289d62010-12-21 09:26:07 +0800463 u32 rx_data, tmp;
464 u8 rx_data_8;
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000465 int rx_nr_bytes = 4;
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000466 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800467
468 /* Spin until RX is done */
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000469 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
470 ret = spin_event_timeout(
471 !(SPIE_RXCNT(events =
472 mpc8xxx_spi_read_reg(&reg_base->event)) <
473 min(4, mspi->len)),
474 10000, 0); /* 10 msec */
475 if (!ret)
476 dev_err(mspi->dev,
477 "tired waiting for SPIE_RXCNT\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800478 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800479
Mingkai Hue6289d62010-12-21 09:26:07 +0800480 if (mspi->len >= 4) {
481 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000482 } else if (mspi->len <= 0) {
483 dev_err(mspi->dev,
484 "unexpected RX(SPIE_NE) interrupt occurred,\n"
485 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
486 min(4, mspi->len), SPIE_RXCNT(events));
487 rx_nr_bytes = 0;
Mingkai Hue6289d62010-12-21 09:26:07 +0800488 } else {
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000489 rx_nr_bytes = mspi->len;
Mingkai Hue6289d62010-12-21 09:26:07 +0800490 tmp = mspi->len;
491 rx_data = 0;
492 while (tmp--) {
493 rx_data_8 = in_8((u8 *)&reg_base->receive);
494 rx_data |= (rx_data_8 << (tmp * 8));
495 }
496
497 rx_data <<= (4 - mspi->len) * 8;
498 }
499
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000500 mspi->len -= rx_nr_bytes;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800501
502 if (mspi->rx)
503 mspi->get_rx(rx_data, mspi);
504 }
505
506 if (!(events & SPIE_NF)) {
507 int ret;
508
509 /* spin until TX is done */
510 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
Jane Wan7a0a1752015-05-01 16:37:42 -0700511 &reg_base->event)) & SPIE_NF), 1000, 0);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800512 if (!ret) {
513 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
Jane Wan7a0a1752015-05-01 16:37:42 -0700514
515 /* Clear the SPIE bits */
516 mpc8xxx_spi_write_reg(&reg_base->event, events);
517 complete(&mspi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800518 return;
519 }
520 }
521
522 /* Clear the events */
523 mpc8xxx_spi_write_reg(&reg_base->event, events);
524
525 mspi->count -= 1;
526 if (mspi->count) {
527 u32 word = mspi->get_tx(mspi);
528
529 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
530 } else {
531 complete(&mspi->done);
532 }
533}
534
535static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
536{
537 struct mpc8xxx_spi *mspi = context_data;
538 struct fsl_espi_reg *reg_base = mspi->reg_base;
539 irqreturn_t ret = IRQ_NONE;
540 u32 events;
541
542 /* Get interrupt events(tx/rx) */
543 events = mpc8xxx_spi_read_reg(&reg_base->event);
544 if (events)
545 ret = IRQ_HANDLED;
546
547 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
548
549 fsl_espi_cpu_irq(mspi, events);
550
551 return ret;
552}
553
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200554#ifdef CONFIG_PM
555static int fsl_espi_runtime_suspend(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100556{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200557 struct spi_master *master = dev_get_drvdata(dev);
558 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
559 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100560 u32 regval;
561
Heiner Kallweit75506d02014-12-03 07:56:19 +0100562 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
563 regval &= ~SPMODE_ENABLE;
564 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
565
566 return 0;
567}
568
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200569static int fsl_espi_runtime_resume(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100570{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200571 struct spi_master *master = dev_get_drvdata(dev);
572 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
573 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100574 u32 regval;
575
Heiner Kallweit75506d02014-12-03 07:56:19 +0100576 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
577 regval |= SPMODE_ENABLE;
578 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
579
580 return 0;
581}
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200582#endif
Heiner Kallweit75506d02014-12-03 07:56:19 +0100583
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200584static size_t fsl_espi_max_message_size(struct spi_device *spi)
Michal Suchanekb541eef2015-12-02 10:38:21 +0000585{
586 return SPCOM_TRANLEN_MAX;
587}
588
Grant Likelyfd4a3192012-12-07 16:57:14 +0000589static struct spi_master * fsl_espi_probe(struct device *dev,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800590 struct resource *mem, unsigned int irq)
591{
Jingoo Han8074cf02013-07-30 16:58:59 +0900592 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800593 struct spi_master *master;
594 struct mpc8xxx_spi *mpc8xxx_spi;
595 struct fsl_espi_reg *reg_base;
Jane Wand0fb47a52014-04-16 13:09:39 -0700596 struct device_node *nc;
597 const __be32 *prop;
598 u32 regval, csmode;
599 int i, len, ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800600
601 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
602 if (!master) {
603 ret = -ENOMEM;
604 goto err;
605 }
606
607 dev_set_drvdata(dev, master);
608
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100609 mpc8xxx_spi_probe(dev, mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800610
Stephen Warren24778be2013-05-21 20:36:35 -0600611 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800612 master->setup = fsl_espi_setup;
Axel Lind9f26742014-08-31 12:44:09 +0800613 master->cleanup = fsl_espi_cleanup;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100614 master->transfer_one_message = fsl_espi_do_one_msg;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200615 master->auto_runtime_pm = true;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200616 master->max_message_size = fsl_espi_max_message_size;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800617
618 mpc8xxx_spi = spi_master_get_devdata(master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800619
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200620 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
Axel Lin37c5db72015-08-30 18:35:51 +0800621 if (IS_ERR(mpc8xxx_spi->reg_base)) {
622 ret = PTR_ERR(mpc8xxx_spi->reg_base);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800623 goto err_probe;
624 }
625
626 reg_base = mpc8xxx_spi->reg_base;
627
628 /* Register for SPI Interrupt */
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200629 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800630 0, "fsl_espi", mpc8xxx_spi);
631 if (ret)
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200632 goto err_probe;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800633
634 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
635 mpc8xxx_spi->rx_shift = 16;
636 mpc8xxx_spi->tx_shift = 24;
637 }
638
639 /* SPI controller initializations */
640 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
641 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
642 mpc8xxx_spi_write_reg(&reg_base->command, 0);
643 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
644
645 /* Init eSPI CS mode register */
Jane Wand0fb47a52014-04-16 13:09:39 -0700646 for_each_available_child_of_node(master->dev.of_node, nc) {
647 /* get chip select */
648 prop = of_get_property(nc, "reg", &len);
649 if (!prop || len < sizeof(*prop))
650 continue;
651 i = be32_to_cpup(prop);
652 if (i < 0 || i >= pdata->max_chipselect)
653 continue;
654
655 csmode = CSMODE_INIT_VAL;
656 /* check if CSBEF is set in device tree */
657 prop = of_get_property(nc, "fsl,csbef", &len);
658 if (prop && len >= sizeof(*prop)) {
659 csmode &= ~(CSMODE_BEF(0xf));
660 csmode |= CSMODE_BEF(be32_to_cpup(prop));
661 }
662 /* check if CSAFT is set in device tree */
663 prop = of_get_property(nc, "fsl,csaft", &len);
664 if (prop && len >= sizeof(*prop)) {
665 csmode &= ~(CSMODE_AFT(0xf));
666 csmode |= CSMODE_AFT(be32_to_cpup(prop));
667 }
668 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
669
670 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
671 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800672
673 /* Enable SPI interface */
674 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
675
676 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
677
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200678 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
679 pm_runtime_use_autosuspend(dev);
680 pm_runtime_set_active(dev);
681 pm_runtime_enable(dev);
682 pm_runtime_get_sync(dev);
683
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200684 ret = devm_spi_register_master(dev, master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800685 if (ret < 0)
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200686 goto err_pm;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800687
688 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
689
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200690 pm_runtime_mark_last_busy(dev);
691 pm_runtime_put_autosuspend(dev);
692
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800693 return master;
694
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200695err_pm:
696 pm_runtime_put_noidle(dev);
697 pm_runtime_disable(dev);
698 pm_runtime_set_suspended(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800699err_probe:
700 spi_master_put(master);
701err:
702 return ERR_PTR(ret);
703}
704
705static int of_fsl_espi_get_chipselects(struct device *dev)
706{
707 struct device_node *np = dev->of_node;
Jingoo Han8074cf02013-07-30 16:58:59 +0900708 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800709 const u32 *prop;
710 int len;
711
712 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
713 if (!prop || len < sizeof(*prop)) {
714 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
715 return -EINVAL;
716 }
717
718 pdata->max_chipselect = *prop;
719 pdata->cs_control = NULL;
720
721 return 0;
722}
723
Grant Likelyfd4a3192012-12-07 16:57:14 +0000724static int of_fsl_espi_probe(struct platform_device *ofdev)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800725{
726 struct device *dev = &ofdev->dev;
727 struct device_node *np = ofdev->dev.of_node;
728 struct spi_master *master;
729 struct resource mem;
Thierry Redingf7578492013-09-18 15:24:44 +0200730 unsigned int irq;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800731 int ret = -ENOMEM;
732
Grant Likely18d306d2011-02-22 21:02:43 -0700733 ret = of_mpc8xxx_spi_probe(ofdev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800734 if (ret)
735 return ret;
736
737 ret = of_fsl_espi_get_chipselects(dev);
738 if (ret)
739 goto err;
740
741 ret = of_address_to_resource(np, 0, &mem);
742 if (ret)
743 goto err;
744
Thierry Redingf7578492013-09-18 15:24:44 +0200745 irq = irq_of_parse_and_map(np, 0);
Hou Zhiqiang7227cd12013-12-11 13:09:40 +0800746 if (!irq) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800747 ret = -EINVAL;
748 goto err;
749 }
750
Thierry Redingf7578492013-09-18 15:24:44 +0200751 master = fsl_espi_probe(dev, &mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800752 if (IS_ERR(master)) {
753 ret = PTR_ERR(master);
754 goto err;
755 }
756
757 return 0;
758
759err:
760 return ret;
761}
762
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200763static int of_fsl_espi_remove(struct platform_device *dev)
764{
765 pm_runtime_disable(&dev->dev);
766
767 return 0;
768}
769
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800770#ifdef CONFIG_PM_SLEEP
771static int of_fsl_espi_suspend(struct device *dev)
772{
773 struct spi_master *master = dev_get_drvdata(dev);
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800774 int ret;
775
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800776 ret = spi_master_suspend(master);
777 if (ret) {
778 dev_warn(dev, "cannot suspend master\n");
779 return ret;
780 }
781
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200782 ret = pm_runtime_force_suspend(dev);
783 if (ret < 0)
784 return ret;
785
786 return 0;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800787}
788
789static int of_fsl_espi_resume(struct device *dev)
790{
791 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
792 struct spi_master *master = dev_get_drvdata(dev);
793 struct mpc8xxx_spi *mpc8xxx_spi;
794 struct fsl_espi_reg *reg_base;
795 u32 regval;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200796 int i, ret;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800797
798 mpc8xxx_spi = spi_master_get_devdata(master);
799 reg_base = mpc8xxx_spi->reg_base;
800
801 /* SPI controller initializations */
802 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
803 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
804 mpc8xxx_spi_write_reg(&reg_base->command, 0);
805 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
806
807 /* Init eSPI CS mode register */
808 for (i = 0; i < pdata->max_chipselect; i++)
809 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
810
811 /* Enable SPI interface */
812 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
813
814 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
815
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200816 ret = pm_runtime_force_resume(dev);
817 if (ret < 0)
818 return ret;
819
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800820 return spi_master_resume(master);
821}
822#endif /* CONFIG_PM_SLEEP */
823
824static const struct dev_pm_ops espi_pm = {
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200825 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
826 fsl_espi_runtime_resume, NULL)
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800827 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
828};
829
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800830static const struct of_device_id of_fsl_espi_match[] = {
831 { .compatible = "fsl,mpc8536-espi" },
832 {}
833};
834MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
835
Grant Likely18d306d2011-02-22 21:02:43 -0700836static struct platform_driver fsl_espi_driver = {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800837 .driver = {
838 .name = "fsl_espi",
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800839 .of_match_table = of_fsl_espi_match,
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800840 .pm = &espi_pm,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800841 },
842 .probe = of_fsl_espi_probe,
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200843 .remove = of_fsl_espi_remove,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800844};
Grant Likely940ab882011-10-05 11:29:49 -0600845module_platform_driver(fsl_espi_driver);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800846
847MODULE_AUTHOR("Mingkai Hu");
848MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
849MODULE_LICENSE("GPL");