blob: 1f0285b2f422c25812245410318e1a584d72cd8d [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
15
16#ifdef CONFIG_COMMON_CLK
17
Mike Turquetteb24764902012-03-15 23:11:19 -070018/*
19 * flags used across common struct clk. these flags should only affect the
20 * top-level framework. custom flags for dealing with hardware specifics
21 * belong in struct clk_foo
22 */
23#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
24#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
25#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
26#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
27#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053028#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020029#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010030#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Mike Turquetteb24764902012-03-15 23:11:19 -070031
Saravana Kannan0197b3e2012-04-25 22:58:56 -070032struct clk_hw;
33
Mike Turquetteb24764902012-03-15 23:11:19 -070034/**
35 * struct clk_ops - Callback operations for hardware clocks; these are to
36 * be provided by the clock implementation, and will be called by drivers
37 * through the clk_* api.
38 *
39 * @prepare: Prepare the clock for enabling. This must not return until
40 * the clock is fully prepared, and it's safe to call clk_enable.
41 * This callback is intended to allow clock implementations to
42 * do any initialisation that may sleep. Called with
43 * prepare_lock held.
44 *
45 * @unprepare: Release the clock from its prepared state. This will typically
46 * undo any work done in the @prepare callback. Called with
47 * prepare_lock held.
48 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010049 * @is_prepared: Queries the hardware to determine if the clock is prepared.
50 * This function is allowed to sleep. Optional, if this op is not
51 * set then the prepare count will be used.
52 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010053 * @unprepare_unused: Unprepare the clock atomically. Only called from
54 * clk_disable_unused for prepare clocks with special needs.
55 * Called with prepare mutex held. This function may sleep.
56 *
Mike Turquetteb24764902012-03-15 23:11:19 -070057 * @enable: Enable the clock atomically. This must not return until the
58 * clock is generating a valid clock signal, usable by consumer
59 * devices. Called with enable_lock held. This function must not
60 * sleep.
61 *
62 * @disable: Disable the clock atomically. Called with enable_lock held.
63 * This function must not sleep.
64 *
Stephen Boyd119c7122012-10-03 23:38:53 -070065 * @is_enabled: Queries the hardware to determine if the clock is enabled.
66 * This function must not sleep. Optional, if this op is not
67 * set then the enable count will be used.
68 *
Mike Turquette7c045a52012-12-04 11:00:35 -080069 * @disable_unused: Disable the clock atomically. Only called from
70 * clk_disable_unused for gate clocks with special needs.
71 * Called with enable_lock held. This function must not
72 * sleep.
73 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -070074 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Mike Turquetteb24764902012-03-15 23:11:19 -070075 * parent rate is an input parameter. It is up to the caller to
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -070076 * ensure that the prepare_mutex is held across this call.
Mike Turquetteb24764902012-03-15 23:11:19 -070077 * Returns the calculated rate. Optional, but recommended - if
78 * this op is not set then clock rate will be initialized to 0.
79 *
80 * @round_rate: Given a target rate as input, returns the closest rate actually
81 * supported by the clock.
82 *
James Hogan71472c02013-07-29 12:25:00 +010083 * @determine_rate: Given a target rate as input, returns the closest rate
84 * actually supported by the clock, and optionally the parent clock
85 * that should be used to provide the clock rate.
86 *
Mike Turquetteb24764902012-03-15 23:11:19 -070087 * @get_parent: Queries the hardware to determine the parent of a clock. The
88 * return value is a u8 which specifies the index corresponding to
89 * the parent clock. This index can be applied to either the
90 * .parent_names or .parents arrays. In short, this function
91 * translates the parent value read from hardware into an array
92 * index. Currently only called when the clock is initialized by
93 * __clk_init. This callback is mandatory for clocks with
94 * multiple parents. It is optional (and unnecessary) for clocks
95 * with 0 or 1 parents.
96 *
97 * @set_parent: Change the input source of this clock; for clocks with multiple
98 * possible parents specify a new parent by passing in the index
99 * as a u8 corresponding to the parent in either the .parent_names
100 * or .parents arrays. This function in affect translates an
101 * array index into the value programmed into the hardware.
102 * Returns 0 on success, -EERROR otherwise.
103 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800104 * @set_rate: Change the rate of this clock. The requested rate is specified
105 * by the second argument, which should typically be the return
106 * of .round_rate call. The third argument gives the parent rate
107 * which is likely helpful for most .set_rate implementation.
108 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700109 *
110 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
111 * implementations to split any work between atomic (enable) and sleepable
112 * (prepare) contexts. If enabling a clock requires code that might sleep,
113 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700114 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700115 *
116 * Typically, drivers will call clk_prepare when a clock may be needed later
117 * (eg. when a device is opened), and clk_enable when the clock is actually
118 * required (eg. from an interrupt). Note that clk_prepare MUST have been
119 * called before clk_enable.
120 */
121struct clk_ops {
122 int (*prepare)(struct clk_hw *hw);
123 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100124 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100125 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700126 int (*enable)(struct clk_hw *hw);
127 void (*disable)(struct clk_hw *hw);
128 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800129 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700130 unsigned long (*recalc_rate)(struct clk_hw *hw,
131 unsigned long parent_rate);
132 long (*round_rate)(struct clk_hw *hw, unsigned long,
133 unsigned long *);
James Hogan71472c02013-07-29 12:25:00 +0100134 long (*determine_rate)(struct clk_hw *hw, unsigned long rate,
135 unsigned long *best_parent_rate,
136 struct clk **best_parent_clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700137 int (*set_parent)(struct clk_hw *hw, u8 index);
138 u8 (*get_parent)(struct clk_hw *hw);
Shawn Guo1c0035d2012-04-12 20:50:18 +0800139 int (*set_rate)(struct clk_hw *hw, unsigned long,
140 unsigned long);
Mike Turquetteb24764902012-03-15 23:11:19 -0700141 void (*init)(struct clk_hw *hw);
142};
143
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700144/**
145 * struct clk_init_data - holds init data that's common to all clocks and is
146 * shared between the clock provider and the common clock framework.
147 *
148 * @name: clock name
149 * @ops: operations this clock supports
150 * @parent_names: array of string names for all possible parents
151 * @num_parents: number of possible parents
152 * @flags: framework-level hints and quirks
153 */
154struct clk_init_data {
155 const char *name;
156 const struct clk_ops *ops;
157 const char **parent_names;
158 u8 num_parents;
159 unsigned long flags;
160};
161
162/**
163 * struct clk_hw - handle for traversing from a struct clk to its corresponding
164 * hardware-specific structure. struct clk_hw should be declared within struct
165 * clk_foo and then referenced by the struct clk instance that uses struct
166 * clk_foo's clk_ops
167 *
168 * @clk: pointer to the struct clk instance that points back to this struct
169 * clk_hw instance
170 *
171 * @init: pointer to struct clk_init_data that contains the init data shared
172 * with the common clock framework.
173 */
174struct clk_hw {
175 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100176 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700177};
178
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700179/*
180 * DOC: Basic clock implementations common to many platforms
181 *
182 * Each basic clock hardware type is comprised of a structure describing the
183 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
184 * unique flags for that hardware type, a registration function and an
185 * alternative macro for static initialization
186 */
187
188/**
189 * struct clk_fixed_rate - fixed-rate clock
190 * @hw: handle between common and hardware-specific interfaces
191 * @fixed_rate: constant frequency of clock
192 */
193struct clk_fixed_rate {
194 struct clk_hw hw;
195 unsigned long fixed_rate;
196 u8 flags;
197};
198
Shawn Guobffad662012-03-27 15:23:23 +0800199extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700200struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
201 const char *parent_name, unsigned long flags,
202 unsigned long fixed_rate);
203
Grant Likely015ba402012-04-07 21:39:39 -0500204void of_fixed_clk_setup(struct device_node *np);
205
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700206/**
207 * struct clk_gate - gating clock
208 *
209 * @hw: handle between common and hardware-specific interfaces
210 * @reg: register controlling gate
211 * @bit_idx: single bit controlling gate
212 * @flags: hardware-specific flags
213 * @lock: register lock
214 *
215 * Clock which can gate its output. Implements .enable & .disable
216 *
217 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530218 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700219 * enable the clock. Setting this flag does the opposite: setting the bit
220 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800221 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
222 * of this register, and mask of gate bits are in higher 16-bit of this
223 * register. While setting the gate bits, higher 16-bit should also be
224 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700225 */
226struct clk_gate {
227 struct clk_hw hw;
228 void __iomem *reg;
229 u8 bit_idx;
230 u8 flags;
231 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700232};
233
234#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800235#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700236
Shawn Guobffad662012-03-27 15:23:23 +0800237extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700238struct clk *clk_register_gate(struct device *dev, const char *name,
239 const char *parent_name, unsigned long flags,
240 void __iomem *reg, u8 bit_idx,
241 u8 clk_gate_flags, spinlock_t *lock);
242
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530243struct clk_div_table {
244 unsigned int val;
245 unsigned int div;
246};
247
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700248/**
249 * struct clk_divider - adjustable divider clock
250 *
251 * @hw: handle between common and hardware-specific interfaces
252 * @reg: register containing the divider
253 * @shift: shift to the divider bit field
254 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530255 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700256 * @lock: register lock
257 *
258 * Clock with an adjustable divider affecting its output frequency. Implements
259 * .recalc_rate, .set_rate and .round_rate
260 *
261 * Flags:
262 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
263 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
264 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700265 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700266 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
267 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700268 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
269 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
270 * Some hardware implementations gracefully handle this case and allow a
271 * zero divisor by not modifying their input clock
272 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800273 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
274 * of this register, and mask of divider bits are in higher 16-bit of this
275 * register. While setting the divider bits, higher 16-bit should also be
276 * updated to indicate changing divider bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700277 */
278struct clk_divider {
279 struct clk_hw hw;
280 void __iomem *reg;
281 u8 shift;
282 u8 width;
283 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530284 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700285 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700286};
287
288#define CLK_DIVIDER_ONE_BASED BIT(0)
289#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700290#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800291#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700292
Shawn Guobffad662012-03-27 15:23:23 +0800293extern const struct clk_ops clk_divider_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700294struct clk *clk_register_divider(struct device *dev, const char *name,
295 const char *parent_name, unsigned long flags,
296 void __iomem *reg, u8 shift, u8 width,
297 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530298struct clk *clk_register_divider_table(struct device *dev, const char *name,
299 const char *parent_name, unsigned long flags,
300 void __iomem *reg, u8 shift, u8 width,
301 u8 clk_divider_flags, const struct clk_div_table *table,
302 spinlock_t *lock);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700303
304/**
305 * struct clk_mux - multiplexer clock
306 *
307 * @hw: handle between common and hardware-specific interfaces
308 * @reg: register controlling multiplexer
309 * @shift: shift to multiplexer bit field
310 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000311 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700312 * @lock: register lock
313 *
314 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
315 * and .recalc_rate
316 *
317 * Flags:
318 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530319 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800320 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
321 * register, and mask of mux bits are in higher 16-bit of this register.
322 * While setting the mux bits, higher 16-bit should also be updated to
323 * indicate changing mux bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700324 */
325struct clk_mux {
326 struct clk_hw hw;
327 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200328 u32 *table;
329 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700330 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700331 u8 flags;
332 spinlock_t *lock;
333};
334
335#define CLK_MUX_INDEX_ONE BIT(0)
336#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800337#define CLK_MUX_HIWORD_MASK BIT(2)
Tomasz Figac57acd12013-07-23 01:49:18 +0200338#define CLK_MUX_READ_ONLY BIT(3) /* mux setting cannot be changed */
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700339
Shawn Guobffad662012-03-27 15:23:23 +0800340extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200341extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200342
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700343struct clk *clk_register_mux(struct device *dev, const char *name,
Mark Brownd305fb72012-03-21 20:01:20 +0000344 const char **parent_names, u8 num_parents, unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700345 void __iomem *reg, u8 shift, u8 width,
346 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700347
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200348struct clk *clk_register_mux_table(struct device *dev, const char *name,
349 const char **parent_names, u8 num_parents, unsigned long flags,
350 void __iomem *reg, u8 shift, u32 mask,
351 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
352
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200353void of_fixed_factor_clk_setup(struct device_node *node);
354
Mike Turquetteb24764902012-03-15 23:11:19 -0700355/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530356 * struct clk_fixed_factor - fixed multiplier and divider clock
357 *
358 * @hw: handle between common and hardware-specific interfaces
359 * @mult: multiplier
360 * @div: divider
361 *
362 * Clock with a fixed multiplier and divider. The output frequency is the
363 * parent clock rate divided by div and multiplied by mult.
364 * Implements .recalc_rate, .set_rate and .round_rate
365 */
366
367struct clk_fixed_factor {
368 struct clk_hw hw;
369 unsigned int mult;
370 unsigned int div;
371};
372
373extern struct clk_ops clk_fixed_factor_ops;
374struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
375 const char *parent_name, unsigned long flags,
376 unsigned int mult, unsigned int div);
377
Prashant Gaikwadece70092013-03-20 17:30:34 +0530378/***
379 * struct clk_composite - aggregate clock of mux, divider and gate clocks
380 *
381 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700382 * @mux_hw: handle between composite and hardware-specific mux clock
383 * @rate_hw: handle between composite and hardware-specific rate clock
384 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530385 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700386 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530387 * @gate_ops: clock ops for gate
388 */
389struct clk_composite {
390 struct clk_hw hw;
391 struct clk_ops ops;
392
393 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700394 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530395 struct clk_hw *gate_hw;
396
397 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700398 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530399 const struct clk_ops *gate_ops;
400};
401
402struct clk *clk_register_composite(struct device *dev, const char *name,
403 const char **parent_names, int num_parents,
404 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700405 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530406 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
407 unsigned long flags);
408
Sascha Hauerf0948f52012-05-03 15:36:14 +0530409/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700410 * clk_register - allocate a new clock, register it and return an opaque cookie
411 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700412 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700413 *
414 * clk_register is the primary interface for populating the clock tree with new
415 * clock nodes. It returns a pointer to the newly allocated struct clk which
416 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700417 * rest of the clock API. In the event of an error clk_register will return an
418 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700419 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700420struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700421struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700422
Mark Brown1df5c932012-04-18 09:07:12 +0100423void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700424void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100425
Mike Turquetteb24764902012-03-15 23:11:19 -0700426/* helper functions */
427const char *__clk_get_name(struct clk *clk);
428struct clk_hw *__clk_get_hw(struct clk *clk);
429u8 __clk_get_num_parents(struct clk *clk);
430struct clk *__clk_get_parent(struct clk *clk);
James Hogan7ef3dcc2013-07-29 12:24:58 +0100431struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
Linus Torvalds93874682012-12-11 11:25:08 -0800432unsigned int __clk_get_enable_count(struct clk *clk);
433unsigned int __clk_get_prepare_count(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700434unsigned long __clk_get_rate(struct clk *clk);
435unsigned long __clk_get_flags(struct clk *clk);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100436bool __clk_is_prepared(struct clk *clk);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700437bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700438struct clk *__clk_lookup(const char *name);
James Hogane366fdd2013-07-29 12:25:02 +0100439long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
440 unsigned long *best_parent_rate,
441 struct clk **best_parent_p);
Mike Turquetteb24764902012-03-15 23:11:19 -0700442
443/*
444 * FIXME clock api without lock protection
445 */
446int __clk_prepare(struct clk *clk);
447void __clk_unprepare(struct clk *clk);
448void __clk_reparent(struct clk *clk, struct clk *new_parent);
449unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
450
Grant Likely766e6a42012-04-09 14:50:06 -0500451struct of_device_id;
452
453typedef void (*of_clk_init_cb_t)(struct device_node *);
454
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200455struct clk_onecell_data {
456 struct clk **clks;
457 unsigned int clk_num;
458};
459
460#define CLK_OF_DECLARE(name, compat, fn) \
461 static const struct of_device_id __clk_of_table_##name \
462 __used __section(__clk_of_table) \
463 = { .compatible = compat, .data = fn };
464
465#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500466int of_clk_add_provider(struct device_node *np,
467 struct clk *(*clk_src_get)(struct of_phandle_args *args,
468 void *data),
469 void *data);
470void of_clk_del_provider(struct device_node *np);
471struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
472 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800473struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500474const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530475
Grant Likely766e6a42012-04-09 14:50:06 -0500476void of_clk_init(const struct of_device_id *matches);
477
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200478#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530479
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200480static inline int of_clk_add_provider(struct device_node *np,
481 struct clk *(*clk_src_get)(struct of_phandle_args *args,
482 void *data),
483 void *data)
484{
485 return 0;
486}
487#define of_clk_del_provider(np) \
488 { while (0); }
489static inline struct clk *of_clk_src_simple_get(
490 struct of_phandle_args *clkspec, void *data)
491{
492 return ERR_PTR(-ENOENT);
493}
494static inline struct clk *of_clk_src_onecell_get(
495 struct of_phandle_args *clkspec, void *data)
496{
497 return ERR_PTR(-ENOENT);
498}
499static inline const char *of_clk_get_parent_name(struct device_node *np,
500 int index)
501{
502 return NULL;
503}
504#define of_clk_init(matches) \
505 { while (0); }
506#endif /* CONFIG_OF */
Mike Turquetteb24764902012-03-15 23:11:19 -0700507#endif /* CONFIG_COMMON_CLK */
508#endif /* CLK_PROVIDER_H */