blob: ea3c906fa0e43ab56edf491350ffe429048f0fe8 [file] [log] [blame]
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001/*
2 * Driver for BCM963xx builtin Ethernet mac
3 *
4 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20#include <linux/init.h>
Alexey Dobriyan539d3ee2011-06-10 03:36:43 +000021#include <linux/interrupt.h>
Maxime Bizon9b1fc552009-08-18 13:23:40 +010022#include <linux/module.h>
23#include <linux/clk.h>
24#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Maxime Bizon9b1fc552009-08-18 13:23:40 +010026#include <linux/delay.h>
27#include <linux/ethtool.h>
28#include <linux/crc32.h>
29#include <linux/err.h>
30#include <linux/dma-mapping.h>
31#include <linux/platform_device.h>
32#include <linux/if_vlan.h>
33
34#include <bcm63xx_dev_enet.h>
35#include "bcm63xx_enet.h"
36
37static char bcm_enet_driver_name[] = "bcm63xx_enet";
38static char bcm_enet_driver_version[] = "1.0";
39
40static int copybreak __read_mostly = 128;
41module_param(copybreak, int, 0);
42MODULE_PARM_DESC(copybreak, "Receive copy threshold");
43
Maxime Bizon0ae99b52013-06-04 22:53:34 +010044/* io registers memory shared between all devices */
45static void __iomem *bcm_enet_shared_base[3];
Maxime Bizon9b1fc552009-08-18 13:23:40 +010046
47/*
48 * io helpers to access mac registers
49 */
50static inline u32 enet_readl(struct bcm_enet_priv *priv, u32 off)
51{
52 return bcm_readl(priv->base + off);
53}
54
55static inline void enet_writel(struct bcm_enet_priv *priv,
56 u32 val, u32 off)
57{
58 bcm_writel(val, priv->base + off);
59}
60
61/*
Maxime Bizon6f00a022013-06-04 22:53:35 +010062 * io helpers to access switch registers
Maxime Bizon9b1fc552009-08-18 13:23:40 +010063 */
Maxime Bizon6f00a022013-06-04 22:53:35 +010064static inline u32 enetsw_readl(struct bcm_enet_priv *priv, u32 off)
65{
66 return bcm_readl(priv->base + off);
67}
68
69static inline void enetsw_writel(struct bcm_enet_priv *priv,
70 u32 val, u32 off)
71{
72 bcm_writel(val, priv->base + off);
73}
74
75static inline u16 enetsw_readw(struct bcm_enet_priv *priv, u32 off)
76{
77 return bcm_readw(priv->base + off);
78}
79
80static inline void enetsw_writew(struct bcm_enet_priv *priv,
81 u16 val, u32 off)
82{
83 bcm_writew(val, priv->base + off);
84}
85
86static inline u8 enetsw_readb(struct bcm_enet_priv *priv, u32 off)
87{
88 return bcm_readb(priv->base + off);
89}
90
91static inline void enetsw_writeb(struct bcm_enet_priv *priv,
92 u8 val, u32 off)
93{
94 bcm_writeb(val, priv->base + off);
95}
96
97
98/* io helpers to access shared registers */
Maxime Bizon9b1fc552009-08-18 13:23:40 +010099static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
100{
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100101 return bcm_readl(bcm_enet_shared_base[0] + off);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100102}
103
104static inline void enet_dma_writel(struct bcm_enet_priv *priv,
105 u32 val, u32 off)
106{
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100107 bcm_writel(val, bcm_enet_shared_base[0] + off);
108}
109
Florian Fainelli3dc64752013-06-12 20:53:05 +0100110static inline u32 enet_dmac_readl(struct bcm_enet_priv *priv, u32 off, int chan)
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100111{
Florian Fainelli3dc64752013-06-12 20:53:05 +0100112 return bcm_readl(bcm_enet_shared_base[1] +
113 bcm63xx_enetdmacreg(off) + chan * priv->dma_chan_width);
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100114}
115
116static inline void enet_dmac_writel(struct bcm_enet_priv *priv,
Florian Fainelli3dc64752013-06-12 20:53:05 +0100117 u32 val, u32 off, int chan)
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100118{
Florian Fainelli3dc64752013-06-12 20:53:05 +0100119 bcm_writel(val, bcm_enet_shared_base[1] +
120 bcm63xx_enetdmacreg(off) + chan * priv->dma_chan_width);
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100121}
122
Florian Fainelli3dc64752013-06-12 20:53:05 +0100123static inline u32 enet_dmas_readl(struct bcm_enet_priv *priv, u32 off, int chan)
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100124{
Florian Fainelli3dc64752013-06-12 20:53:05 +0100125 return bcm_readl(bcm_enet_shared_base[2] + off + chan * priv->dma_chan_width);
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100126}
127
128static inline void enet_dmas_writel(struct bcm_enet_priv *priv,
Florian Fainelli3dc64752013-06-12 20:53:05 +0100129 u32 val, u32 off, int chan)
Maxime Bizon0ae99b52013-06-04 22:53:34 +0100130{
Florian Fainelli3dc64752013-06-12 20:53:05 +0100131 bcm_writel(val, bcm_enet_shared_base[2] + off + chan * priv->dma_chan_width);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100132}
133
134/*
135 * write given data into mii register and wait for transfer to end
136 * with timeout (average measured transfer time is 25us)
137 */
138static int do_mdio_op(struct bcm_enet_priv *priv, unsigned int data)
139{
140 int limit;
141
142 /* make sure mii interrupt status is cleared */
143 enet_writel(priv, ENET_IR_MII, ENET_IR_REG);
144
145 enet_writel(priv, data, ENET_MIIDATA_REG);
146 wmb();
147
148 /* busy wait on mii interrupt bit, with timeout */
149 limit = 1000;
150 do {
151 if (enet_readl(priv, ENET_IR_REG) & ENET_IR_MII)
152 break;
153 udelay(1);
roel kluinec1652a2009-09-21 10:08:48 +0000154 } while (limit-- > 0);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100155
156 return (limit < 0) ? 1 : 0;
157}
158
159/*
160 * MII internal read callback
161 */
162static int bcm_enet_mdio_read(struct bcm_enet_priv *priv, int mii_id,
163 int regnum)
164{
165 u32 tmp, val;
166
167 tmp = regnum << ENET_MIIDATA_REG_SHIFT;
168 tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
169 tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
170 tmp |= ENET_MIIDATA_OP_READ_MASK;
171
172 if (do_mdio_op(priv, tmp))
173 return -1;
174
175 val = enet_readl(priv, ENET_MIIDATA_REG);
176 val &= 0xffff;
177 return val;
178}
179
180/*
181 * MII internal write callback
182 */
183static int bcm_enet_mdio_write(struct bcm_enet_priv *priv, int mii_id,
184 int regnum, u16 value)
185{
186 u32 tmp;
187
188 tmp = (value & 0xffff) << ENET_MIIDATA_DATA_SHIFT;
189 tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
190 tmp |= regnum << ENET_MIIDATA_REG_SHIFT;
191 tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
192 tmp |= ENET_MIIDATA_OP_WRITE_MASK;
193
194 (void)do_mdio_op(priv, tmp);
195 return 0;
196}
197
198/*
199 * MII read callback from phylib
200 */
201static int bcm_enet_mdio_read_phylib(struct mii_bus *bus, int mii_id,
202 int regnum)
203{
204 return bcm_enet_mdio_read(bus->priv, mii_id, regnum);
205}
206
207/*
208 * MII write callback from phylib
209 */
210static int bcm_enet_mdio_write_phylib(struct mii_bus *bus, int mii_id,
211 int regnum, u16 value)
212{
213 return bcm_enet_mdio_write(bus->priv, mii_id, regnum, value);
214}
215
216/*
217 * MII read callback from mii core
218 */
219static int bcm_enet_mdio_read_mii(struct net_device *dev, int mii_id,
220 int regnum)
221{
222 return bcm_enet_mdio_read(netdev_priv(dev), mii_id, regnum);
223}
224
225/*
226 * MII write callback from mii core
227 */
228static void bcm_enet_mdio_write_mii(struct net_device *dev, int mii_id,
229 int regnum, int value)
230{
231 bcm_enet_mdio_write(netdev_priv(dev), mii_id, regnum, value);
232}
233
234/*
235 * refill rx queue
236 */
237static int bcm_enet_refill_rx(struct net_device *dev)
238{
239 struct bcm_enet_priv *priv;
240
241 priv = netdev_priv(dev);
242
243 while (priv->rx_desc_count < priv->rx_ring_size) {
244 struct bcm_enet_desc *desc;
245 struct sk_buff *skb;
246 dma_addr_t p;
247 int desc_idx;
248 u32 len_stat;
249
250 desc_idx = priv->rx_dirty_desc;
251 desc = &priv->rx_desc_cpu[desc_idx];
252
253 if (!priv->rx_skb[desc_idx]) {
254 skb = netdev_alloc_skb(dev, priv->rx_skb_size);
255 if (!skb)
256 break;
257 priv->rx_skb[desc_idx] = skb;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100258 p = dma_map_single(&priv->pdev->dev, skb->data,
259 priv->rx_skb_size,
260 DMA_FROM_DEVICE);
261 desc->address = p;
262 }
263
264 len_stat = priv->rx_skb_size << DMADESC_LENGTH_SHIFT;
265 len_stat |= DMADESC_OWNER_MASK;
266 if (priv->rx_dirty_desc == priv->rx_ring_size - 1) {
Florian Fainelli3dc64752013-06-12 20:53:05 +0100267 len_stat |= (DMADESC_WRAP_MASK >> priv->dma_desc_shift);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100268 priv->rx_dirty_desc = 0;
269 } else {
270 priv->rx_dirty_desc++;
271 }
272 wmb();
273 desc->len_stat = len_stat;
274
275 priv->rx_desc_count++;
276
277 /* tell dma engine we allocated one buffer */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100278 if (priv->dma_has_sram)
279 enet_dma_writel(priv, 1, ENETDMA_BUFALLOC_REG(priv->rx_chan));
280 else
281 enet_dmac_writel(priv, 1, ENETDMAC_BUFALLOC, priv->rx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100282 }
283
284 /* If rx ring is still empty, set a timer to try allocating
285 * again at a later time. */
286 if (priv->rx_desc_count == 0 && netif_running(dev)) {
287 dev_warn(&priv->pdev->dev, "unable to refill rx ring\n");
288 priv->rx_timeout.expires = jiffies + HZ;
289 add_timer(&priv->rx_timeout);
290 }
291
292 return 0;
293}
294
295/*
296 * timer callback to defer refill rx queue in case we're OOM
297 */
298static void bcm_enet_refill_rx_timer(unsigned long data)
299{
300 struct net_device *dev;
301 struct bcm_enet_priv *priv;
302
303 dev = (struct net_device *)data;
304 priv = netdev_priv(dev);
305
306 spin_lock(&priv->rx_lock);
307 bcm_enet_refill_rx((struct net_device *)data);
308 spin_unlock(&priv->rx_lock);
309}
310
311/*
312 * extract packet from rx queue
313 */
314static int bcm_enet_receive_queue(struct net_device *dev, int budget)
315{
316 struct bcm_enet_priv *priv;
317 struct device *kdev;
318 int processed;
319
320 priv = netdev_priv(dev);
321 kdev = &priv->pdev->dev;
322 processed = 0;
323
324 /* don't scan ring further than number of refilled
325 * descriptor */
326 if (budget > priv->rx_desc_count)
327 budget = priv->rx_desc_count;
328
329 do {
330 struct bcm_enet_desc *desc;
331 struct sk_buff *skb;
332 int desc_idx;
333 u32 len_stat;
334 unsigned int len;
335
336 desc_idx = priv->rx_curr_desc;
337 desc = &priv->rx_desc_cpu[desc_idx];
338
339 /* make sure we actually read the descriptor status at
340 * each loop */
341 rmb();
342
343 len_stat = desc->len_stat;
344
345 /* break if dma ownership belongs to hw */
346 if (len_stat & DMADESC_OWNER_MASK)
347 break;
348
349 processed++;
350 priv->rx_curr_desc++;
351 if (priv->rx_curr_desc == priv->rx_ring_size)
352 priv->rx_curr_desc = 0;
353 priv->rx_desc_count--;
354
355 /* if the packet does not have start of packet _and_
356 * end of packet flag set, then just recycle it */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100357 if ((len_stat & (DMADESC_ESOP_MASK >> priv->dma_desc_shift)) !=
358 (DMADESC_ESOP_MASK >> priv->dma_desc_shift)) {
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700359 dev->stats.rx_dropped++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100360 continue;
361 }
362
363 /* recycle packet if it's marked as bad */
Maxime Bizon6f00a022013-06-04 22:53:35 +0100364 if (!priv->enet_is_sw &&
365 unlikely(len_stat & DMADESC_ERR_MASK)) {
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700366 dev->stats.rx_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100367
368 if (len_stat & DMADESC_OVSIZE_MASK)
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700369 dev->stats.rx_length_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100370 if (len_stat & DMADESC_CRC_MASK)
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700371 dev->stats.rx_crc_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100372 if (len_stat & DMADESC_UNDER_MASK)
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700373 dev->stats.rx_frame_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100374 if (len_stat & DMADESC_OV_MASK)
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700375 dev->stats.rx_fifo_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100376 continue;
377 }
378
379 /* valid packet */
380 skb = priv->rx_skb[desc_idx];
381 len = (len_stat & DMADESC_LENGTH_MASK) >> DMADESC_LENGTH_SHIFT;
382 /* don't include FCS */
383 len -= 4;
384
385 if (len < copybreak) {
386 struct sk_buff *nskb;
387
Alexander Duyck45abfb12014-12-09 19:41:17 -0800388 nskb = napi_alloc_skb(&priv->napi, len);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100389 if (!nskb) {
390 /* forget packet, just rearm desc */
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700391 dev->stats.rx_dropped++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100392 continue;
393 }
394
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100395 dma_sync_single_for_cpu(kdev, desc->address,
396 len, DMA_FROM_DEVICE);
397 memcpy(nskb->data, skb->data, len);
398 dma_sync_single_for_device(kdev, desc->address,
399 len, DMA_FROM_DEVICE);
400 skb = nskb;
401 } else {
402 dma_unmap_single(&priv->pdev->dev, desc->address,
403 priv->rx_skb_size, DMA_FROM_DEVICE);
404 priv->rx_skb[desc_idx] = NULL;
405 }
406
407 skb_put(skb, len);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100408 skb->protocol = eth_type_trans(skb, dev);
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700409 dev->stats.rx_packets++;
410 dev->stats.rx_bytes += len;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100411 netif_receive_skb(skb);
412
413 } while (--budget > 0);
414
415 if (processed || !priv->rx_desc_count) {
416 bcm_enet_refill_rx(dev);
417
418 /* kick rx dma */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100419 enet_dmac_writel(priv, priv->dma_chan_en_mask,
420 ENETDMAC_CHANCFG, priv->rx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100421 }
422
423 return processed;
424}
425
426
427/*
428 * try to or force reclaim of transmitted buffers
429 */
430static int bcm_enet_tx_reclaim(struct net_device *dev, int force)
431{
432 struct bcm_enet_priv *priv;
433 int released;
434
435 priv = netdev_priv(dev);
436 released = 0;
437
438 while (priv->tx_desc_count < priv->tx_ring_size) {
439 struct bcm_enet_desc *desc;
440 struct sk_buff *skb;
441
442 /* We run in a bh and fight against start_xmit, which
443 * is called with bh disabled */
444 spin_lock(&priv->tx_lock);
445
446 desc = &priv->tx_desc_cpu[priv->tx_dirty_desc];
447
448 if (!force && (desc->len_stat & DMADESC_OWNER_MASK)) {
449 spin_unlock(&priv->tx_lock);
450 break;
451 }
452
453 /* ensure other field of the descriptor were not read
454 * before we checked ownership */
455 rmb();
456
457 skb = priv->tx_skb[priv->tx_dirty_desc];
458 priv->tx_skb[priv->tx_dirty_desc] = NULL;
459 dma_unmap_single(&priv->pdev->dev, desc->address, skb->len,
460 DMA_TO_DEVICE);
461
462 priv->tx_dirty_desc++;
463 if (priv->tx_dirty_desc == priv->tx_ring_size)
464 priv->tx_dirty_desc = 0;
465 priv->tx_desc_count++;
466
467 spin_unlock(&priv->tx_lock);
468
469 if (desc->len_stat & DMADESC_UNDER_MASK)
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700470 dev->stats.tx_errors++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100471
472 dev_kfree_skb(skb);
473 released++;
474 }
475
476 if (netif_queue_stopped(dev) && released)
477 netif_wake_queue(dev);
478
479 return released;
480}
481
482/*
483 * poll func, called by network core
484 */
485static int bcm_enet_poll(struct napi_struct *napi, int budget)
486{
487 struct bcm_enet_priv *priv;
488 struct net_device *dev;
Nicolas Schichancd33ccf2015-03-03 12:45:12 +0100489 int rx_work_done;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100490
491 priv = container_of(napi, struct bcm_enet_priv, napi);
492 dev = priv->net_dev;
493
494 /* ack interrupts */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100495 enet_dmac_writel(priv, priv->dma_chan_int_mask,
496 ENETDMAC_IR, priv->rx_chan);
497 enet_dmac_writel(priv, priv->dma_chan_int_mask,
498 ENETDMAC_IR, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100499
500 /* reclaim sent skb */
Nicolas Schichancd33ccf2015-03-03 12:45:12 +0100501 bcm_enet_tx_reclaim(dev, 0);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100502
503 spin_lock(&priv->rx_lock);
504 rx_work_done = bcm_enet_receive_queue(dev, budget);
505 spin_unlock(&priv->rx_lock);
506
Nicolas Schichancd33ccf2015-03-03 12:45:12 +0100507 if (rx_work_done >= budget) {
508 /* rx queue is not yet empty/clean */
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100509 return rx_work_done;
510 }
511
512 /* no more packet in rx/tx queue, remove device from poll
513 * queue */
Eric Dumazet6ad20162017-01-30 08:22:01 -0800514 napi_complete_done(napi, rx_work_done);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100515
516 /* restore rx/tx interrupt */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100517 enet_dmac_writel(priv, priv->dma_chan_int_mask,
518 ENETDMAC_IRMASK, priv->rx_chan);
519 enet_dmac_writel(priv, priv->dma_chan_int_mask,
520 ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100521
522 return rx_work_done;
523}
524
525/*
526 * mac interrupt handler
527 */
528static irqreturn_t bcm_enet_isr_mac(int irq, void *dev_id)
529{
530 struct net_device *dev;
531 struct bcm_enet_priv *priv;
532 u32 stat;
533
534 dev = dev_id;
535 priv = netdev_priv(dev);
536
537 stat = enet_readl(priv, ENET_IR_REG);
538 if (!(stat & ENET_IR_MIB))
539 return IRQ_NONE;
540
541 /* clear & mask interrupt */
542 enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
543 enet_writel(priv, 0, ENET_IRMASK_REG);
544
545 /* read mib registers in workqueue */
546 schedule_work(&priv->mib_update_task);
547
548 return IRQ_HANDLED;
549}
550
551/*
552 * rx/tx dma interrupt handler
553 */
554static irqreturn_t bcm_enet_isr_dma(int irq, void *dev_id)
555{
556 struct net_device *dev;
557 struct bcm_enet_priv *priv;
558
559 dev = dev_id;
560 priv = netdev_priv(dev);
561
562 /* mask rx/tx interrupts */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100563 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
564 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100565
566 napi_schedule(&priv->napi);
567
568 return IRQ_HANDLED;
569}
570
571/*
572 * tx request callback
573 */
574static int bcm_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
575{
576 struct bcm_enet_priv *priv;
577 struct bcm_enet_desc *desc;
578 u32 len_stat;
579 int ret;
580
581 priv = netdev_priv(dev);
582
583 /* lock against tx reclaim */
584 spin_lock(&priv->tx_lock);
585
586 /* make sure the tx hw queue is not full, should not happen
587 * since we stop queue before it's the case */
588 if (unlikely(!priv->tx_desc_count)) {
589 netif_stop_queue(dev);
590 dev_err(&priv->pdev->dev, "xmit called with no tx desc "
591 "available?\n");
592 ret = NETDEV_TX_BUSY;
593 goto out_unlock;
594 }
595
Maxime Bizon6f00a022013-06-04 22:53:35 +0100596 /* pad small packets sent on a switch device */
597 if (priv->enet_is_sw && skb->len < 64) {
598 int needed = 64 - skb->len;
599 char *data;
600
601 if (unlikely(skb_tailroom(skb) < needed)) {
602 struct sk_buff *nskb;
603
604 nskb = skb_copy_expand(skb, 0, needed, GFP_ATOMIC);
605 if (!nskb) {
606 ret = NETDEV_TX_BUSY;
607 goto out_unlock;
608 }
609 dev_kfree_skb(skb);
610 skb = nskb;
611 }
612 data = skb_put(skb, needed);
613 memset(data, 0, needed);
614 }
615
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100616 /* point to the next available desc */
617 desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
618 priv->tx_skb[priv->tx_curr_desc] = skb;
619
620 /* fill descriptor */
621 desc->address = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
622 DMA_TO_DEVICE);
623
624 len_stat = (skb->len << DMADESC_LENGTH_SHIFT) & DMADESC_LENGTH_MASK;
Florian Fainelli3dc64752013-06-12 20:53:05 +0100625 len_stat |= (DMADESC_ESOP_MASK >> priv->dma_desc_shift) |
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100626 DMADESC_APPEND_CRC |
627 DMADESC_OWNER_MASK;
628
629 priv->tx_curr_desc++;
630 if (priv->tx_curr_desc == priv->tx_ring_size) {
631 priv->tx_curr_desc = 0;
Florian Fainelli3dc64752013-06-12 20:53:05 +0100632 len_stat |= (DMADESC_WRAP_MASK >> priv->dma_desc_shift);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100633 }
634 priv->tx_desc_count--;
635
636 /* dma might be already polling, make sure we update desc
637 * fields in correct order */
638 wmb();
639 desc->len_stat = len_stat;
640 wmb();
641
642 /* kick tx dma */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100643 enet_dmac_writel(priv, priv->dma_chan_en_mask,
644 ENETDMAC_CHANCFG, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100645
646 /* stop queue if no more desc available */
647 if (!priv->tx_desc_count)
648 netif_stop_queue(dev);
649
Eric Dumazetc32d83c2010-08-24 12:24:07 -0700650 dev->stats.tx_bytes += skb->len;
651 dev->stats.tx_packets++;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100652 ret = NETDEV_TX_OK;
653
654out_unlock:
655 spin_unlock(&priv->tx_lock);
656 return ret;
657}
658
659/*
660 * Change the interface's mac address.
661 */
662static int bcm_enet_set_mac_address(struct net_device *dev, void *p)
663{
664 struct bcm_enet_priv *priv;
665 struct sockaddr *addr = p;
666 u32 val;
667
668 priv = netdev_priv(dev);
669 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
670
671 /* use perfect match register 0 to store my mac address */
672 val = (dev->dev_addr[2] << 24) | (dev->dev_addr[3] << 16) |
673 (dev->dev_addr[4] << 8) | dev->dev_addr[5];
674 enet_writel(priv, val, ENET_PML_REG(0));
675
676 val = (dev->dev_addr[0] << 8 | dev->dev_addr[1]);
677 val |= ENET_PMH_DATAVALID_MASK;
678 enet_writel(priv, val, ENET_PMH_REG(0));
679
680 return 0;
681}
682
683/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300684 * Change rx mode (promiscuous/allmulti) and update multicast list
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100685 */
686static void bcm_enet_set_multicast_list(struct net_device *dev)
687{
688 struct bcm_enet_priv *priv;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000689 struct netdev_hw_addr *ha;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100690 u32 val;
691 int i;
692
693 priv = netdev_priv(dev);
694
695 val = enet_readl(priv, ENET_RXCFG_REG);
696
697 if (dev->flags & IFF_PROMISC)
698 val |= ENET_RXCFG_PROMISC_MASK;
699 else
700 val &= ~ENET_RXCFG_PROMISC_MASK;
701
702 /* only 3 perfect match registers left, first one is used for
703 * own mac address */
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000704 if ((dev->flags & IFF_ALLMULTI) || netdev_mc_count(dev) > 3)
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100705 val |= ENET_RXCFG_ALLMCAST_MASK;
706 else
707 val &= ~ENET_RXCFG_ALLMCAST_MASK;
708
709 /* no need to set perfect match registers if we catch all
710 * multicast */
711 if (val & ENET_RXCFG_ALLMCAST_MASK) {
712 enet_writel(priv, val, ENET_RXCFG_REG);
713 return;
714 }
715
Jiri Pirko0ddf4772010-02-20 00:13:58 +0000716 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000717 netdev_for_each_mc_addr(ha, dev) {
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100718 u8 *dmi_addr;
719 u32 tmp;
720
Jiri Pirko0ddf4772010-02-20 00:13:58 +0000721 if (i == 3)
722 break;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100723 /* update perfect match registers */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000724 dmi_addr = ha->addr;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100725 tmp = (dmi_addr[2] << 24) | (dmi_addr[3] << 16) |
726 (dmi_addr[4] << 8) | dmi_addr[5];
727 enet_writel(priv, tmp, ENET_PML_REG(i + 1));
728
729 tmp = (dmi_addr[0] << 8 | dmi_addr[1]);
730 tmp |= ENET_PMH_DATAVALID_MASK;
Jiri Pirko0ddf4772010-02-20 00:13:58 +0000731 enet_writel(priv, tmp, ENET_PMH_REG(i++ + 1));
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100732 }
733
734 for (; i < 3; i++) {
735 enet_writel(priv, 0, ENET_PML_REG(i + 1));
736 enet_writel(priv, 0, ENET_PMH_REG(i + 1));
737 }
738
739 enet_writel(priv, val, ENET_RXCFG_REG);
740}
741
742/*
743 * set mac duplex parameters
744 */
745static void bcm_enet_set_duplex(struct bcm_enet_priv *priv, int fullduplex)
746{
747 u32 val;
748
749 val = enet_readl(priv, ENET_TXCTL_REG);
750 if (fullduplex)
751 val |= ENET_TXCTL_FD_MASK;
752 else
753 val &= ~ENET_TXCTL_FD_MASK;
754 enet_writel(priv, val, ENET_TXCTL_REG);
755}
756
757/*
758 * set mac flow control parameters
759 */
760static void bcm_enet_set_flow(struct bcm_enet_priv *priv, int rx_en, int tx_en)
761{
762 u32 val;
763
764 /* rx flow control (pause frame handling) */
765 val = enet_readl(priv, ENET_RXCFG_REG);
766 if (rx_en)
767 val |= ENET_RXCFG_ENFLOW_MASK;
768 else
769 val &= ~ENET_RXCFG_ENFLOW_MASK;
770 enet_writel(priv, val, ENET_RXCFG_REG);
771
Florian Fainelli3dc64752013-06-12 20:53:05 +0100772 if (!priv->dma_has_sram)
773 return;
774
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100775 /* tx flow control (pause frame generation) */
776 val = enet_dma_readl(priv, ENETDMA_CFG_REG);
777 if (tx_en)
778 val |= ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
779 else
780 val &= ~ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
781 enet_dma_writel(priv, val, ENETDMA_CFG_REG);
782}
783
784/*
785 * link changed callback (from phylib)
786 */
787static void bcm_enet_adjust_phy_link(struct net_device *dev)
788{
789 struct bcm_enet_priv *priv;
790 struct phy_device *phydev;
791 int status_changed;
792
793 priv = netdev_priv(dev);
Philippe Reynes625eb862016-09-18 16:59:06 +0200794 phydev = dev->phydev;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100795 status_changed = 0;
796
797 if (priv->old_link != phydev->link) {
798 status_changed = 1;
799 priv->old_link = phydev->link;
800 }
801
802 /* reflect duplex change in mac configuration */
803 if (phydev->link && phydev->duplex != priv->old_duplex) {
804 bcm_enet_set_duplex(priv,
805 (phydev->duplex == DUPLEX_FULL) ? 1 : 0);
806 status_changed = 1;
807 priv->old_duplex = phydev->duplex;
808 }
809
810 /* enable flow control if remote advertise it (trust phylib to
811 * check that duplex is full */
812 if (phydev->link && phydev->pause != priv->old_pause) {
813 int rx_pause_en, tx_pause_en;
814
815 if (phydev->pause) {
816 /* pause was advertised by lpa and us */
817 rx_pause_en = 1;
818 tx_pause_en = 1;
819 } else if (!priv->pause_auto) {
Masahiro Yamada03671052017-02-27 14:29:28 -0800820 /* pause setting overridden by user */
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100821 rx_pause_en = priv->pause_rx;
822 tx_pause_en = priv->pause_tx;
823 } else {
824 rx_pause_en = 0;
825 tx_pause_en = 0;
826 }
827
828 bcm_enet_set_flow(priv, rx_pause_en, tx_pause_en);
829 status_changed = 1;
830 priv->old_pause = phydev->pause;
831 }
832
833 if (status_changed) {
834 pr_info("%s: link %s", dev->name, phydev->link ?
835 "UP" : "DOWN");
836 if (phydev->link)
837 pr_cont(" - %d/%s - flow control %s", phydev->speed,
838 DUPLEX_FULL == phydev->duplex ? "full" : "half",
839 phydev->pause == 1 ? "rx&tx" : "off");
840
841 pr_cont("\n");
842 }
843}
844
845/*
846 * link changed callback (if phylib is not used)
847 */
848static void bcm_enet_adjust_link(struct net_device *dev)
849{
850 struct bcm_enet_priv *priv;
851
852 priv = netdev_priv(dev);
853 bcm_enet_set_duplex(priv, priv->force_duplex_full);
854 bcm_enet_set_flow(priv, priv->pause_rx, priv->pause_tx);
855 netif_carrier_on(dev);
856
857 pr_info("%s: link forced UP - %d/%s - flow control %s/%s\n",
858 dev->name,
859 priv->force_speed_100 ? 100 : 10,
860 priv->force_duplex_full ? "full" : "half",
861 priv->pause_rx ? "rx" : "off",
862 priv->pause_tx ? "tx" : "off");
863}
864
865/*
866 * open callback, allocate dma rings & buffers and start rx operation
867 */
868static int bcm_enet_open(struct net_device *dev)
869{
870 struct bcm_enet_priv *priv;
871 struct sockaddr addr;
872 struct device *kdev;
873 struct phy_device *phydev;
874 int i, ret;
875 unsigned int size;
876 char phy_id[MII_BUS_ID_SIZE + 3];
877 void *p;
878 u32 val;
879
880 priv = netdev_priv(dev);
881 kdev = &priv->pdev->dev;
882
883 if (priv->has_phy) {
884 /* connect to PHY */
885 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Florian Fainellic56e9e22012-02-13 01:23:21 +0000886 priv->mii_bus->id, priv->phy_id);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100887
Florian Fainellif9a8f832013-01-14 00:52:52 +0000888 phydev = phy_connect(dev, phy_id, bcm_enet_adjust_phy_link,
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100889 PHY_INTERFACE_MODE_MII);
890
891 if (IS_ERR(phydev)) {
892 dev_err(kdev, "could not attach to PHY\n");
893 return PTR_ERR(phydev);
894 }
895
896 /* mask with MAC supported features */
897 phydev->supported &= (SUPPORTED_10baseT_Half |
898 SUPPORTED_10baseT_Full |
899 SUPPORTED_100baseT_Half |
900 SUPPORTED_100baseT_Full |
901 SUPPORTED_Autoneg |
902 SUPPORTED_Pause |
903 SUPPORTED_MII);
904 phydev->advertising = phydev->supported;
905
906 if (priv->pause_auto && priv->pause_rx && priv->pause_tx)
907 phydev->advertising |= SUPPORTED_Pause;
908 else
909 phydev->advertising &= ~SUPPORTED_Pause;
910
Andrew Lunn22209432016-01-06 20:11:13 +0100911 phy_attached_info(phydev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100912
913 priv->old_link = 0;
914 priv->old_duplex = -1;
915 priv->old_pause = -1;
Arnd Bergmanndf384d42017-01-18 15:52:53 +0100916 } else {
917 phydev = NULL;
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100918 }
919
920 /* mask all interrupts and request them */
921 enet_writel(priv, 0, ENET_IRMASK_REG);
Florian Fainelli3dc64752013-06-12 20:53:05 +0100922 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
923 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100924
925 ret = request_irq(dev->irq, bcm_enet_isr_mac, 0, dev->name, dev);
926 if (ret)
927 goto out_phy_disconnect;
928
Michael Opdenackerdf9f1b92013-09-07 08:56:50 +0200929 ret = request_irq(priv->irq_rx, bcm_enet_isr_dma, 0,
Javier Martinez Canillasab392d22011-03-28 16:27:31 +0000930 dev->name, dev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100931 if (ret)
932 goto out_freeirq;
933
934 ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
Michael Opdenackerdf9f1b92013-09-07 08:56:50 +0200935 0, dev->name, dev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100936 if (ret)
937 goto out_freeirq_rx;
938
939 /* initialize perfect match registers */
940 for (i = 0; i < 4; i++) {
941 enet_writel(priv, 0, ENET_PML_REG(i));
942 enet_writel(priv, 0, ENET_PMH_REG(i));
943 }
944
945 /* write device mac address */
946 memcpy(addr.sa_data, dev->dev_addr, ETH_ALEN);
947 bcm_enet_set_mac_address(dev, &addr);
948
949 /* allocate rx dma ring */
950 size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
Joe Perchesede23fa2013-08-26 22:45:23 -0700951 p = dma_zalloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100952 if (!p) {
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100953 ret = -ENOMEM;
954 goto out_freeirq_tx;
955 }
956
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100957 priv->rx_desc_alloc_size = size;
958 priv->rx_desc_cpu = p;
959
960 /* allocate tx dma ring */
961 size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
Joe Perchesede23fa2013-08-26 22:45:23 -0700962 p = dma_zalloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100963 if (!p) {
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100964 ret = -ENOMEM;
965 goto out_free_rx_ring;
966 }
967
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100968 priv->tx_desc_alloc_size = size;
969 priv->tx_desc_cpu = p;
970
Joe Perchesb2adaca2013-02-03 17:43:58 +0000971 priv->tx_skb = kcalloc(priv->tx_ring_size, sizeof(struct sk_buff *),
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100972 GFP_KERNEL);
973 if (!priv->tx_skb) {
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100974 ret = -ENOMEM;
975 goto out_free_tx_ring;
976 }
977
978 priv->tx_desc_count = priv->tx_ring_size;
979 priv->tx_dirty_desc = 0;
980 priv->tx_curr_desc = 0;
981 spin_lock_init(&priv->tx_lock);
982
983 /* init & fill rx ring with skbs */
Joe Perchesb2adaca2013-02-03 17:43:58 +0000984 priv->rx_skb = kcalloc(priv->rx_ring_size, sizeof(struct sk_buff *),
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100985 GFP_KERNEL);
986 if (!priv->rx_skb) {
Maxime Bizon9b1fc552009-08-18 13:23:40 +0100987 ret = -ENOMEM;
988 goto out_free_tx_skb;
989 }
990
991 priv->rx_desc_count = 0;
992 priv->rx_dirty_desc = 0;
993 priv->rx_curr_desc = 0;
994
995 /* initialize flow control buffer allocation */
Florian Fainelli3dc64752013-06-12 20:53:05 +0100996 if (priv->dma_has_sram)
997 enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
998 ENETDMA_BUFALLOC_REG(priv->rx_chan));
999 else
1000 enet_dmac_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
1001 ENETDMAC_BUFALLOC, priv->rx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001002
1003 if (bcm_enet_refill_rx(dev)) {
1004 dev_err(kdev, "cannot allocate rx skb queue\n");
1005 ret = -ENOMEM;
1006 goto out;
1007 }
1008
1009 /* write rx & tx ring addresses */
Florian Fainelli3dc64752013-06-12 20:53:05 +01001010 if (priv->dma_has_sram) {
1011 enet_dmas_writel(priv, priv->rx_desc_dma,
1012 ENETDMAS_RSTART_REG, priv->rx_chan);
1013 enet_dmas_writel(priv, priv->tx_desc_dma,
1014 ENETDMAS_RSTART_REG, priv->tx_chan);
1015 } else {
1016 enet_dmac_writel(priv, priv->rx_desc_dma,
1017 ENETDMAC_RSTART, priv->rx_chan);
1018 enet_dmac_writel(priv, priv->tx_desc_dma,
1019 ENETDMAC_RSTART, priv->tx_chan);
1020 }
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001021
1022 /* clear remaining state ram for rx & tx channel */
Florian Fainelli3dc64752013-06-12 20:53:05 +01001023 if (priv->dma_has_sram) {
1024 enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->rx_chan);
1025 enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->tx_chan);
1026 enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->rx_chan);
1027 enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->tx_chan);
1028 enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->rx_chan);
1029 enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->tx_chan);
1030 } else {
1031 enet_dmac_writel(priv, 0, ENETDMAC_FC, priv->rx_chan);
1032 enet_dmac_writel(priv, 0, ENETDMAC_FC, priv->tx_chan);
1033 }
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001034
1035 /* set max rx/tx length */
1036 enet_writel(priv, priv->hw_mtu, ENET_RXMAXLEN_REG);
1037 enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
1038
1039 /* set dma maximum burst len */
Maxime Bizon6f00a022013-06-04 22:53:35 +01001040 enet_dmac_writel(priv, priv->dma_maxburst,
Florian Fainelli3dc64752013-06-12 20:53:05 +01001041 ENETDMAC_MAXBURST, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01001042 enet_dmac_writel(priv, priv->dma_maxburst,
Florian Fainelli3dc64752013-06-12 20:53:05 +01001043 ENETDMAC_MAXBURST, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001044
1045 /* set correct transmit fifo watermark */
1046 enet_writel(priv, BCMENET_TX_FIFO_TRESH, ENET_TXWMARK_REG);
1047
1048 /* set flow control low/high threshold to 1/3 / 2/3 */
Florian Fainelli3dc64752013-06-12 20:53:05 +01001049 if (priv->dma_has_sram) {
1050 val = priv->rx_ring_size / 3;
1051 enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
1052 val = (priv->rx_ring_size * 2) / 3;
1053 enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
1054 } else {
1055 enet_dmac_writel(priv, 5, ENETDMAC_FC, priv->rx_chan);
1056 enet_dmac_writel(priv, priv->rx_ring_size, ENETDMAC_LEN, priv->rx_chan);
1057 enet_dmac_writel(priv, priv->tx_ring_size, ENETDMAC_LEN, priv->tx_chan);
1058 }
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001059
1060 /* all set, enable mac and interrupts, start dma engine and
1061 * kick rx dma channel */
1062 wmb();
Florian Fainelli5e10d4a2010-04-09 01:04:52 +00001063 val = enet_readl(priv, ENET_CTL_REG);
1064 val |= ENET_CTL_ENABLE_MASK;
1065 enet_writel(priv, val, ENET_CTL_REG);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001066 enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
Florian Fainelli3dc64752013-06-12 20:53:05 +01001067 enet_dmac_writel(priv, priv->dma_chan_en_mask,
1068 ENETDMAC_CHANCFG, priv->rx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001069
1070 /* watch "mib counters about to overflow" interrupt */
1071 enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
1072 enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
1073
1074 /* watch "packet transferred" interrupt in rx and tx */
Florian Fainelli3dc64752013-06-12 20:53:05 +01001075 enet_dmac_writel(priv, priv->dma_chan_int_mask,
1076 ENETDMAC_IR, priv->rx_chan);
1077 enet_dmac_writel(priv, priv->dma_chan_int_mask,
1078 ENETDMAC_IR, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001079
1080 /* make sure we enable napi before rx interrupt */
1081 napi_enable(&priv->napi);
1082
Florian Fainelli3dc64752013-06-12 20:53:05 +01001083 enet_dmac_writel(priv, priv->dma_chan_int_mask,
1084 ENETDMAC_IRMASK, priv->rx_chan);
1085 enet_dmac_writel(priv, priv->dma_chan_int_mask,
1086 ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001087
Arnd Bergmanndf384d42017-01-18 15:52:53 +01001088 if (phydev)
Philippe Reynes625eb862016-09-18 16:59:06 +02001089 phy_start(phydev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001090 else
1091 bcm_enet_adjust_link(dev);
1092
1093 netif_start_queue(dev);
1094 return 0;
1095
1096out:
1097 for (i = 0; i < priv->rx_ring_size; i++) {
1098 struct bcm_enet_desc *desc;
1099
1100 if (!priv->rx_skb[i])
1101 continue;
1102
1103 desc = &priv->rx_desc_cpu[i];
1104 dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
1105 DMA_FROM_DEVICE);
1106 kfree_skb(priv->rx_skb[i]);
1107 }
1108 kfree(priv->rx_skb);
1109
1110out_free_tx_skb:
1111 kfree(priv->tx_skb);
1112
1113out_free_tx_ring:
1114 dma_free_coherent(kdev, priv->tx_desc_alloc_size,
1115 priv->tx_desc_cpu, priv->tx_desc_dma);
1116
1117out_free_rx_ring:
1118 dma_free_coherent(kdev, priv->rx_desc_alloc_size,
1119 priv->rx_desc_cpu, priv->rx_desc_dma);
1120
1121out_freeirq_tx:
1122 free_irq(priv->irq_tx, dev);
1123
1124out_freeirq_rx:
1125 free_irq(priv->irq_rx, dev);
1126
1127out_freeirq:
1128 free_irq(dev->irq, dev);
1129
1130out_phy_disconnect:
Arnd Bergmanndf384d42017-01-18 15:52:53 +01001131 if (phydev)
Arnd Bergmann4b75ca52016-10-18 00:16:08 +02001132 phy_disconnect(phydev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001133
1134 return ret;
1135}
1136
1137/*
1138 * disable mac
1139 */
1140static void bcm_enet_disable_mac(struct bcm_enet_priv *priv)
1141{
1142 int limit;
1143 u32 val;
1144
1145 val = enet_readl(priv, ENET_CTL_REG);
1146 val |= ENET_CTL_DISABLE_MASK;
1147 enet_writel(priv, val, ENET_CTL_REG);
1148
1149 limit = 1000;
1150 do {
1151 u32 val;
1152
1153 val = enet_readl(priv, ENET_CTL_REG);
1154 if (!(val & ENET_CTL_DISABLE_MASK))
1155 break;
1156 udelay(1);
1157 } while (limit--);
1158}
1159
1160/*
1161 * disable dma in given channel
1162 */
1163static void bcm_enet_disable_dma(struct bcm_enet_priv *priv, int chan)
1164{
1165 int limit;
1166
Florian Fainelli3dc64752013-06-12 20:53:05 +01001167 enet_dmac_writel(priv, 0, ENETDMAC_CHANCFG, chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001168
1169 limit = 1000;
1170 do {
1171 u32 val;
1172
Florian Fainelli3dc64752013-06-12 20:53:05 +01001173 val = enet_dmac_readl(priv, ENETDMAC_CHANCFG, chan);
Maxime Bizon0ae99b52013-06-04 22:53:34 +01001174 if (!(val & ENETDMAC_CHANCFG_EN_MASK))
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001175 break;
1176 udelay(1);
1177 } while (limit--);
1178}
1179
1180/*
1181 * stop callback
1182 */
1183static int bcm_enet_stop(struct net_device *dev)
1184{
1185 struct bcm_enet_priv *priv;
1186 struct device *kdev;
1187 int i;
1188
1189 priv = netdev_priv(dev);
1190 kdev = &priv->pdev->dev;
1191
1192 netif_stop_queue(dev);
1193 napi_disable(&priv->napi);
1194 if (priv->has_phy)
Philippe Reynes625eb862016-09-18 16:59:06 +02001195 phy_stop(dev->phydev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001196 del_timer_sync(&priv->rx_timeout);
1197
1198 /* mask all interrupts */
1199 enet_writel(priv, 0, ENET_IRMASK_REG);
Florian Fainelli3dc64752013-06-12 20:53:05 +01001200 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
1201 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001202
1203 /* make sure no mib update is scheduled */
Tejun Heo23f333a2010-12-12 16:45:14 +01001204 cancel_work_sync(&priv->mib_update_task);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001205
1206 /* disable dma & mac */
1207 bcm_enet_disable_dma(priv, priv->tx_chan);
1208 bcm_enet_disable_dma(priv, priv->rx_chan);
1209 bcm_enet_disable_mac(priv);
1210
1211 /* force reclaim of all tx buffers */
1212 bcm_enet_tx_reclaim(dev, 1);
1213
1214 /* free the rx skb ring */
1215 for (i = 0; i < priv->rx_ring_size; i++) {
1216 struct bcm_enet_desc *desc;
1217
1218 if (!priv->rx_skb[i])
1219 continue;
1220
1221 desc = &priv->rx_desc_cpu[i];
1222 dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
1223 DMA_FROM_DEVICE);
1224 kfree_skb(priv->rx_skb[i]);
1225 }
1226
1227 /* free remaining allocated memory */
1228 kfree(priv->rx_skb);
1229 kfree(priv->tx_skb);
1230 dma_free_coherent(kdev, priv->rx_desc_alloc_size,
1231 priv->rx_desc_cpu, priv->rx_desc_dma);
1232 dma_free_coherent(kdev, priv->tx_desc_alloc_size,
1233 priv->tx_desc_cpu, priv->tx_desc_dma);
1234 free_irq(priv->irq_tx, dev);
1235 free_irq(priv->irq_rx, dev);
1236 free_irq(dev->irq, dev);
1237
1238 /* release phy */
Philippe Reynes625eb862016-09-18 16:59:06 +02001239 if (priv->has_phy)
1240 phy_disconnect(dev->phydev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001241
1242 return 0;
1243}
1244
1245/*
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001246 * ethtool callbacks
1247 */
1248struct bcm_enet_stats {
1249 char stat_string[ETH_GSTRING_LEN];
1250 int sizeof_stat;
1251 int stat_offset;
1252 int mib_reg;
1253};
1254
1255#define GEN_STAT(m) sizeof(((struct bcm_enet_priv *)0)->m), \
1256 offsetof(struct bcm_enet_priv, m)
Eric Dumazetc32d83c2010-08-24 12:24:07 -07001257#define DEV_STAT(m) sizeof(((struct net_device_stats *)0)->m), \
1258 offsetof(struct net_device_stats, m)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001259
1260static const struct bcm_enet_stats bcm_enet_gstrings_stats[] = {
Eric Dumazetc32d83c2010-08-24 12:24:07 -07001261 { "rx_packets", DEV_STAT(rx_packets), -1 },
1262 { "tx_packets", DEV_STAT(tx_packets), -1 },
1263 { "rx_bytes", DEV_STAT(rx_bytes), -1 },
1264 { "tx_bytes", DEV_STAT(tx_bytes), -1 },
1265 { "rx_errors", DEV_STAT(rx_errors), -1 },
1266 { "tx_errors", DEV_STAT(tx_errors), -1 },
1267 { "rx_dropped", DEV_STAT(rx_dropped), -1 },
1268 { "tx_dropped", DEV_STAT(tx_dropped), -1 },
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001269
1270 { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETH_MIB_RX_GD_OCTETS},
1271 { "rx_good_pkts", GEN_STAT(mib.rx_gd_pkts), ETH_MIB_RX_GD_PKTS },
1272 { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETH_MIB_RX_BRDCAST },
1273 { "rx_multicast", GEN_STAT(mib.rx_mult), ETH_MIB_RX_MULT },
1274 { "rx_64_octets", GEN_STAT(mib.rx_64), ETH_MIB_RX_64 },
1275 { "rx_65_127_oct", GEN_STAT(mib.rx_65_127), ETH_MIB_RX_65_127 },
1276 { "rx_128_255_oct", GEN_STAT(mib.rx_128_255), ETH_MIB_RX_128_255 },
1277 { "rx_256_511_oct", GEN_STAT(mib.rx_256_511), ETH_MIB_RX_256_511 },
1278 { "rx_512_1023_oct", GEN_STAT(mib.rx_512_1023), ETH_MIB_RX_512_1023 },
1279 { "rx_1024_max_oct", GEN_STAT(mib.rx_1024_max), ETH_MIB_RX_1024_MAX },
1280 { "rx_jabber", GEN_STAT(mib.rx_jab), ETH_MIB_RX_JAB },
1281 { "rx_oversize", GEN_STAT(mib.rx_ovr), ETH_MIB_RX_OVR },
1282 { "rx_fragment", GEN_STAT(mib.rx_frag), ETH_MIB_RX_FRAG },
1283 { "rx_dropped", GEN_STAT(mib.rx_drop), ETH_MIB_RX_DROP },
1284 { "rx_crc_align", GEN_STAT(mib.rx_crc_align), ETH_MIB_RX_CRC_ALIGN },
1285 { "rx_undersize", GEN_STAT(mib.rx_und), ETH_MIB_RX_UND },
1286 { "rx_crc", GEN_STAT(mib.rx_crc), ETH_MIB_RX_CRC },
1287 { "rx_align", GEN_STAT(mib.rx_align), ETH_MIB_RX_ALIGN },
1288 { "rx_symbol_error", GEN_STAT(mib.rx_sym), ETH_MIB_RX_SYM },
1289 { "rx_pause", GEN_STAT(mib.rx_pause), ETH_MIB_RX_PAUSE },
1290 { "rx_control", GEN_STAT(mib.rx_cntrl), ETH_MIB_RX_CNTRL },
1291
1292 { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETH_MIB_TX_GD_OCTETS },
1293 { "tx_good_pkts", GEN_STAT(mib.tx_gd_pkts), ETH_MIB_TX_GD_PKTS },
1294 { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETH_MIB_TX_BRDCAST },
1295 { "tx_multicast", GEN_STAT(mib.tx_mult), ETH_MIB_TX_MULT },
1296 { "tx_64_oct", GEN_STAT(mib.tx_64), ETH_MIB_TX_64 },
1297 { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETH_MIB_TX_65_127 },
1298 { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETH_MIB_TX_128_255 },
1299 { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETH_MIB_TX_256_511 },
1300 { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETH_MIB_TX_512_1023},
1301 { "tx_1024_max_oct", GEN_STAT(mib.tx_1024_max), ETH_MIB_TX_1024_MAX },
1302 { "tx_jabber", GEN_STAT(mib.tx_jab), ETH_MIB_TX_JAB },
1303 { "tx_oversize", GEN_STAT(mib.tx_ovr), ETH_MIB_TX_OVR },
1304 { "tx_fragment", GEN_STAT(mib.tx_frag), ETH_MIB_TX_FRAG },
1305 { "tx_underrun", GEN_STAT(mib.tx_underrun), ETH_MIB_TX_UNDERRUN },
1306 { "tx_collisions", GEN_STAT(mib.tx_col), ETH_MIB_TX_COL },
1307 { "tx_single_collision", GEN_STAT(mib.tx_1_col), ETH_MIB_TX_1_COL },
1308 { "tx_multiple_collision", GEN_STAT(mib.tx_m_col), ETH_MIB_TX_M_COL },
1309 { "tx_excess_collision", GEN_STAT(mib.tx_ex_col), ETH_MIB_TX_EX_COL },
1310 { "tx_late_collision", GEN_STAT(mib.tx_late), ETH_MIB_TX_LATE },
1311 { "tx_deferred", GEN_STAT(mib.tx_def), ETH_MIB_TX_DEF },
1312 { "tx_carrier_sense", GEN_STAT(mib.tx_crs), ETH_MIB_TX_CRS },
1313 { "tx_pause", GEN_STAT(mib.tx_pause), ETH_MIB_TX_PAUSE },
1314
1315};
1316
Tobias Klauser6afc0d72014-04-23 19:42:50 +02001317#define BCM_ENET_STATS_LEN ARRAY_SIZE(bcm_enet_gstrings_stats)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001318
1319static const u32 unused_mib_regs[] = {
1320 ETH_MIB_TX_ALL_OCTETS,
1321 ETH_MIB_TX_ALL_PKTS,
1322 ETH_MIB_RX_ALL_OCTETS,
1323 ETH_MIB_RX_ALL_PKTS,
1324};
1325
1326
1327static void bcm_enet_get_drvinfo(struct net_device *netdev,
1328 struct ethtool_drvinfo *drvinfo)
1329{
Jiri Pirko7826d432013-01-06 00:44:26 +00001330 strlcpy(drvinfo->driver, bcm_enet_driver_name, sizeof(drvinfo->driver));
1331 strlcpy(drvinfo->version, bcm_enet_driver_version,
1332 sizeof(drvinfo->version));
1333 strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
1334 strlcpy(drvinfo->bus_info, "bcm63xx", sizeof(drvinfo->bus_info));
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001335}
1336
Florian Fainellia3f92ee2009-12-15 06:45:06 +00001337static int bcm_enet_get_sset_count(struct net_device *netdev,
1338 int string_set)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001339{
Florian Fainellia3f92ee2009-12-15 06:45:06 +00001340 switch (string_set) {
1341 case ETH_SS_STATS:
1342 return BCM_ENET_STATS_LEN;
1343 default:
1344 return -EINVAL;
1345 }
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001346}
1347
1348static void bcm_enet_get_strings(struct net_device *netdev,
1349 u32 stringset, u8 *data)
1350{
1351 int i;
1352
1353 switch (stringset) {
1354 case ETH_SS_STATS:
1355 for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
1356 memcpy(data + i * ETH_GSTRING_LEN,
1357 bcm_enet_gstrings_stats[i].stat_string,
1358 ETH_GSTRING_LEN);
1359 }
1360 break;
1361 }
1362}
1363
1364static void update_mib_counters(struct bcm_enet_priv *priv)
1365{
1366 int i;
1367
1368 for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
1369 const struct bcm_enet_stats *s;
1370 u32 val;
1371 char *p;
1372
1373 s = &bcm_enet_gstrings_stats[i];
1374 if (s->mib_reg == -1)
1375 continue;
1376
1377 val = enet_readl(priv, ENET_MIB_REG(s->mib_reg));
1378 p = (char *)priv + s->stat_offset;
1379
1380 if (s->sizeof_stat == sizeof(u64))
1381 *(u64 *)p += val;
1382 else
1383 *(u32 *)p += val;
1384 }
1385
1386 /* also empty unused mib counters to make sure mib counter
1387 * overflow interrupt is cleared */
1388 for (i = 0; i < ARRAY_SIZE(unused_mib_regs); i++)
1389 (void)enet_readl(priv, ENET_MIB_REG(unused_mib_regs[i]));
1390}
1391
1392static void bcm_enet_update_mib_counters_defer(struct work_struct *t)
1393{
1394 struct bcm_enet_priv *priv;
1395
1396 priv = container_of(t, struct bcm_enet_priv, mib_update_task);
1397 mutex_lock(&priv->mib_update_lock);
1398 update_mib_counters(priv);
1399 mutex_unlock(&priv->mib_update_lock);
1400
1401 /* reenable mib interrupt */
1402 if (netif_running(priv->net_dev))
1403 enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
1404}
1405
1406static void bcm_enet_get_ethtool_stats(struct net_device *netdev,
1407 struct ethtool_stats *stats,
1408 u64 *data)
1409{
1410 struct bcm_enet_priv *priv;
1411 int i;
1412
1413 priv = netdev_priv(netdev);
1414
1415 mutex_lock(&priv->mib_update_lock);
1416 update_mib_counters(priv);
1417
1418 for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
1419 const struct bcm_enet_stats *s;
1420 char *p;
1421
1422 s = &bcm_enet_gstrings_stats[i];
Eric Dumazetc32d83c2010-08-24 12:24:07 -07001423 if (s->mib_reg == -1)
1424 p = (char *)&netdev->stats;
1425 else
1426 p = (char *)priv;
1427 p += s->stat_offset;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001428 data[i] = (s->sizeof_stat == sizeof(u64)) ?
1429 *(u64 *)p : *(u32 *)p;
1430 }
1431 mutex_unlock(&priv->mib_update_lock);
1432}
1433
Maxime Bizon7260aac2013-06-04 22:53:33 +01001434static int bcm_enet_nway_reset(struct net_device *dev)
1435{
1436 struct bcm_enet_priv *priv;
1437
1438 priv = netdev_priv(dev);
Florian Fainelli42469bf2016-11-15 10:06:32 -08001439 if (priv->has_phy)
Florian Fainelli0fa1dfd2016-11-15 18:21:09 -08001440 return phy_ethtool_nway_reset(dev);
Maxime Bizon7260aac2013-06-04 22:53:33 +01001441
1442 return -EOPNOTSUPP;
1443}
1444
Philippe Reynes639cfa92016-09-18 16:59:07 +02001445static int bcm_enet_get_link_ksettings(struct net_device *dev,
1446 struct ethtool_link_ksettings *cmd)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001447{
1448 struct bcm_enet_priv *priv;
Philippe Reynes639cfa92016-09-18 16:59:07 +02001449 u32 supported, advertising;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001450
1451 priv = netdev_priv(dev);
1452
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001453 if (priv->has_phy) {
Philippe Reynes625eb862016-09-18 16:59:06 +02001454 if (!dev->phydev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001455 return -ENODEV;
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001456
1457 phy_ethtool_ksettings_get(dev->phydev, cmd);
1458
1459 return 0;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001460 } else {
Philippe Reynes639cfa92016-09-18 16:59:07 +02001461 cmd->base.autoneg = 0;
1462 cmd->base.speed = (priv->force_speed_100) ?
1463 SPEED_100 : SPEED_10;
1464 cmd->base.duplex = (priv->force_duplex_full) ?
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001465 DUPLEX_FULL : DUPLEX_HALF;
Philippe Reynes639cfa92016-09-18 16:59:07 +02001466 supported = ADVERTISED_10baseT_Half |
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001467 ADVERTISED_10baseT_Full |
1468 ADVERTISED_100baseT_Half |
1469 ADVERTISED_100baseT_Full;
Philippe Reynes639cfa92016-09-18 16:59:07 +02001470 advertising = 0;
1471 ethtool_convert_legacy_u32_to_link_mode(
1472 cmd->link_modes.supported, supported);
1473 ethtool_convert_legacy_u32_to_link_mode(
1474 cmd->link_modes.advertising, advertising);
1475 cmd->base.port = PORT_MII;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001476 }
1477 return 0;
1478}
1479
Philippe Reynes639cfa92016-09-18 16:59:07 +02001480static int bcm_enet_set_link_ksettings(struct net_device *dev,
1481 const struct ethtool_link_ksettings *cmd)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001482{
1483 struct bcm_enet_priv *priv;
1484
1485 priv = netdev_priv(dev);
1486 if (priv->has_phy) {
Philippe Reynes625eb862016-09-18 16:59:06 +02001487 if (!dev->phydev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001488 return -ENODEV;
Philippe Reynes639cfa92016-09-18 16:59:07 +02001489 return phy_ethtool_ksettings_set(dev->phydev, cmd);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001490 } else {
1491
Philippe Reynes639cfa92016-09-18 16:59:07 +02001492 if (cmd->base.autoneg ||
1493 (cmd->base.speed != SPEED_100 &&
1494 cmd->base.speed != SPEED_10) ||
1495 cmd->base.port != PORT_MII)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001496 return -EINVAL;
1497
Philippe Reynes639cfa92016-09-18 16:59:07 +02001498 priv->force_speed_100 =
1499 (cmd->base.speed == SPEED_100) ? 1 : 0;
1500 priv->force_duplex_full =
1501 (cmd->base.duplex == DUPLEX_FULL) ? 1 : 0;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001502
1503 if (netif_running(dev))
1504 bcm_enet_adjust_link(dev);
1505 return 0;
1506 }
1507}
1508
1509static void bcm_enet_get_ringparam(struct net_device *dev,
1510 struct ethtool_ringparam *ering)
1511{
1512 struct bcm_enet_priv *priv;
1513
1514 priv = netdev_priv(dev);
1515
1516 /* rx/tx ring is actually only limited by memory */
1517 ering->rx_max_pending = 8192;
1518 ering->tx_max_pending = 8192;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001519 ering->rx_pending = priv->rx_ring_size;
1520 ering->tx_pending = priv->tx_ring_size;
1521}
1522
1523static int bcm_enet_set_ringparam(struct net_device *dev,
1524 struct ethtool_ringparam *ering)
1525{
1526 struct bcm_enet_priv *priv;
1527 int was_running;
1528
1529 priv = netdev_priv(dev);
1530
1531 was_running = 0;
1532 if (netif_running(dev)) {
1533 bcm_enet_stop(dev);
1534 was_running = 1;
1535 }
1536
1537 priv->rx_ring_size = ering->rx_pending;
1538 priv->tx_ring_size = ering->tx_pending;
1539
1540 if (was_running) {
1541 int err;
1542
1543 err = bcm_enet_open(dev);
1544 if (err)
1545 dev_close(dev);
1546 else
1547 bcm_enet_set_multicast_list(dev);
1548 }
1549 return 0;
1550}
1551
1552static void bcm_enet_get_pauseparam(struct net_device *dev,
1553 struct ethtool_pauseparam *ecmd)
1554{
1555 struct bcm_enet_priv *priv;
1556
1557 priv = netdev_priv(dev);
1558 ecmd->autoneg = priv->pause_auto;
1559 ecmd->rx_pause = priv->pause_rx;
1560 ecmd->tx_pause = priv->pause_tx;
1561}
1562
1563static int bcm_enet_set_pauseparam(struct net_device *dev,
1564 struct ethtool_pauseparam *ecmd)
1565{
1566 struct bcm_enet_priv *priv;
1567
1568 priv = netdev_priv(dev);
1569
1570 if (priv->has_phy) {
1571 if (ecmd->autoneg && (ecmd->rx_pause != ecmd->tx_pause)) {
1572 /* asymetric pause mode not supported,
1573 * actually possible but integrated PHY has RO
1574 * asym_pause bit */
1575 return -EINVAL;
1576 }
1577 } else {
1578 /* no pause autoneg on direct mii connection */
1579 if (ecmd->autoneg)
1580 return -EINVAL;
1581 }
1582
1583 priv->pause_auto = ecmd->autoneg;
1584 priv->pause_rx = ecmd->rx_pause;
1585 priv->pause_tx = ecmd->tx_pause;
1586
1587 return 0;
1588}
1589
stephen hemminger1aff0cb2012-01-05 19:10:24 +00001590static const struct ethtool_ops bcm_enet_ethtool_ops = {
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001591 .get_strings = bcm_enet_get_strings,
Florian Fainellia3f92ee2009-12-15 06:45:06 +00001592 .get_sset_count = bcm_enet_get_sset_count,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001593 .get_ethtool_stats = bcm_enet_get_ethtool_stats,
Maxime Bizon7260aac2013-06-04 22:53:33 +01001594 .nway_reset = bcm_enet_nway_reset,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001595 .get_drvinfo = bcm_enet_get_drvinfo,
1596 .get_link = ethtool_op_get_link,
1597 .get_ringparam = bcm_enet_get_ringparam,
1598 .set_ringparam = bcm_enet_set_ringparam,
1599 .get_pauseparam = bcm_enet_get_pauseparam,
1600 .set_pauseparam = bcm_enet_set_pauseparam,
Philippe Reynes639cfa92016-09-18 16:59:07 +02001601 .get_link_ksettings = bcm_enet_get_link_ksettings,
1602 .set_link_ksettings = bcm_enet_set_link_ksettings,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001603};
1604
1605static int bcm_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1606{
1607 struct bcm_enet_priv *priv;
1608
1609 priv = netdev_priv(dev);
1610 if (priv->has_phy) {
Philippe Reynes625eb862016-09-18 16:59:06 +02001611 if (!dev->phydev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001612 return -ENODEV;
Philippe Reynes625eb862016-09-18 16:59:06 +02001613 return phy_mii_ioctl(dev->phydev, rq, cmd);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001614 } else {
1615 struct mii_if_info mii;
1616
1617 mii.dev = dev;
1618 mii.mdio_read = bcm_enet_mdio_read_mii;
1619 mii.mdio_write = bcm_enet_mdio_write_mii;
1620 mii.phy_id = 0;
1621 mii.phy_id_mask = 0x3f;
1622 mii.reg_num_mask = 0x1f;
1623 return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
1624 }
1625}
1626
1627/*
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001628 * adjust mtu, can't be called while device is running
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001629 */
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001630static int bcm_enet_change_mtu(struct net_device *dev, int new_mtu)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001631{
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001632 struct bcm_enet_priv *priv = netdev_priv(dev);
1633 int actual_mtu = new_mtu;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001634
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001635 if (netif_running(dev))
1636 return -EBUSY;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001637
1638 /* add ethernet header + vlan tag size */
1639 actual_mtu += VLAN_ETH_HLEN;
1640
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001641 /*
1642 * setup maximum size before we get overflow mark in
1643 * descriptor, note that this will not prevent reception of
1644 * big frames, they will be split into multiple buffers
1645 * anyway
1646 */
1647 priv->hw_mtu = actual_mtu;
1648
1649 /*
1650 * align rx buffer size to dma burst len, account FCS since
1651 * it's appended
1652 */
1653 priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
Maxime Bizon6f00a022013-06-04 22:53:35 +01001654 priv->dma_maxburst * 4);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001655
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001656 dev->mtu = new_mtu;
1657 return 0;
1658}
1659
1660/*
1661 * preinit hardware to allow mii operation while device is down
1662 */
1663static void bcm_enet_hw_preinit(struct bcm_enet_priv *priv)
1664{
1665 u32 val;
1666 int limit;
1667
1668 /* make sure mac is disabled */
1669 bcm_enet_disable_mac(priv);
1670
1671 /* soft reset mac */
1672 val = ENET_CTL_SRESET_MASK;
1673 enet_writel(priv, val, ENET_CTL_REG);
1674 wmb();
1675
1676 limit = 1000;
1677 do {
1678 val = enet_readl(priv, ENET_CTL_REG);
1679 if (!(val & ENET_CTL_SRESET_MASK))
1680 break;
1681 udelay(1);
1682 } while (limit--);
1683
1684 /* select correct mii interface */
1685 val = enet_readl(priv, ENET_CTL_REG);
1686 if (priv->use_external_mii)
1687 val |= ENET_CTL_EPHYSEL_MASK;
1688 else
1689 val &= ~ENET_CTL_EPHYSEL_MASK;
1690 enet_writel(priv, val, ENET_CTL_REG);
1691
1692 /* turn on mdc clock */
1693 enet_writel(priv, (0x1f << ENET_MIISC_MDCFREQDIV_SHIFT) |
1694 ENET_MIISC_PREAMBLEEN_MASK, ENET_MIISC_REG);
1695
1696 /* set mib counters to self-clear when read */
1697 val = enet_readl(priv, ENET_MIBCTL_REG);
1698 val |= ENET_MIBCTL_RDCLEAR_MASK;
1699 enet_writel(priv, val, ENET_MIBCTL_REG);
1700}
1701
1702static const struct net_device_ops bcm_enet_ops = {
1703 .ndo_open = bcm_enet_open,
1704 .ndo_stop = bcm_enet_stop,
1705 .ndo_start_xmit = bcm_enet_start_xmit,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001706 .ndo_set_mac_address = bcm_enet_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001707 .ndo_set_rx_mode = bcm_enet_set_multicast_list,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001708 .ndo_do_ioctl = bcm_enet_ioctl,
1709 .ndo_change_mtu = bcm_enet_change_mtu,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001710};
1711
1712/*
1713 * allocate netdevice, request register memory and register device.
1714 */
Bill Pemberton047fc562012-12-03 09:24:23 -05001715static int bcm_enet_probe(struct platform_device *pdev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001716{
1717 struct bcm_enet_priv *priv;
1718 struct net_device *dev;
1719 struct bcm63xx_enet_platform_data *pd;
1720 struct resource *res_mem, *res_irq, *res_irq_rx, *res_irq_tx;
1721 struct mii_bus *bus;
1722 const char *clk_name;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001723 int i, ret;
1724
1725 /* stop if shared driver failed, assume driver->probe will be
1726 * called in the same order we register devices (correct ?) */
Maxime Bizon0ae99b52013-06-04 22:53:34 +01001727 if (!bcm_enet_shared_base[0])
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001728 return -ENODEV;
1729
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001730 res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1731 res_irq_rx = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
1732 res_irq_tx = platform_get_resource(pdev, IORESOURCE_IRQ, 2);
Julia Lawallf607e0592013-08-19 13:20:39 +02001733 if (!res_irq || !res_irq_rx || !res_irq_tx)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001734 return -ENODEV;
1735
1736 ret = 0;
1737 dev = alloc_etherdev(sizeof(*priv));
1738 if (!dev)
1739 return -ENOMEM;
1740 priv = netdev_priv(dev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001741
Maxime Bizon6f00a022013-06-04 22:53:35 +01001742 priv->enet_is_sw = false;
1743 priv->dma_maxburst = BCMENET_DMA_MAXBURST;
1744
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001745 ret = bcm_enet_change_mtu(dev, dev->mtu);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001746 if (ret)
1747 goto out;
1748
Julia Lawallf607e0592013-08-19 13:20:39 +02001749 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1750 priv->base = devm_ioremap_resource(&pdev->dev, res_mem);
1751 if (IS_ERR(priv->base)) {
1752 ret = PTR_ERR(priv->base);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001753 goto out;
1754 }
1755
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001756 dev->irq = priv->irq = res_irq->start;
1757 priv->irq_rx = res_irq_rx->start;
1758 priv->irq_tx = res_irq_tx->start;
1759 priv->mac_id = pdev->id;
1760
1761 /* get rx & tx dma channel id for this mac */
1762 if (priv->mac_id == 0) {
1763 priv->rx_chan = 0;
1764 priv->tx_chan = 1;
1765 clk_name = "enet0";
1766 } else {
1767 priv->rx_chan = 2;
1768 priv->tx_chan = 3;
1769 clk_name = "enet1";
1770 }
1771
1772 priv->mac_clk = clk_get(&pdev->dev, clk_name);
1773 if (IS_ERR(priv->mac_clk)) {
1774 ret = PTR_ERR(priv->mac_clk);
Jonas Gorski1c03da02013-03-10 03:57:47 +00001775 goto out;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001776 }
Jonas Gorski624e2d22013-03-10 03:57:49 +00001777 clk_prepare_enable(priv->mac_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001778
1779 /* initialize default and fetch platform data */
1780 priv->rx_ring_size = BCMENET_DEF_RX_DESC;
1781 priv->tx_ring_size = BCMENET_DEF_TX_DESC;
1782
Jingoo Hancf0e7792013-08-30 13:52:21 +09001783 pd = dev_get_platdata(&pdev->dev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001784 if (pd) {
1785 memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
1786 priv->has_phy = pd->has_phy;
1787 priv->phy_id = pd->phy_id;
1788 priv->has_phy_interrupt = pd->has_phy_interrupt;
1789 priv->phy_interrupt = pd->phy_interrupt;
1790 priv->use_external_mii = !pd->use_internal_phy;
1791 priv->pause_auto = pd->pause_auto;
1792 priv->pause_rx = pd->pause_rx;
1793 priv->pause_tx = pd->pause_tx;
1794 priv->force_duplex_full = pd->force_duplex_full;
1795 priv->force_speed_100 = pd->force_speed_100;
Florian Fainelli3dc64752013-06-12 20:53:05 +01001796 priv->dma_chan_en_mask = pd->dma_chan_en_mask;
1797 priv->dma_chan_int_mask = pd->dma_chan_int_mask;
1798 priv->dma_chan_width = pd->dma_chan_width;
1799 priv->dma_has_sram = pd->dma_has_sram;
1800 priv->dma_desc_shift = pd->dma_desc_shift;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001801 }
1802
1803 if (priv->mac_id == 0 && priv->has_phy && !priv->use_external_mii) {
1804 /* using internal PHY, enable clock */
1805 priv->phy_clk = clk_get(&pdev->dev, "ephy");
1806 if (IS_ERR(priv->phy_clk)) {
1807 ret = PTR_ERR(priv->phy_clk);
1808 priv->phy_clk = NULL;
1809 goto out_put_clk_mac;
1810 }
Jonas Gorski624e2d22013-03-10 03:57:49 +00001811 clk_prepare_enable(priv->phy_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001812 }
1813
1814 /* do minimal hardware init to be able to probe mii bus */
1815 bcm_enet_hw_preinit(priv);
1816
1817 /* MII bus registration */
1818 if (priv->has_phy) {
1819
1820 priv->mii_bus = mdiobus_alloc();
1821 if (!priv->mii_bus) {
1822 ret = -ENOMEM;
1823 goto out_uninit_hw;
1824 }
1825
1826 bus = priv->mii_bus;
1827 bus->name = "bcm63xx_enet MII bus";
1828 bus->parent = &pdev->dev;
1829 bus->priv = priv;
1830 bus->read = bcm_enet_mdio_read_phylib;
1831 bus->write = bcm_enet_mdio_write_phylib;
Florian Fainelli3e617502012-01-09 23:59:24 +00001832 sprintf(bus->id, "%s-%d", pdev->name, priv->mac_id);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001833
1834 /* only probe bus where we think the PHY is, because
1835 * the mdio read operation return 0 instead of 0xffff
1836 * if a slave is not present on hw */
1837 bus->phy_mask = ~(1 << priv->phy_id);
1838
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001839 if (priv->has_phy_interrupt)
1840 bus->irq[priv->phy_id] = priv->phy_interrupt;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001841
1842 ret = mdiobus_register(bus);
1843 if (ret) {
1844 dev_err(&pdev->dev, "unable to register mdio bus\n");
1845 goto out_free_mdio;
1846 }
1847 } else {
1848
1849 /* run platform code to initialize PHY device */
xypron.glpk@gmx.de323b15b2016-07-31 10:24:29 +02001850 if (pd && pd->mii_config &&
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001851 pd->mii_config(dev, 1, bcm_enet_mdio_read_mii,
1852 bcm_enet_mdio_write_mii)) {
1853 dev_err(&pdev->dev, "unable to configure mdio bus\n");
1854 goto out_uninit_hw;
1855 }
1856 }
1857
1858 spin_lock_init(&priv->rx_lock);
1859
1860 /* init rx timeout (used for oom) */
1861 init_timer(&priv->rx_timeout);
1862 priv->rx_timeout.function = bcm_enet_refill_rx_timer;
1863 priv->rx_timeout.data = (unsigned long)dev;
1864
1865 /* init the mib update lock&work */
1866 mutex_init(&priv->mib_update_lock);
1867 INIT_WORK(&priv->mib_update_task, bcm_enet_update_mib_counters_defer);
1868
1869 /* zero mib counters */
1870 for (i = 0; i < ENET_MIB_REG_COUNT; i++)
1871 enet_writel(priv, 0, ENET_MIB_REG(i));
1872
1873 /* register netdevice */
1874 dev->netdev_ops = &bcm_enet_ops;
1875 netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
1876
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001877 dev->ethtool_ops = &bcm_enet_ethtool_ops;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04001878 /* MTU range: 46 - 2028 */
1879 dev->min_mtu = ETH_ZLEN - ETH_HLEN;
1880 dev->max_mtu = BCMENET_MAX_MTU - VLAN_ETH_HLEN;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001881 SET_NETDEV_DEV(dev, &pdev->dev);
1882
1883 ret = register_netdev(dev);
1884 if (ret)
1885 goto out_unregister_mdio;
1886
1887 netif_carrier_off(dev);
1888 platform_set_drvdata(pdev, dev);
1889 priv->pdev = pdev;
1890 priv->net_dev = dev;
1891
1892 return 0;
1893
1894out_unregister_mdio:
Jonas Gorski2a80b5e2013-03-10 03:57:48 +00001895 if (priv->mii_bus)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001896 mdiobus_unregister(priv->mii_bus);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001897
1898out_free_mdio:
1899 if (priv->mii_bus)
1900 mdiobus_free(priv->mii_bus);
1901
1902out_uninit_hw:
1903 /* turn off mdc clock */
1904 enet_writel(priv, 0, ENET_MIISC_REG);
1905 if (priv->phy_clk) {
Jonas Gorski624e2d22013-03-10 03:57:49 +00001906 clk_disable_unprepare(priv->phy_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001907 clk_put(priv->phy_clk);
1908 }
1909
1910out_put_clk_mac:
Jonas Gorski624e2d22013-03-10 03:57:49 +00001911 clk_disable_unprepare(priv->mac_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001912 clk_put(priv->mac_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001913out:
1914 free_netdev(dev);
1915 return ret;
1916}
1917
1918
1919/*
1920 * exit func, stops hardware and unregisters netdevice
1921 */
Bill Pemberton047fc562012-12-03 09:24:23 -05001922static int bcm_enet_remove(struct platform_device *pdev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001923{
1924 struct bcm_enet_priv *priv;
1925 struct net_device *dev;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001926
1927 /* stop netdevice */
1928 dev = platform_get_drvdata(pdev);
1929 priv = netdev_priv(dev);
1930 unregister_netdev(dev);
1931
1932 /* turn off mdc clock */
1933 enet_writel(priv, 0, ENET_MIISC_REG);
1934
1935 if (priv->has_phy) {
1936 mdiobus_unregister(priv->mii_bus);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001937 mdiobus_free(priv->mii_bus);
1938 } else {
1939 struct bcm63xx_enet_platform_data *pd;
1940
Jingoo Hancf0e7792013-08-30 13:52:21 +09001941 pd = dev_get_platdata(&pdev->dev);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001942 if (pd && pd->mii_config)
1943 pd->mii_config(dev, 0, bcm_enet_mdio_read_mii,
1944 bcm_enet_mdio_write_mii);
1945 }
1946
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001947 /* disable hw block clocks */
1948 if (priv->phy_clk) {
Jonas Gorski624e2d22013-03-10 03:57:49 +00001949 clk_disable_unprepare(priv->phy_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001950 clk_put(priv->phy_clk);
1951 }
Jonas Gorski624e2d22013-03-10 03:57:49 +00001952 clk_disable_unprepare(priv->mac_clk);
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001953 clk_put(priv->mac_clk);
1954
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001955 free_netdev(dev);
1956 return 0;
1957}
1958
1959struct platform_driver bcm63xx_enet_driver = {
1960 .probe = bcm_enet_probe,
Bill Pemberton047fc562012-12-03 09:24:23 -05001961 .remove = bcm_enet_remove,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001962 .driver = {
1963 .name = "bcm63xx_enet",
1964 .owner = THIS_MODULE,
1965 },
1966};
1967
1968/*
Maxime Bizon6f00a022013-06-04 22:53:35 +01001969 * switch mii access callbacks
Maxime Bizon9b1fc552009-08-18 13:23:40 +01001970 */
Maxime Bizon6f00a022013-06-04 22:53:35 +01001971static int bcmenet_sw_mdio_read(struct bcm_enet_priv *priv,
1972 int ext, int phy_id, int location)
1973{
1974 u32 reg;
1975 int ret;
1976
1977 spin_lock_bh(&priv->enetsw_mdio_lock);
1978 enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
1979
1980 reg = ENETSW_MDIOC_RD_MASK |
1981 (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
1982 (location << ENETSW_MDIOC_REG_SHIFT);
1983
1984 if (ext)
1985 reg |= ENETSW_MDIOC_EXT_MASK;
1986
1987 enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
1988 udelay(50);
1989 ret = enetsw_readw(priv, ENETSW_MDIOD_REG);
1990 spin_unlock_bh(&priv->enetsw_mdio_lock);
1991 return ret;
1992}
1993
1994static void bcmenet_sw_mdio_write(struct bcm_enet_priv *priv,
1995 int ext, int phy_id, int location,
1996 uint16_t data)
1997{
1998 u32 reg;
1999
2000 spin_lock_bh(&priv->enetsw_mdio_lock);
2001 enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
2002
2003 reg = ENETSW_MDIOC_WR_MASK |
2004 (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
2005 (location << ENETSW_MDIOC_REG_SHIFT);
2006
2007 if (ext)
2008 reg |= ENETSW_MDIOC_EXT_MASK;
2009
2010 reg |= data;
2011
2012 enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
2013 udelay(50);
2014 spin_unlock_bh(&priv->enetsw_mdio_lock);
2015}
2016
2017static inline int bcm_enet_port_is_rgmii(int portid)
2018{
2019 return portid >= ENETSW_RGMII_PORT0;
2020}
2021
2022/*
2023 * enet sw PHY polling
2024 */
2025static void swphy_poll_timer(unsigned long data)
2026{
2027 struct bcm_enet_priv *priv = (struct bcm_enet_priv *)data;
2028 unsigned int i;
2029
2030 for (i = 0; i < priv->num_ports; i++) {
2031 struct bcm63xx_enetsw_port *port;
Simon Arlottaebd9942015-10-15 21:00:22 +01002032 int val, j, up, advertise, lpa, speed, duplex, media;
Maxime Bizon6f00a022013-06-04 22:53:35 +01002033 int external_phy = bcm_enet_port_is_rgmii(i);
2034 u8 override;
2035
2036 port = &priv->used_ports[i];
2037 if (!port->used)
2038 continue;
2039
2040 if (port->bypass_link)
2041 continue;
2042
2043 /* dummy read to clear */
2044 for (j = 0; j < 2; j++)
2045 val = bcmenet_sw_mdio_read(priv, external_phy,
2046 port->phy_id, MII_BMSR);
2047
2048 if (val == 0xffff)
2049 continue;
2050
2051 up = (val & BMSR_LSTATUS) ? 1 : 0;
2052 if (!(up ^ priv->sw_port_link[i]))
2053 continue;
2054
2055 priv->sw_port_link[i] = up;
2056
2057 /* link changed */
2058 if (!up) {
2059 dev_info(&priv->pdev->dev, "link DOWN on %s\n",
2060 port->name);
2061 enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
2062 ENETSW_PORTOV_REG(i));
2063 enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
2064 ENETSW_PTCTRL_TXDIS_MASK,
2065 ENETSW_PTCTRL_REG(i));
2066 continue;
2067 }
2068
2069 advertise = bcmenet_sw_mdio_read(priv, external_phy,
2070 port->phy_id, MII_ADVERTISE);
2071
2072 lpa = bcmenet_sw_mdio_read(priv, external_phy, port->phy_id,
2073 MII_LPA);
2074
Maxime Bizon6f00a022013-06-04 22:53:35 +01002075 /* figure out media and duplex from advertise and LPA values */
2076 media = mii_nway_result(lpa & advertise);
2077 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
Maxime Bizon6f00a022013-06-04 22:53:35 +01002078
Simon Arlottaebd9942015-10-15 21:00:22 +01002079 if (media & (ADVERTISE_100FULL | ADVERTISE_100HALF))
2080 speed = 100;
2081 else
2082 speed = 10;
2083
2084 if (val & BMSR_ESTATEN) {
2085 advertise = bcmenet_sw_mdio_read(priv, external_phy,
2086 port->phy_id, MII_CTRL1000);
2087
2088 lpa = bcmenet_sw_mdio_read(priv, external_phy,
2089 port->phy_id, MII_STAT1000);
2090
2091 if (advertise & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)
2092 && lpa & (LPA_1000FULL | LPA_1000HALF)) {
2093 speed = 1000;
2094 duplex = (lpa & LPA_1000FULL);
2095 }
Maxime Bizon6f00a022013-06-04 22:53:35 +01002096 }
2097
2098 dev_info(&priv->pdev->dev,
2099 "link UP on %s, %dMbps, %s-duplex\n",
2100 port->name, speed, duplex ? "full" : "half");
2101
2102 override = ENETSW_PORTOV_ENABLE_MASK |
2103 ENETSW_PORTOV_LINKUP_MASK;
2104
2105 if (speed == 1000)
2106 override |= ENETSW_IMPOV_1000_MASK;
2107 else if (speed == 100)
2108 override |= ENETSW_IMPOV_100_MASK;
2109 if (duplex)
2110 override |= ENETSW_IMPOV_FDX_MASK;
2111
2112 enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
2113 enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
2114 }
2115
2116 priv->swphy_poll.expires = jiffies + HZ;
2117 add_timer(&priv->swphy_poll);
2118}
2119
2120/*
2121 * open callback, allocate dma rings & buffers and start rx operation
2122 */
2123static int bcm_enetsw_open(struct net_device *dev)
2124{
2125 struct bcm_enet_priv *priv;
2126 struct device *kdev;
2127 int i, ret;
2128 unsigned int size;
2129 void *p;
2130 u32 val;
2131
2132 priv = netdev_priv(dev);
2133 kdev = &priv->pdev->dev;
2134
2135 /* mask all interrupts and request them */
Florian Fainelli3dc64752013-06-12 20:53:05 +01002136 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
2137 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002138
2139 ret = request_irq(priv->irq_rx, bcm_enet_isr_dma,
Michael Opdenackerdf9f1b92013-09-07 08:56:50 +02002140 0, dev->name, dev);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002141 if (ret)
2142 goto out_freeirq;
2143
2144 if (priv->irq_tx != -1) {
2145 ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
Michael Opdenackerdf9f1b92013-09-07 08:56:50 +02002146 0, dev->name, dev);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002147 if (ret)
2148 goto out_freeirq_rx;
2149 }
2150
2151 /* allocate rx dma ring */
2152 size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
2153 p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
2154 if (!p) {
2155 dev_err(kdev, "cannot allocate rx ring %u\n", size);
2156 ret = -ENOMEM;
2157 goto out_freeirq_tx;
2158 }
2159
2160 memset(p, 0, size);
2161 priv->rx_desc_alloc_size = size;
2162 priv->rx_desc_cpu = p;
2163
2164 /* allocate tx dma ring */
2165 size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
2166 p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
2167 if (!p) {
2168 dev_err(kdev, "cannot allocate tx ring\n");
2169 ret = -ENOMEM;
2170 goto out_free_rx_ring;
2171 }
2172
2173 memset(p, 0, size);
2174 priv->tx_desc_alloc_size = size;
2175 priv->tx_desc_cpu = p;
2176
2177 priv->tx_skb = kzalloc(sizeof(struct sk_buff *) * priv->tx_ring_size,
2178 GFP_KERNEL);
2179 if (!priv->tx_skb) {
2180 dev_err(kdev, "cannot allocate rx skb queue\n");
2181 ret = -ENOMEM;
2182 goto out_free_tx_ring;
2183 }
2184
2185 priv->tx_desc_count = priv->tx_ring_size;
2186 priv->tx_dirty_desc = 0;
2187 priv->tx_curr_desc = 0;
2188 spin_lock_init(&priv->tx_lock);
2189
2190 /* init & fill rx ring with skbs */
2191 priv->rx_skb = kzalloc(sizeof(struct sk_buff *) * priv->rx_ring_size,
2192 GFP_KERNEL);
2193 if (!priv->rx_skb) {
2194 dev_err(kdev, "cannot allocate rx skb queue\n");
2195 ret = -ENOMEM;
2196 goto out_free_tx_skb;
2197 }
2198
2199 priv->rx_desc_count = 0;
2200 priv->rx_dirty_desc = 0;
2201 priv->rx_curr_desc = 0;
2202
2203 /* disable all ports */
2204 for (i = 0; i < priv->num_ports; i++) {
2205 enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
2206 ENETSW_PORTOV_REG(i));
2207 enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
2208 ENETSW_PTCTRL_TXDIS_MASK,
2209 ENETSW_PTCTRL_REG(i));
2210
2211 priv->sw_port_link[i] = 0;
2212 }
2213
2214 /* reset mib */
2215 val = enetsw_readb(priv, ENETSW_GMCR_REG);
2216 val |= ENETSW_GMCR_RST_MIB_MASK;
2217 enetsw_writeb(priv, val, ENETSW_GMCR_REG);
2218 mdelay(1);
2219 val &= ~ENETSW_GMCR_RST_MIB_MASK;
2220 enetsw_writeb(priv, val, ENETSW_GMCR_REG);
2221 mdelay(1);
2222
2223 /* force CPU port state */
2224 val = enetsw_readb(priv, ENETSW_IMPOV_REG);
2225 val |= ENETSW_IMPOV_FORCE_MASK | ENETSW_IMPOV_LINKUP_MASK;
2226 enetsw_writeb(priv, val, ENETSW_IMPOV_REG);
2227
2228 /* enable switch forward engine */
2229 val = enetsw_readb(priv, ENETSW_SWMODE_REG);
2230 val |= ENETSW_SWMODE_FWD_EN_MASK;
2231 enetsw_writeb(priv, val, ENETSW_SWMODE_REG);
2232
2233 /* enable jumbo on all ports */
2234 enetsw_writel(priv, 0x1ff, ENETSW_JMBCTL_PORT_REG);
2235 enetsw_writew(priv, 9728, ENETSW_JMBCTL_MAXSIZE_REG);
2236
2237 /* initialize flow control buffer allocation */
2238 enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
2239 ENETDMA_BUFALLOC_REG(priv->rx_chan));
2240
2241 if (bcm_enet_refill_rx(dev)) {
2242 dev_err(kdev, "cannot allocate rx skb queue\n");
2243 ret = -ENOMEM;
2244 goto out;
2245 }
2246
2247 /* write rx & tx ring addresses */
2248 enet_dmas_writel(priv, priv->rx_desc_dma,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002249 ENETDMAS_RSTART_REG, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002250 enet_dmas_writel(priv, priv->tx_desc_dma,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002251 ENETDMAS_RSTART_REG, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002252
2253 /* clear remaining state ram for rx & tx channel */
Florian Fainelli3dc64752013-06-12 20:53:05 +01002254 enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->rx_chan);
2255 enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG, priv->tx_chan);
2256 enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->rx_chan);
2257 enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG, priv->tx_chan);
2258 enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->rx_chan);
2259 enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002260
2261 /* set dma maximum burst len */
2262 enet_dmac_writel(priv, priv->dma_maxburst,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002263 ENETDMAC_MAXBURST, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002264 enet_dmac_writel(priv, priv->dma_maxburst,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002265 ENETDMAC_MAXBURST, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002266
2267 /* set flow control low/high threshold to 1/3 / 2/3 */
2268 val = priv->rx_ring_size / 3;
2269 enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
2270 val = (priv->rx_ring_size * 2) / 3;
2271 enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
2272
2273 /* all set, enable mac and interrupts, start dma engine and
2274 * kick rx dma channel
2275 */
2276 wmb();
2277 enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
2278 enet_dmac_writel(priv, ENETDMAC_CHANCFG_EN_MASK,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002279 ENETDMAC_CHANCFG, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002280
2281 /* watch "packet transferred" interrupt in rx and tx */
2282 enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002283 ENETDMAC_IR, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002284 enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002285 ENETDMAC_IR, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002286
2287 /* make sure we enable napi before rx interrupt */
2288 napi_enable(&priv->napi);
2289
2290 enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002291 ENETDMAC_IRMASK, priv->rx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002292 enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
Florian Fainelli3dc64752013-06-12 20:53:05 +01002293 ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002294
2295 netif_carrier_on(dev);
2296 netif_start_queue(dev);
2297
2298 /* apply override config for bypass_link ports here. */
2299 for (i = 0; i < priv->num_ports; i++) {
2300 struct bcm63xx_enetsw_port *port;
2301 u8 override;
2302 port = &priv->used_ports[i];
2303 if (!port->used)
2304 continue;
2305
2306 if (!port->bypass_link)
2307 continue;
2308
2309 override = ENETSW_PORTOV_ENABLE_MASK |
2310 ENETSW_PORTOV_LINKUP_MASK;
2311
2312 switch (port->force_speed) {
2313 case 1000:
2314 override |= ENETSW_IMPOV_1000_MASK;
2315 break;
2316 case 100:
2317 override |= ENETSW_IMPOV_100_MASK;
2318 break;
2319 case 10:
2320 break;
2321 default:
2322 pr_warn("invalid forced speed on port %s: assume 10\n",
2323 port->name);
2324 break;
2325 }
2326
2327 if (port->force_duplex_full)
2328 override |= ENETSW_IMPOV_FDX_MASK;
2329
2330
2331 enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
2332 enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
2333 }
2334
2335 /* start phy polling timer */
2336 init_timer(&priv->swphy_poll);
2337 priv->swphy_poll.function = swphy_poll_timer;
2338 priv->swphy_poll.data = (unsigned long)priv;
2339 priv->swphy_poll.expires = jiffies;
2340 add_timer(&priv->swphy_poll);
2341 return 0;
2342
2343out:
2344 for (i = 0; i < priv->rx_ring_size; i++) {
2345 struct bcm_enet_desc *desc;
2346
2347 if (!priv->rx_skb[i])
2348 continue;
2349
2350 desc = &priv->rx_desc_cpu[i];
2351 dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
2352 DMA_FROM_DEVICE);
2353 kfree_skb(priv->rx_skb[i]);
2354 }
2355 kfree(priv->rx_skb);
2356
2357out_free_tx_skb:
2358 kfree(priv->tx_skb);
2359
2360out_free_tx_ring:
2361 dma_free_coherent(kdev, priv->tx_desc_alloc_size,
2362 priv->tx_desc_cpu, priv->tx_desc_dma);
2363
2364out_free_rx_ring:
2365 dma_free_coherent(kdev, priv->rx_desc_alloc_size,
2366 priv->rx_desc_cpu, priv->rx_desc_dma);
2367
2368out_freeirq_tx:
2369 if (priv->irq_tx != -1)
2370 free_irq(priv->irq_tx, dev);
2371
2372out_freeirq_rx:
2373 free_irq(priv->irq_rx, dev);
2374
2375out_freeirq:
2376 return ret;
2377}
2378
2379/* stop callback */
2380static int bcm_enetsw_stop(struct net_device *dev)
2381{
2382 struct bcm_enet_priv *priv;
2383 struct device *kdev;
2384 int i;
2385
2386 priv = netdev_priv(dev);
2387 kdev = &priv->pdev->dev;
2388
2389 del_timer_sync(&priv->swphy_poll);
2390 netif_stop_queue(dev);
2391 napi_disable(&priv->napi);
2392 del_timer_sync(&priv->rx_timeout);
2393
2394 /* mask all interrupts */
Florian Fainelli3dc64752013-06-12 20:53:05 +01002395 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->rx_chan);
2396 enet_dmac_writel(priv, 0, ENETDMAC_IRMASK, priv->tx_chan);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002397
2398 /* disable dma & mac */
2399 bcm_enet_disable_dma(priv, priv->tx_chan);
2400 bcm_enet_disable_dma(priv, priv->rx_chan);
2401
2402 /* force reclaim of all tx buffers */
2403 bcm_enet_tx_reclaim(dev, 1);
2404
2405 /* free the rx skb ring */
2406 for (i = 0; i < priv->rx_ring_size; i++) {
2407 struct bcm_enet_desc *desc;
2408
2409 if (!priv->rx_skb[i])
2410 continue;
2411
2412 desc = &priv->rx_desc_cpu[i];
2413 dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
2414 DMA_FROM_DEVICE);
2415 kfree_skb(priv->rx_skb[i]);
2416 }
2417
2418 /* free remaining allocated memory */
2419 kfree(priv->rx_skb);
2420 kfree(priv->tx_skb);
2421 dma_free_coherent(kdev, priv->rx_desc_alloc_size,
2422 priv->rx_desc_cpu, priv->rx_desc_dma);
2423 dma_free_coherent(kdev, priv->tx_desc_alloc_size,
2424 priv->tx_desc_cpu, priv->tx_desc_dma);
2425 if (priv->irq_tx != -1)
2426 free_irq(priv->irq_tx, dev);
2427 free_irq(priv->irq_rx, dev);
2428
2429 return 0;
2430}
2431
2432/* try to sort out phy external status by walking the used_port field
2433 * in the bcm_enet_priv structure. in case the phy address is not
2434 * assigned to any physical port on the switch, assume it is external
2435 * (and yell at the user).
2436 */
2437static int bcm_enetsw_phy_is_external(struct bcm_enet_priv *priv, int phy_id)
2438{
2439 int i;
2440
2441 for (i = 0; i < priv->num_ports; ++i) {
2442 if (!priv->used_ports[i].used)
2443 continue;
2444 if (priv->used_ports[i].phy_id == phy_id)
2445 return bcm_enet_port_is_rgmii(i);
2446 }
2447
2448 printk_once(KERN_WARNING "bcm63xx_enet: could not find a used port with phy_id %i, assuming phy is external\n",
2449 phy_id);
2450 return 1;
2451}
2452
2453/* can't use bcmenet_sw_mdio_read directly as we need to sort out
2454 * external/internal status of the given phy_id first.
2455 */
2456static int bcm_enetsw_mii_mdio_read(struct net_device *dev, int phy_id,
2457 int location)
2458{
2459 struct bcm_enet_priv *priv;
2460
2461 priv = netdev_priv(dev);
2462 return bcmenet_sw_mdio_read(priv,
2463 bcm_enetsw_phy_is_external(priv, phy_id),
2464 phy_id, location);
2465}
2466
2467/* can't use bcmenet_sw_mdio_write directly as we need to sort out
2468 * external/internal status of the given phy_id first.
2469 */
2470static void bcm_enetsw_mii_mdio_write(struct net_device *dev, int phy_id,
2471 int location,
2472 int val)
2473{
2474 struct bcm_enet_priv *priv;
2475
2476 priv = netdev_priv(dev);
2477 bcmenet_sw_mdio_write(priv, bcm_enetsw_phy_is_external(priv, phy_id),
2478 phy_id, location, val);
2479}
2480
2481static int bcm_enetsw_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2482{
2483 struct mii_if_info mii;
2484
2485 mii.dev = dev;
2486 mii.mdio_read = bcm_enetsw_mii_mdio_read;
2487 mii.mdio_write = bcm_enetsw_mii_mdio_write;
2488 mii.phy_id = 0;
2489 mii.phy_id_mask = 0x3f;
2490 mii.reg_num_mask = 0x1f;
2491 return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
2492
2493}
2494
2495static const struct net_device_ops bcm_enetsw_ops = {
2496 .ndo_open = bcm_enetsw_open,
2497 .ndo_stop = bcm_enetsw_stop,
2498 .ndo_start_xmit = bcm_enet_start_xmit,
2499 .ndo_change_mtu = bcm_enet_change_mtu,
2500 .ndo_do_ioctl = bcm_enetsw_ioctl,
2501};
2502
2503
2504static const struct bcm_enet_stats bcm_enetsw_gstrings_stats[] = {
2505 { "rx_packets", DEV_STAT(rx_packets), -1 },
2506 { "tx_packets", DEV_STAT(tx_packets), -1 },
2507 { "rx_bytes", DEV_STAT(rx_bytes), -1 },
2508 { "tx_bytes", DEV_STAT(tx_bytes), -1 },
2509 { "rx_errors", DEV_STAT(rx_errors), -1 },
2510 { "tx_errors", DEV_STAT(tx_errors), -1 },
2511 { "rx_dropped", DEV_STAT(rx_dropped), -1 },
2512 { "tx_dropped", DEV_STAT(tx_dropped), -1 },
2513
2514 { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETHSW_MIB_RX_GD_OCT },
2515 { "tx_unicast", GEN_STAT(mib.tx_unicast), ETHSW_MIB_RX_BRDCAST },
2516 { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETHSW_MIB_RX_BRDCAST },
2517 { "tx_multicast", GEN_STAT(mib.tx_mult), ETHSW_MIB_RX_MULT },
2518 { "tx_64_octets", GEN_STAT(mib.tx_64), ETHSW_MIB_RX_64 },
2519 { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETHSW_MIB_RX_65_127 },
2520 { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETHSW_MIB_RX_128_255 },
2521 { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETHSW_MIB_RX_256_511 },
2522 { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETHSW_MIB_RX_512_1023},
2523 { "tx_1024_1522_oct", GEN_STAT(mib.tx_1024_max),
2524 ETHSW_MIB_RX_1024_1522 },
2525 { "tx_1523_2047_oct", GEN_STAT(mib.tx_1523_2047),
2526 ETHSW_MIB_RX_1523_2047 },
2527 { "tx_2048_4095_oct", GEN_STAT(mib.tx_2048_4095),
2528 ETHSW_MIB_RX_2048_4095 },
2529 { "tx_4096_8191_oct", GEN_STAT(mib.tx_4096_8191),
2530 ETHSW_MIB_RX_4096_8191 },
2531 { "tx_8192_9728_oct", GEN_STAT(mib.tx_8192_9728),
2532 ETHSW_MIB_RX_8192_9728 },
2533 { "tx_oversize", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR },
2534 { "tx_oversize_drop", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR_DISC },
2535 { "tx_dropped", GEN_STAT(mib.tx_drop), ETHSW_MIB_RX_DROP },
2536 { "tx_undersize", GEN_STAT(mib.tx_underrun), ETHSW_MIB_RX_UND },
2537 { "tx_pause", GEN_STAT(mib.tx_pause), ETHSW_MIB_RX_PAUSE },
2538
2539 { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETHSW_MIB_TX_ALL_OCT },
2540 { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETHSW_MIB_TX_BRDCAST },
2541 { "rx_multicast", GEN_STAT(mib.rx_mult), ETHSW_MIB_TX_MULT },
2542 { "rx_unicast", GEN_STAT(mib.rx_unicast), ETHSW_MIB_TX_MULT },
2543 { "rx_pause", GEN_STAT(mib.rx_pause), ETHSW_MIB_TX_PAUSE },
2544 { "rx_dropped", GEN_STAT(mib.rx_drop), ETHSW_MIB_TX_DROP_PKTS },
2545
2546};
2547
2548#define BCM_ENETSW_STATS_LEN \
2549 (sizeof(bcm_enetsw_gstrings_stats) / sizeof(struct bcm_enet_stats))
2550
2551static void bcm_enetsw_get_strings(struct net_device *netdev,
2552 u32 stringset, u8 *data)
2553{
2554 int i;
2555
2556 switch (stringset) {
2557 case ETH_SS_STATS:
2558 for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
2559 memcpy(data + i * ETH_GSTRING_LEN,
2560 bcm_enetsw_gstrings_stats[i].stat_string,
2561 ETH_GSTRING_LEN);
2562 }
2563 break;
2564 }
2565}
2566
2567static int bcm_enetsw_get_sset_count(struct net_device *netdev,
2568 int string_set)
2569{
2570 switch (string_set) {
2571 case ETH_SS_STATS:
2572 return BCM_ENETSW_STATS_LEN;
2573 default:
2574 return -EINVAL;
2575 }
2576}
2577
2578static void bcm_enetsw_get_drvinfo(struct net_device *netdev,
2579 struct ethtool_drvinfo *drvinfo)
2580{
2581 strncpy(drvinfo->driver, bcm_enet_driver_name, 32);
2582 strncpy(drvinfo->version, bcm_enet_driver_version, 32);
2583 strncpy(drvinfo->fw_version, "N/A", 32);
2584 strncpy(drvinfo->bus_info, "bcm63xx", 32);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002585}
2586
2587static void bcm_enetsw_get_ethtool_stats(struct net_device *netdev,
2588 struct ethtool_stats *stats,
2589 u64 *data)
2590{
2591 struct bcm_enet_priv *priv;
2592 int i;
2593
2594 priv = netdev_priv(netdev);
2595
2596 for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
2597 const struct bcm_enet_stats *s;
2598 u32 lo, hi;
2599 char *p;
2600 int reg;
2601
2602 s = &bcm_enetsw_gstrings_stats[i];
2603
2604 reg = s->mib_reg;
2605 if (reg == -1)
2606 continue;
2607
2608 lo = enetsw_readl(priv, ENETSW_MIB_REG(reg));
2609 p = (char *)priv + s->stat_offset;
2610
2611 if (s->sizeof_stat == sizeof(u64)) {
2612 hi = enetsw_readl(priv, ENETSW_MIB_REG(reg + 1));
2613 *(u64 *)p = ((u64)hi << 32 | lo);
2614 } else {
2615 *(u32 *)p = lo;
2616 }
2617 }
2618
2619 for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
2620 const struct bcm_enet_stats *s;
2621 char *p;
2622
2623 s = &bcm_enetsw_gstrings_stats[i];
2624
2625 if (s->mib_reg == -1)
2626 p = (char *)&netdev->stats + s->stat_offset;
2627 else
2628 p = (char *)priv + s->stat_offset;
2629
2630 data[i] = (s->sizeof_stat == sizeof(u64)) ?
2631 *(u64 *)p : *(u32 *)p;
2632 }
2633}
2634
2635static void bcm_enetsw_get_ringparam(struct net_device *dev,
2636 struct ethtool_ringparam *ering)
2637{
2638 struct bcm_enet_priv *priv;
2639
2640 priv = netdev_priv(dev);
2641
2642 /* rx/tx ring is actually only limited by memory */
2643 ering->rx_max_pending = 8192;
2644 ering->tx_max_pending = 8192;
2645 ering->rx_mini_max_pending = 0;
2646 ering->rx_jumbo_max_pending = 0;
2647 ering->rx_pending = priv->rx_ring_size;
2648 ering->tx_pending = priv->tx_ring_size;
2649}
2650
2651static int bcm_enetsw_set_ringparam(struct net_device *dev,
2652 struct ethtool_ringparam *ering)
2653{
2654 struct bcm_enet_priv *priv;
2655 int was_running;
2656
2657 priv = netdev_priv(dev);
2658
2659 was_running = 0;
2660 if (netif_running(dev)) {
2661 bcm_enetsw_stop(dev);
2662 was_running = 1;
2663 }
2664
2665 priv->rx_ring_size = ering->rx_pending;
2666 priv->tx_ring_size = ering->tx_pending;
2667
2668 if (was_running) {
2669 int err;
2670
2671 err = bcm_enetsw_open(dev);
2672 if (err)
2673 dev_close(dev);
2674 }
2675 return 0;
2676}
2677
2678static struct ethtool_ops bcm_enetsw_ethtool_ops = {
2679 .get_strings = bcm_enetsw_get_strings,
2680 .get_sset_count = bcm_enetsw_get_sset_count,
2681 .get_ethtool_stats = bcm_enetsw_get_ethtool_stats,
2682 .get_drvinfo = bcm_enetsw_get_drvinfo,
2683 .get_ringparam = bcm_enetsw_get_ringparam,
2684 .set_ringparam = bcm_enetsw_set_ringparam,
2685};
2686
2687/* allocate netdevice, request register memory and register device. */
2688static int bcm_enetsw_probe(struct platform_device *pdev)
2689{
2690 struct bcm_enet_priv *priv;
2691 struct net_device *dev;
2692 struct bcm63xx_enetsw_platform_data *pd;
2693 struct resource *res_mem;
2694 int ret, irq_rx, irq_tx;
2695
2696 /* stop if shared driver failed, assume driver->probe will be
2697 * called in the same order we register devices (correct ?)
2698 */
2699 if (!bcm_enet_shared_base[0])
2700 return -ENODEV;
2701
2702 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2703 irq_rx = platform_get_irq(pdev, 0);
2704 irq_tx = platform_get_irq(pdev, 1);
2705 if (!res_mem || irq_rx < 0)
2706 return -ENODEV;
2707
2708 ret = 0;
2709 dev = alloc_etherdev(sizeof(*priv));
2710 if (!dev)
2711 return -ENOMEM;
2712 priv = netdev_priv(dev);
2713 memset(priv, 0, sizeof(*priv));
2714
2715 /* initialize default and fetch platform data */
2716 priv->enet_is_sw = true;
2717 priv->irq_rx = irq_rx;
2718 priv->irq_tx = irq_tx;
2719 priv->rx_ring_size = BCMENET_DEF_RX_DESC;
2720 priv->tx_ring_size = BCMENET_DEF_TX_DESC;
2721 priv->dma_maxburst = BCMENETSW_DMA_MAXBURST;
2722
Jingoo Hancf0e7792013-08-30 13:52:21 +09002723 pd = dev_get_platdata(&pdev->dev);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002724 if (pd) {
2725 memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
2726 memcpy(priv->used_ports, pd->used_ports,
2727 sizeof(pd->used_ports));
2728 priv->num_ports = pd->num_ports;
Florian Fainelli3dc64752013-06-12 20:53:05 +01002729 priv->dma_has_sram = pd->dma_has_sram;
2730 priv->dma_chan_en_mask = pd->dma_chan_en_mask;
2731 priv->dma_chan_int_mask = pd->dma_chan_int_mask;
2732 priv->dma_chan_width = pd->dma_chan_width;
Maxime Bizon6f00a022013-06-04 22:53:35 +01002733 }
2734
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04002735 ret = bcm_enet_change_mtu(dev, dev->mtu);
Maxime Bizon6f00a022013-06-04 22:53:35 +01002736 if (ret)
2737 goto out;
2738
2739 if (!request_mem_region(res_mem->start, resource_size(res_mem),
2740 "bcm63xx_enetsw")) {
2741 ret = -EBUSY;
2742 goto out;
2743 }
2744
2745 priv->base = ioremap(res_mem->start, resource_size(res_mem));
2746 if (priv->base == NULL) {
2747 ret = -ENOMEM;
2748 goto out_release_mem;
2749 }
2750
2751 priv->mac_clk = clk_get(&pdev->dev, "enetsw");
2752 if (IS_ERR(priv->mac_clk)) {
2753 ret = PTR_ERR(priv->mac_clk);
2754 goto out_unmap;
2755 }
2756 clk_enable(priv->mac_clk);
2757
2758 priv->rx_chan = 0;
2759 priv->tx_chan = 1;
2760 spin_lock_init(&priv->rx_lock);
2761
2762 /* init rx timeout (used for oom) */
2763 init_timer(&priv->rx_timeout);
2764 priv->rx_timeout.function = bcm_enet_refill_rx_timer;
2765 priv->rx_timeout.data = (unsigned long)dev;
2766
2767 /* register netdevice */
2768 dev->netdev_ops = &bcm_enetsw_ops;
2769 netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002770 dev->ethtool_ops = &bcm_enetsw_ethtool_ops;
Maxime Bizon6f00a022013-06-04 22:53:35 +01002771 SET_NETDEV_DEV(dev, &pdev->dev);
2772
2773 spin_lock_init(&priv->enetsw_mdio_lock);
2774
2775 ret = register_netdev(dev);
2776 if (ret)
2777 goto out_put_clk;
2778
2779 netif_carrier_off(dev);
2780 platform_set_drvdata(pdev, dev);
2781 priv->pdev = pdev;
2782 priv->net_dev = dev;
2783
2784 return 0;
2785
2786out_put_clk:
2787 clk_put(priv->mac_clk);
2788
2789out_unmap:
2790 iounmap(priv->base);
2791
2792out_release_mem:
2793 release_mem_region(res_mem->start, resource_size(res_mem));
2794out:
2795 free_netdev(dev);
2796 return ret;
2797}
2798
2799
2800/* exit func, stops hardware and unregisters netdevice */
2801static int bcm_enetsw_remove(struct platform_device *pdev)
2802{
2803 struct bcm_enet_priv *priv;
2804 struct net_device *dev;
2805 struct resource *res;
2806
2807 /* stop netdevice */
2808 dev = platform_get_drvdata(pdev);
2809 priv = netdev_priv(dev);
2810 unregister_netdev(dev);
2811
2812 /* release device resources */
2813 iounmap(priv->base);
2814 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2815 release_mem_region(res->start, resource_size(res));
2816
Maxime Bizon6f00a022013-06-04 22:53:35 +01002817 free_netdev(dev);
2818 return 0;
2819}
2820
2821struct platform_driver bcm63xx_enetsw_driver = {
2822 .probe = bcm_enetsw_probe,
2823 .remove = bcm_enetsw_remove,
2824 .driver = {
2825 .name = "bcm63xx_enetsw",
2826 .owner = THIS_MODULE,
2827 },
2828};
2829
2830/* reserve & remap memory space shared between all macs */
Bill Pemberton047fc562012-12-03 09:24:23 -05002831static int bcm_enet_shared_probe(struct platform_device *pdev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002832{
2833 struct resource *res;
Maxime Bizon0ae99b52013-06-04 22:53:34 +01002834 void __iomem *p[3];
2835 unsigned int i;
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002836
Maxime Bizon0ae99b52013-06-04 22:53:34 +01002837 memset(bcm_enet_shared_base, 0, sizeof(bcm_enet_shared_base));
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002838
Maxime Bizon0ae99b52013-06-04 22:53:34 +01002839 for (i = 0; i < 3; i++) {
2840 res = platform_get_resource(pdev, IORESOURCE_MEM, i);
2841 p[i] = devm_ioremap_resource(&pdev->dev, res);
Wei Yongjun646093a2013-06-19 10:32:32 +08002842 if (IS_ERR(p[i]))
2843 return PTR_ERR(p[i]);
Maxime Bizon0ae99b52013-06-04 22:53:34 +01002844 }
2845
2846 memcpy(bcm_enet_shared_base, p, sizeof(bcm_enet_shared_base));
Jonas Gorski1c03da02013-03-10 03:57:47 +00002847
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002848 return 0;
2849}
2850
Bill Pemberton047fc562012-12-03 09:24:23 -05002851static int bcm_enet_shared_remove(struct platform_device *pdev)
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002852{
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002853 return 0;
2854}
2855
Maxime Bizon6f00a022013-06-04 22:53:35 +01002856/* this "shared" driver is needed because both macs share a single
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002857 * address space
2858 */
2859struct platform_driver bcm63xx_enet_shared_driver = {
2860 .probe = bcm_enet_shared_probe,
Bill Pemberton047fc562012-12-03 09:24:23 -05002861 .remove = bcm_enet_shared_remove,
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002862 .driver = {
2863 .name = "bcm63xx_enet_shared",
2864 .owner = THIS_MODULE,
2865 },
2866};
2867
Thierry Reding0d1c7442015-12-02 17:30:27 +01002868static struct platform_driver * const drivers[] = {
2869 &bcm63xx_enet_shared_driver,
2870 &bcm63xx_enet_driver,
2871 &bcm63xx_enetsw_driver,
2872};
2873
Maxime Bizon6f00a022013-06-04 22:53:35 +01002874/* entry point */
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002875static int __init bcm_enet_init(void)
2876{
Thierry Reding0d1c7442015-12-02 17:30:27 +01002877 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002878}
2879
2880static void __exit bcm_enet_exit(void)
2881{
Thierry Reding0d1c7442015-12-02 17:30:27 +01002882 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Maxime Bizon9b1fc552009-08-18 13:23:40 +01002883}
2884
2885
2886module_init(bcm_enet_init);
2887module_exit(bcm_enet_exit);
2888
2889MODULE_DESCRIPTION("BCM63xx internal ethernet mac driver");
2890MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
2891MODULE_LICENSE("GPL");