Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3 | * Copyright © 2006-2008,2010 Intel Corporation |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 23 | * DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | * Authors: |
| 26 | * Eric Anholt <eric@anholt.net> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 27 | * Chris Wilson <chris@chris-wilson.co.uk> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 28 | */ |
| 29 | #include <linux/i2c.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c-algo-bit.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 31 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 33 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include "i915_drv.h" |
| 36 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 37 | struct gmbus_port { |
| 38 | const char *name; |
| 39 | int reg; |
| 40 | }; |
| 41 | |
| 42 | static const struct gmbus_port gmbus_ports[] = { |
| 43 | { "ssc", GPIOB }, |
| 44 | { "vga", GPIOA }, |
| 45 | { "panel", GPIOC }, |
| 46 | { "dpc", GPIOD }, |
| 47 | { "dpb", GPIOE }, |
| 48 | { "dpd", GPIOF }, |
| 49 | }; |
| 50 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 51 | /* Intel GPIO access functions */ |
| 52 | |
Jean Delvare | 1849ecb | 2012-01-28 11:07:09 +0100 | [diff] [blame] | 53 | #define I2C_RISEFALL_TIME 10 |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 54 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 55 | static inline struct intel_gmbus * |
| 56 | to_intel_gmbus(struct i2c_adapter *i2c) |
| 57 | { |
| 58 | return container_of(i2c, struct intel_gmbus, adapter); |
| 59 | } |
| 60 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 61 | void |
| 62 | intel_i2c_reset(struct drm_device *dev) |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 63 | { |
| 64 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 65 | I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 66 | I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable) |
| 70 | { |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 71 | u32 val; |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 72 | |
| 73 | /* When using bit bashing for I2C, this bit needs to be set to 1 */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 74 | if (!IS_PINEVIEW(dev_priv->dev)) |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 75 | return; |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 76 | |
| 77 | val = I915_READ(DSPCLK_GATE_D); |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 78 | if (enable) |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 79 | val |= DPCUNIT_CLOCK_GATE_DISABLE; |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 80 | else |
Chris Wilson | b222f26 | 2010-09-11 21:48:25 +0100 | [diff] [blame] | 81 | val &= ~DPCUNIT_CLOCK_GATE_DISABLE; |
| 82 | I915_WRITE(DSPCLK_GATE_D, val); |
Shaohua Li | 0ba0e9e | 2009-04-07 11:02:28 +0800 | [diff] [blame] | 83 | } |
| 84 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 85 | static u32 get_reserved(struct intel_gmbus *bus) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 86 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 87 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 88 | struct drm_device *dev = dev_priv->dev; |
| 89 | u32 reserved = 0; |
| 90 | |
| 91 | /* On most chips, these bits must be preserved in software. */ |
| 92 | if (!IS_I830(dev) && !IS_845G(dev)) |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 93 | reserved = I915_READ_NOTRACE(bus->gpio_reg) & |
Yuanhan Liu | db5e417 | 2010-11-08 09:58:16 +0000 | [diff] [blame] | 94 | (GPIO_DATA_PULLUP_DISABLE | |
| 95 | GPIO_CLOCK_PULLUP_DISABLE); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 96 | |
| 97 | return reserved; |
| 98 | } |
| 99 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 100 | static int get_clock(void *data) |
| 101 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 102 | struct intel_gmbus *bus = data; |
| 103 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 104 | u32 reserved = get_reserved(bus); |
| 105 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK); |
| 106 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved); |
| 107 | return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | static int get_data(void *data) |
| 111 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 112 | struct intel_gmbus *bus = data; |
| 113 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 114 | u32 reserved = get_reserved(bus); |
| 115 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK); |
| 116 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved); |
| 117 | return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | static void set_clock(void *data, int state_high) |
| 121 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 122 | struct intel_gmbus *bus = data; |
| 123 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 124 | u32 reserved = get_reserved(bus); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 125 | u32 clock_bits; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 126 | |
| 127 | if (state_high) |
| 128 | clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK; |
| 129 | else |
| 130 | clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK | |
| 131 | GPIO_CLOCK_VAL_MASK; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 132 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 133 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits); |
| 134 | POSTING_READ(bus->gpio_reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | static void set_data(void *data, int state_high) |
| 138 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 139 | struct intel_gmbus *bus = data; |
| 140 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 141 | u32 reserved = get_reserved(bus); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 142 | u32 data_bits; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 143 | |
| 144 | if (state_high) |
| 145 | data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK; |
| 146 | else |
| 147 | data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK | |
| 148 | GPIO_DATA_VAL_MASK; |
| 149 | |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 150 | I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits); |
| 151 | POSTING_READ(bus->gpio_reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 152 | } |
| 153 | |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 154 | static int |
| 155 | intel_gpio_pre_xfer(struct i2c_adapter *adapter) |
| 156 | { |
| 157 | struct intel_gmbus *bus = container_of(adapter, |
| 158 | struct intel_gmbus, |
| 159 | adapter); |
| 160 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 161 | |
| 162 | intel_i2c_reset(dev_priv->dev); |
| 163 | intel_i2c_quirk_set(dev_priv, true); |
| 164 | set_data(bus, 1); |
| 165 | set_clock(bus, 1); |
| 166 | udelay(I2C_RISEFALL_TIME); |
| 167 | return 0; |
| 168 | } |
| 169 | |
| 170 | static void |
| 171 | intel_gpio_post_xfer(struct i2c_adapter *adapter) |
| 172 | { |
| 173 | struct intel_gmbus *bus = container_of(adapter, |
| 174 | struct intel_gmbus, |
| 175 | adapter); |
| 176 | struct drm_i915_private *dev_priv = bus->dev_priv; |
| 177 | |
| 178 | set_data(bus, 1); |
| 179 | set_clock(bus, 1); |
| 180 | intel_i2c_quirk_set(dev_priv, false); |
| 181 | } |
| 182 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 183 | static void |
Daniel Vetter | f6f808c | 2012-02-14 18:58:49 +0100 | [diff] [blame] | 184 | intel_gpio_setup(struct intel_gmbus *bus, u32 pin) |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 185 | { |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 186 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 187 | struct i2c_algo_bit_data *algo; |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 188 | |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 189 | algo = &bus->bit_algo; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 190 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 191 | /* -1 to map pin pair to gmbus index */ |
| 192 | bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 193 | |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 194 | bus->adapter.algo_data = algo; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 195 | algo->setsda = set_data; |
| 196 | algo->setscl = set_clock; |
| 197 | algo->getsda = get_data; |
| 198 | algo->getscl = get_clock; |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 199 | algo->pre_xfer = intel_gpio_pre_xfer; |
| 200 | algo->post_xfer = intel_gpio_post_xfer; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 201 | algo->udelay = I2C_RISEFALL_TIME; |
| 202 | algo->timeout = usecs_to_jiffies(2200); |
| 203 | algo->data = bus; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 204 | } |
| 205 | |
Jiri Kosina | c12aba5 | 2013-03-19 09:56:57 +0100 | [diff] [blame] | 206 | /* |
| 207 | * gmbus on gen4 seems to be able to generate legacy interrupts even when in MSI |
| 208 | * mode. This results in spurious interrupt warnings if the legacy irq no. is |
| 209 | * shared with another device. The kernel then disables that interrupt source |
| 210 | * and so prevents the other device from working properly. |
| 211 | */ |
| 212 | #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 213 | static int |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 214 | gmbus_wait_hw_status(struct drm_i915_private *dev_priv, |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 215 | u32 gmbus2_status, |
| 216 | u32 gmbus4_irq_en) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 217 | { |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 218 | int i; |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 219 | int reg_offset = dev_priv->gpio_mmio_base; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 220 | u32 gmbus2 = 0; |
| 221 | DEFINE_WAIT(wait); |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 222 | |
Jiri Kosina | c12aba5 | 2013-03-19 09:56:57 +0100 | [diff] [blame] | 223 | if (!HAS_GMBUS_IRQ(dev_priv->dev)) |
| 224 | gmbus4_irq_en = 0; |
| 225 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 226 | /* Important: The hw handles only the first bit, so set only one! Since |
| 227 | * we also need to check for NAKs besides the hw ready/idle signal, we |
| 228 | * need to wake up periodically and check that ourselves. */ |
| 229 | I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en); |
| 230 | |
| 231 | for (i = 0; i < msecs_to_jiffies(50) + 1; i++) { |
| 232 | prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait, |
| 233 | TASK_UNINTERRUPTIBLE); |
| 234 | |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 235 | gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 236 | if (gmbus2 & (GMBUS_SATOER | gmbus2_status)) |
| 237 | break; |
| 238 | |
| 239 | schedule_timeout(1); |
| 240 | } |
| 241 | finish_wait(&dev_priv->gmbus_wait_queue, &wait); |
| 242 | |
| 243 | I915_WRITE(GMBUS4 + reg_offset, 0); |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 244 | |
| 245 | if (gmbus2 & GMBUS_SATOER) |
| 246 | return -ENXIO; |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 247 | if (gmbus2 & gmbus2_status) |
| 248 | return 0; |
| 249 | return -ETIMEDOUT; |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 250 | } |
| 251 | |
| 252 | static int |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 253 | gmbus_wait_idle(struct drm_i915_private *dev_priv) |
| 254 | { |
| 255 | int ret; |
| 256 | int reg_offset = dev_priv->gpio_mmio_base; |
| 257 | |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 258 | #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0) |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 259 | |
| 260 | if (!HAS_GMBUS_IRQ(dev_priv->dev)) |
| 261 | return wait_for(C, 10); |
| 262 | |
| 263 | /* Important: The hw handles only the first bit, so set only one! */ |
| 264 | I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN); |
| 265 | |
| 266 | ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10); |
| 267 | |
| 268 | I915_WRITE(GMBUS4 + reg_offset, 0); |
| 269 | |
| 270 | if (ret) |
| 271 | return 0; |
| 272 | else |
| 273 | return -ETIMEDOUT; |
| 274 | #undef C |
| 275 | } |
| 276 | |
| 277 | static int |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 278 | gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg, |
| 279 | u32 gmbus1_index) |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 280 | { |
| 281 | int reg_offset = dev_priv->gpio_mmio_base; |
| 282 | u16 len = msg->len; |
| 283 | u8 *buf = msg->buf; |
| 284 | |
| 285 | I915_WRITE(GMBUS1 + reg_offset, |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 286 | gmbus1_index | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 287 | GMBUS_CYCLE_WAIT | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 288 | (len << GMBUS_BYTE_COUNT_SHIFT) | |
| 289 | (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) | |
| 290 | GMBUS_SLAVE_READ | GMBUS_SW_RDY); |
Daniel Kurtz | 79985ee | 2012-04-13 19:47:53 +0800 | [diff] [blame] | 291 | while (len) { |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 292 | int ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 293 | u32 val, loop = 0; |
| 294 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 295 | ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY, |
| 296 | GMBUS_HW_RDY_EN); |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 297 | if (ret) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 298 | return ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 299 | |
| 300 | val = I915_READ(GMBUS3 + reg_offset); |
| 301 | do { |
| 302 | *buf++ = val & 0xff; |
| 303 | val >>= 8; |
| 304 | } while (--len && ++loop < 4); |
Daniel Kurtz | 79985ee | 2012-04-13 19:47:53 +0800 | [diff] [blame] | 305 | } |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 306 | |
| 307 | return 0; |
| 308 | } |
| 309 | |
| 310 | static int |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 311 | gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg) |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 312 | { |
| 313 | int reg_offset = dev_priv->gpio_mmio_base; |
| 314 | u16 len = msg->len; |
| 315 | u8 *buf = msg->buf; |
| 316 | u32 val, loop; |
| 317 | |
| 318 | val = loop = 0; |
Daniel Kurtz | 26883c3 | 2012-03-30 19:46:36 +0800 | [diff] [blame] | 319 | while (len && loop < 4) { |
| 320 | val |= *buf++ << (8 * loop++); |
| 321 | len -= 1; |
| 322 | } |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 323 | |
| 324 | I915_WRITE(GMBUS3 + reg_offset, val); |
| 325 | I915_WRITE(GMBUS1 + reg_offset, |
| 326 | GMBUS_CYCLE_WAIT | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 327 | (msg->len << GMBUS_BYTE_COUNT_SHIFT) | |
| 328 | (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) | |
| 329 | GMBUS_SLAVE_WRITE | GMBUS_SW_RDY); |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 330 | while (len) { |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 331 | int ret; |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 332 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 333 | val = loop = 0; |
| 334 | do { |
| 335 | val |= *buf++ << (8 * loop); |
| 336 | } while (--len && ++loop < 4); |
| 337 | |
| 338 | I915_WRITE(GMBUS3 + reg_offset, val); |
Daniel Kurtz | 7a39a9d | 2012-03-30 19:46:37 +0800 | [diff] [blame] | 339 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 340 | ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY, |
| 341 | GMBUS_HW_RDY_EN); |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 342 | if (ret) |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 343 | return ret; |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 344 | } |
| 345 | return 0; |
| 346 | } |
| 347 | |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 348 | /* |
| 349 | * The gmbus controller can combine a 1 or 2 byte write with a read that |
| 350 | * immediately follows it by using an "INDEX" cycle. |
| 351 | */ |
| 352 | static bool |
| 353 | gmbus_is_index_read(struct i2c_msg *msgs, int i, int num) |
| 354 | { |
| 355 | return (i + 1 < num && |
| 356 | !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 && |
| 357 | (msgs[i + 1].flags & I2C_M_RD)); |
| 358 | } |
| 359 | |
| 360 | static int |
| 361 | gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs) |
| 362 | { |
| 363 | int reg_offset = dev_priv->gpio_mmio_base; |
| 364 | u32 gmbus1_index = 0; |
| 365 | u32 gmbus5 = 0; |
| 366 | int ret; |
| 367 | |
| 368 | if (msgs[0].len == 2) |
| 369 | gmbus5 = GMBUS_2BYTE_INDEX_EN | |
| 370 | msgs[0].buf[1] | (msgs[0].buf[0] << 8); |
| 371 | if (msgs[0].len == 1) |
| 372 | gmbus1_index = GMBUS_CYCLE_INDEX | |
| 373 | (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT); |
| 374 | |
| 375 | /* GMBUS5 holds 16-bit index */ |
| 376 | if (gmbus5) |
| 377 | I915_WRITE(GMBUS5 + reg_offset, gmbus5); |
| 378 | |
| 379 | ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index); |
| 380 | |
| 381 | /* Clear GMBUS5 after each index transfer */ |
| 382 | if (gmbus5) |
| 383 | I915_WRITE(GMBUS5 + reg_offset, 0); |
| 384 | |
| 385 | return ret; |
| 386 | } |
| 387 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 388 | static int |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 389 | gmbus_xfer(struct i2c_adapter *adapter, |
| 390 | struct i2c_msg *msgs, |
| 391 | int num) |
| 392 | { |
| 393 | struct intel_gmbus *bus = container_of(adapter, |
| 394 | struct intel_gmbus, |
| 395 | adapter); |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 396 | struct drm_i915_private *dev_priv = bus->dev_priv; |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 397 | int i, reg_offset; |
| 398 | int ret = 0; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 399 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 400 | mutex_lock(&dev_priv->gmbus_mutex); |
| 401 | |
| 402 | if (bus->force_bit) { |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 403 | ret = i2c_bit_algo.master_xfer(adapter, msgs, num); |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 404 | goto out; |
| 405 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 406 | |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 407 | reg_offset = dev_priv->gpio_mmio_base; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 408 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 409 | I915_WRITE(GMBUS0 + reg_offset, bus->reg0); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 410 | |
| 411 | for (i = 0; i < num; i++) { |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 412 | if (gmbus_is_index_read(msgs, i, num)) { |
| 413 | ret = gmbus_xfer_index_read(dev_priv, &msgs[i]); |
| 414 | i += 1; /* set i to the index of the read xfer */ |
| 415 | } else if (msgs[i].flags & I2C_M_RD) { |
| 416 | ret = gmbus_xfer_read(dev_priv, &msgs[i], 0); |
| 417 | } else { |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 418 | ret = gmbus_xfer_write(dev_priv, &msgs[i]); |
Daniel Kurtz | 56f9eac | 2012-03-30 19:46:40 +0800 | [diff] [blame] | 419 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 420 | |
Daniel Kurtz | 924a93e | 2012-03-28 02:36:10 +0800 | [diff] [blame] | 421 | if (ret == -ETIMEDOUT) |
| 422 | goto timeout; |
| 423 | if (ret == -ENXIO) |
| 424 | goto clear_err; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 425 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 426 | ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE, |
| 427 | GMBUS_HW_WAIT_EN); |
Daniel Vetter | 61168c5 | 2012-12-01 13:53:43 +0100 | [diff] [blame] | 428 | if (ret == -ENXIO) |
| 429 | goto clear_err; |
Daniel Kurtz | 90e6b26 | 2012-03-30 19:46:41 +0800 | [diff] [blame] | 430 | if (ret) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 431 | goto timeout; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 432 | } |
| 433 | |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 434 | /* Generate a STOP condition on the bus. Note that gmbus can't generata |
| 435 | * a STOP on the very first cycle. To simplify the code we |
| 436 | * unconditionally generate the STOP condition with an additional gmbus |
| 437 | * cycle. */ |
| 438 | I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY); |
| 439 | |
Benson Leung | caae745 | 2012-02-09 12:03:17 -0800 | [diff] [blame] | 440 | /* Mark the GMBUS interface as disabled after waiting for idle. |
| 441 | * We will re-enable it at the start of the next xfer, |
| 442 | * till then let it sleep. |
Chris Wilson | 7f58aab | 2011-03-30 16:20:43 +0100 | [diff] [blame] | 443 | */ |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 444 | if (gmbus_wait_idle(dev_priv)) { |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 445 | DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n", |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 446 | adapter->name); |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 447 | ret = -ETIMEDOUT; |
| 448 | } |
Chris Wilson | 7f58aab | 2011-03-30 16:20:43 +0100 | [diff] [blame] | 449 | I915_WRITE(GMBUS0 + reg_offset, 0); |
Daniel Kurtz | 72d66af | 2012-03-30 19:46:39 +0800 | [diff] [blame] | 450 | ret = ret ?: i; |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 451 | goto out; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 452 | |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 453 | clear_err: |
| 454 | /* |
| 455 | * Wait for bus to IDLE before clearing NAK. |
| 456 | * If we clear the NAK while bus is still active, then it will stay |
| 457 | * active and the next transaction may fail. |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 458 | * |
| 459 | * If no ACK is received during the address phase of a transaction, the |
| 460 | * adapter must report -ENXIO. It is not clear what to return if no ACK |
| 461 | * is received at other times. But we have to be careful to not return |
| 462 | * spurious -ENXIO because that will prevent i2c and drm edid functions |
| 463 | * from retrying. So return -ENXIO only when gmbus properly quiescents - |
| 464 | * timing out seems to happen when there _is_ a ddc chip present, but |
| 465 | * it's slow responding and only answers on the 2nd retry. |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 466 | */ |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 467 | ret = -ENXIO; |
Daniel Vetter | 2c438c0 | 2012-12-01 13:53:46 +0100 | [diff] [blame] | 468 | if (gmbus_wait_idle(dev_priv)) { |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 469 | DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n", |
| 470 | adapter->name); |
Daniel Vetter | 65e8186 | 2012-05-21 20:19:48 +0200 | [diff] [blame] | 471 | ret = -ETIMEDOUT; |
| 472 | } |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 473 | |
| 474 | /* Toggle the Software Clear Interrupt bit. This has the effect |
| 475 | * of resetting the GMBUS controller and so clearing the |
| 476 | * BUS_ERROR raised by the slave's NAK. |
| 477 | */ |
| 478 | I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT); |
| 479 | I915_WRITE(GMBUS1 + reg_offset, 0); |
| 480 | I915_WRITE(GMBUS0 + reg_offset, 0); |
| 481 | |
Daniel Kurtz | 56fa6d6 | 2012-04-13 19:47:54 +0800 | [diff] [blame] | 482 | DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n", |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 483 | adapter->name, msgs[i].addr, |
| 484 | (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len); |
| 485 | |
Daniel Kurtz | e646d57 | 2012-03-30 19:46:38 +0800 | [diff] [blame] | 486 | goto out; |
| 487 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 488 | timeout: |
Daniel Kurtz | 874e3cc | 2012-03-28 02:36:11 +0800 | [diff] [blame] | 489 | DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n", |
| 490 | bus->adapter.name, bus->reg0 & 0xff); |
Chris Wilson | 7f58aab | 2011-03-30 16:20:43 +0100 | [diff] [blame] | 491 | I915_WRITE(GMBUS0 + reg_offset, 0); |
| 492 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 493 | /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */ |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 494 | bus->force_bit = 1; |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 495 | ret = i2c_bit_algo.master_xfer(adapter, msgs, num); |
Daniel Kurtz | 489fbc1 | 2012-03-28 02:36:13 +0800 | [diff] [blame] | 496 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 497 | out: |
| 498 | mutex_unlock(&dev_priv->gmbus_mutex); |
| 499 | return ret; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 500 | } |
| 501 | |
| 502 | static u32 gmbus_func(struct i2c_adapter *adapter) |
| 503 | { |
Daniel Vetter | f6f808c | 2012-02-14 18:58:49 +0100 | [diff] [blame] | 504 | return i2c_bit_algo.functionality(adapter) & |
| 505 | (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 506 | /* I2C_FUNC_10BIT_ADDR | */ |
| 507 | I2C_FUNC_SMBUS_READ_BLOCK_DATA | |
| 508 | I2C_FUNC_SMBUS_BLOCK_PROC_CALL); |
| 509 | } |
| 510 | |
| 511 | static const struct i2c_algorithm gmbus_algorithm = { |
| 512 | .master_xfer = gmbus_xfer, |
| 513 | .functionality = gmbus_func |
| 514 | }; |
| 515 | |
| 516 | /** |
| 517 | * intel_gmbus_setup - instantiate all Intel i2c GMBuses |
| 518 | * @dev: DRM device |
| 519 | */ |
| 520 | int intel_setup_gmbus(struct drm_device *dev) |
| 521 | { |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 522 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 523 | int ret, i; |
| 524 | |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame^] | 525 | if (HAS_PCH_NOP(dev)) |
| 526 | return 0; |
| 527 | else if (HAS_PCH_SPLIT(dev)) |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 528 | dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA; |
Ville Syrjälä | d811215 | 2013-01-24 15:29:55 +0200 | [diff] [blame] | 529 | else if (IS_VALLEYVIEW(dev)) |
| 530 | dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE; |
Daniel Vetter | 110447fc | 2012-03-23 23:43:36 +0100 | [diff] [blame] | 531 | else |
| 532 | dev_priv->gpio_mmio_base = 0; |
| 533 | |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 534 | mutex_init(&dev_priv->gmbus_mutex); |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 535 | init_waitqueue_head(&dev_priv->gmbus_wait_queue); |
Yufeng Shen | 8a8ed1f | 2012-02-13 17:36:54 -0500 | [diff] [blame] | 536 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 537 | for (i = 0; i < GMBUS_NUM_PORTS; i++) { |
| 538 | struct intel_gmbus *bus = &dev_priv->gmbus[i]; |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 539 | u32 port = i + 1; /* +1 to map gmbus index to pin pair */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 540 | |
| 541 | bus->adapter.owner = THIS_MODULE; |
| 542 | bus->adapter.class = I2C_CLASS_DDC; |
| 543 | snprintf(bus->adapter.name, |
Jean Delvare | 6966945 | 2010-11-05 18:51:34 +0100 | [diff] [blame] | 544 | sizeof(bus->adapter.name), |
| 545 | "i915 gmbus %s", |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 546 | gmbus_ports[i].name); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 547 | |
| 548 | bus->adapter.dev.parent = &dev->pdev->dev; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 549 | bus->dev_priv = dev_priv; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 550 | |
| 551 | bus->adapter.algo = &gmbus_algorithm; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 552 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 553 | /* By default use a conservative clock rate */ |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 554 | bus->reg0 = port | GMBUS_RATE_100KHZ; |
Chris Wilson | cb8ea75 | 2010-09-28 13:35:47 +0100 | [diff] [blame] | 555 | |
Daniel Vetter | 83ee9e6 | 2012-05-13 14:44:20 +0200 | [diff] [blame] | 556 | /* gmbus seems to be broken on i830 */ |
| 557 | if (IS_I830(dev)) |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 558 | bus->force_bit = 1; |
Daniel Vetter | 83ee9e6 | 2012-05-13 14:44:20 +0200 | [diff] [blame] | 559 | |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 560 | intel_gpio_setup(bus, port); |
Jani Nikula | cee2516 | 2012-08-13 17:33:02 +0300 | [diff] [blame] | 561 | |
| 562 | ret = i2c_add_adapter(&bus->adapter); |
| 563 | if (ret) |
| 564 | goto err; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 565 | } |
| 566 | |
| 567 | intel_i2c_reset(dev_priv->dev); |
| 568 | |
| 569 | return 0; |
| 570 | |
| 571 | err: |
| 572 | while (--i) { |
| 573 | struct intel_gmbus *bus = &dev_priv->gmbus[i]; |
| 574 | i2c_del_adapter(&bus->adapter); |
| 575 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 576 | return ret; |
| 577 | } |
| 578 | |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 579 | struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, |
| 580 | unsigned port) |
| 581 | { |
| 582 | WARN_ON(!intel_gmbus_is_port_valid(port)); |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 583 | /* -1 to map pin pair to gmbus index */ |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 584 | return (intel_gmbus_is_port_valid(port)) ? |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 585 | &dev_priv->gmbus[port - 1].adapter : NULL; |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 586 | } |
| 587 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 588 | void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed) |
| 589 | { |
| 590 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 591 | |
Adam Jackson | d5090b9 | 2011-06-16 16:36:28 -0400 | [diff] [blame] | 592 | bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 593 | } |
| 594 | |
| 595 | void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit) |
| 596 | { |
| 597 | struct intel_gmbus *bus = to_intel_gmbus(adapter); |
| 598 | |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 599 | bus->force_bit += force_bit ? 1 : -1; |
| 600 | DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n", |
| 601 | force_bit ? "en" : "dis", adapter->name, |
| 602 | bus->force_bit); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 603 | } |
| 604 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 605 | void intel_teardown_gmbus(struct drm_device *dev) |
| 606 | { |
| 607 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 608 | int i; |
| 609 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 610 | for (i = 0; i < GMBUS_NUM_PORTS; i++) { |
| 611 | struct intel_gmbus *bus = &dev_priv->gmbus[i]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 612 | i2c_del_adapter(&bus->adapter); |
| 613 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 614 | } |