blob: 4f3fdcaa63bccbbc0068de9947fd2033b5d4a95e [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030068#include "iwl-dev.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030069#include "iwl-trans.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070070#include "iwl-core.h"
71#include "iwl-helpers.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070072#include "iwl-trans-int-pcie.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070073/*TODO remove uneeded includes when the transport layer tx_free will be here */
74#include "iwl-agn.h"
Emmanuel Grumbache419d622011-07-08 08:46:14 -070075#include "iwl-core.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070076#include "iwl-shared.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030079{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070080 struct iwl_trans_pcie *trans_pcie =
81 IWL_TRANS_GET_PCIE_TRANS(trans);
82 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
83 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 spin_lock_init(&rxq->lock);
88 INIT_LIST_HEAD(&rxq->rx_free);
89 INIT_LIST_HEAD(&rxq->rx_used);
90
91 if (WARN_ON(rxq->bd || rxq->rb_stts))
92 return -EINVAL;
93
94 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030095 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
96 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030097 if (!rxq->bd)
98 goto err_bd;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030099 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100
101 /*Allocate the driver's pointer to receive buffer status */
102 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
103 &rxq->rb_stts_dma, GFP_KERNEL);
104 if (!rxq->rb_stts)
105 goto err_rb_stts;
106 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
107
108 return 0;
109
110err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300111 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
112 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300113 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
114 rxq->bd = NULL;
115err_bd:
116 return -ENOMEM;
117}
118
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700119static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300120{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700121 struct iwl_trans_pcie *trans_pcie =
122 IWL_TRANS_GET_PCIE_TRANS(trans);
123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300124 int i;
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700131 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
132 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300133 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700134 __free_pages(rxq->pool[i].page,
135 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
140}
141
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142static void iwl_trans_rx_hw_init(struct iwl_priv *priv,
143 struct iwl_rx_queue *rxq)
144{
145 u32 rb_size;
146 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
147 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
148
149 rb_timeout = RX_RB_TIMEOUT;
150
151 if (iwlagn_mod_params.amsdu_size_8K)
152 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
153 else
154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
155
156 /* Stop Rx DMA */
157 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
158
159 /* Reset driver's Rx queue write index */
160 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
161
162 /* Tell device where to find RBD circular buffer in DRAM */
163 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
164 (u32)(rxq->bd_dma >> 8));
165
166 /* Tell device where in DRAM to update its Rx status */
167 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
168 rxq->rb_stts_dma >> 4);
169
170 /* Enable Rx DMA
171 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
172 * the credit mechanism in 5000 HW RX FIFO
173 * Direct rx interrupts to hosts
174 * Rx buffer size 4 or 8k
175 * RB timeout 0x10
176 * 256 RBDs
177 */
178 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
179 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
180 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
181 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
182 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
183 rb_size|
184 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
185 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
186
187 /* Set interrupt coalescing timer to default (2048 usecs) */
188 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
189}
190
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700191static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300192{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700193 struct iwl_trans_pcie *trans_pcie =
194 IWL_TRANS_GET_PCIE_TRANS(trans);
195 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
196
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300197 int i, err;
198 unsigned long flags;
199
200 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700201 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300202 if (err)
203 return err;
204 }
205
206 spin_lock_irqsave(&rxq->lock, flags);
207 INIT_LIST_HEAD(&rxq->rx_free);
208 INIT_LIST_HEAD(&rxq->rx_used);
209
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700210 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300211
212 for (i = 0; i < RX_QUEUE_SIZE; i++)
213 rxq->queue[i] = NULL;
214
215 /* Set us so that we have processed and used all buffers, but have
216 * not restocked the Rx queue with fresh buffers */
217 rxq->read = rxq->write = 0;
218 rxq->write_actual = 0;
219 rxq->free_count = 0;
220 spin_unlock_irqrestore(&rxq->lock, flags);
221
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700222 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700223
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700224 iwl_trans_rx_hw_init(priv(trans), rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228 iwl_rx_queue_update_write_ptr(trans, rxq);
229 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700230
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300231 return 0;
232}
233
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700236 struct iwl_trans_pcie *trans_pcie =
237 IWL_TRANS_GET_PCIE_TRANS(trans);
238 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
239
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300240 unsigned long flags;
241
242 /*if rxq->bd is NULL, it means that nothing has been allocated,
243 * exit now */
244 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 return;
247 }
248
249 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700250 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300251 spin_unlock_irqrestore(&rxq->lock, flags);
252
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700253 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300254 rxq->bd, rxq->bd_dma);
255 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
256 rxq->bd = NULL;
257
258 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700259 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300260 sizeof(struct iwl_rb_status),
261 rxq->rb_stts, rxq->rb_stts_dma);
262 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700263 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300264 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
265 rxq->rb_stts = NULL;
266}
267
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700268static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700269{
270
271 /* stop Rx DMA */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700272 iwl_write_direct32(priv(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
273 return iwl_poll_direct_bit(priv(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700274 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
275}
276
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700277static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700278 struct iwl_dma_ptr *ptr, size_t size)
279{
280 if (WARN_ON(ptr->addr))
281 return -EINVAL;
282
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700283 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700284 &ptr->dma, GFP_KERNEL);
285 if (!ptr->addr)
286 return -ENOMEM;
287 ptr->size = size;
288 return 0;
289}
290
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700291static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700292 struct iwl_dma_ptr *ptr)
293{
294 if (unlikely(!ptr->addr))
295 return;
296
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700297 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700298 memset(ptr, 0, sizeof(*ptr));
299}
300
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700301static int iwl_trans_txq_alloc(struct iwl_trans *trans,
302 struct iwl_tx_queue *txq, int slots_num,
303 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700304{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700305 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700306 int i;
307
308 if (WARN_ON(txq->meta || txq->cmd || txq->txb || txq->tfds))
309 return -EINVAL;
310
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700311 txq->q.n_window = slots_num;
312
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700313 txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
314 GFP_KERNEL);
315 txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
316 GFP_KERNEL);
317
318 if (!txq->meta || !txq->cmd)
319 goto error;
320
321 for (i = 0; i < slots_num; i++) {
322 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
323 GFP_KERNEL);
324 if (!txq->cmd[i])
325 goto error;
326 }
327
328 /* Alloc driver data array and TFD circular buffer */
329 /* Driver private data, only for Tx (not command) queues,
330 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 txq->txb = kzalloc(sizeof(txq->txb[0]) *
333 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
334 if (!txq->txb) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700335 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336 "structures failed\n");
337 goto error;
338 }
339 } else {
340 txq->txb = NULL;
341 }
342
343 /* Circular buffer of transmit frame descriptors (TFDs),
344 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700345 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
346 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700347 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700349 goto error;
350 }
351 txq->q.id = txq_id;
352
353 return 0;
354error:
355 kfree(txq->txb);
356 txq->txb = NULL;
357 /* since txq->cmd has been zeroed,
358 * all non allocated cmd[i] will be NULL */
359 if (txq->cmd)
360 for (i = 0; i < slots_num; i++)
361 kfree(txq->cmd[i]);
362 kfree(txq->meta);
363 kfree(txq->cmd);
364 txq->meta = NULL;
365 txq->cmd = NULL;
366
367 return -ENOMEM;
368
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700372 int slots_num, u32 txq_id)
373{
374 int ret;
375
376 txq->need_update = 0;
377 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
378
379 /*
380 * For the default queues 0-3, set up the swq_id
381 * already -- all others need to get one later
382 * (if they need one at all).
383 */
384 if (txq_id < 4)
385 iwl_set_swq_id(txq, txq_id, txq_id);
386
387 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
388 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
389 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
390
391 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700392 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393 txq_id);
394 if (ret)
395 return ret;
396
397 /*
398 * Tell nic where to find circular buffer of Tx Frame Descriptors for
399 * given Tx queue, and enable the DMA channel used for that queue.
400 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401 iwl_write_direct32(priv(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402 txq->q.dma_addr >> 8);
403
404 return 0;
405}
406
407/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700408 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
409 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700410static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700412 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700413 struct iwl_tx_queue *txq = &priv->txq[txq_id];
414 struct iwl_queue *q = &txq->q;
415
416 if (!q->n_bd)
417 return;
418
419 while (q->write_ptr != q->read_ptr) {
420 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700421 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700422 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
423 }
424}
425
426/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700427 * iwl_tx_queue_free - Deallocate DMA queue.
428 * @txq: Transmit queue to deallocate.
429 *
430 * Empty queue by removing and destroying all BD's.
431 * Free all buffers.
432 * 0-fill, but do not free "txq" descriptor structure.
433 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700434static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700435{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700436 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700438 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700439 int i;
440 if (WARN_ON(!txq))
441 return;
442
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700443 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700444
445 /* De-alloc array of command/tx buffers */
446 for (i = 0; i < txq->q.n_window; i++)
447 kfree(txq->cmd[i]);
448
449 /* De-alloc circular buffer of TFDs */
450 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700451 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700452 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
453 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
454 }
455
456 /* De-alloc array of per-TFD driver data */
457 kfree(txq->txb);
458 txq->txb = NULL;
459
460 /* deallocate arrays */
461 kfree(txq->cmd);
462 kfree(txq->meta);
463 txq->cmd = NULL;
464 txq->meta = NULL;
465
466 /* 0-fill queue descriptor structure */
467 memset(txq, 0, sizeof(*txq));
468}
469
470/**
471 * iwl_trans_tx_free - Free TXQ Context
472 *
473 * Destroy all TX DMA queues and structures
474 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700475static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700476{
477 int txq_id;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700478 struct iwl_trans_pcie *trans_pcie =
479 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700480 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700481
482 /* Tx queues */
483 if (priv->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700484 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700485 txq_id < hw_params(trans).max_txq_num; txq_id++)
486 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700487 }
488
489 kfree(priv->txq);
490 priv->txq = NULL;
491
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700492 iwlagn_free_dma_ptr(trans, &priv->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700493
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700494 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495}
496
497/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700498 * iwl_trans_tx_alloc - allocate TX context
499 * Allocate all Tx DMA structures and initialize them
500 *
501 * @param priv
502 * @return error code
503 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700504static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700505{
506 int ret;
507 int txq_id, slots_num;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700508 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700509 struct iwl_trans_pcie *trans_pcie =
510 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700511
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700512 u16 scd_bc_tbls_size = priv->cfg->base_params->num_of_queues *
513 sizeof(struct iwlagn_scd_bc_tbl);
514
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515 /*It is not allowed to alloc twice, so warn when this happens.
516 * We cannot rely on the previous allocation, so free and fail */
517 if (WARN_ON(priv->txq)) {
518 ret = -EINVAL;
519 goto error;
520 }
521
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700522 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700523 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700524 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700525 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 goto error;
527 }
528
529 /* Alloc keep-warm buffer */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 ret = iwlagn_alloc_dma_ptr(trans, &priv->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700531 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700532 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 goto error;
534 }
535
536 priv->txq = kzalloc(sizeof(struct iwl_tx_queue) *
537 priv->cfg->base_params->num_of_queues, GFP_KERNEL);
538 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 ret = ENOMEM;
541 goto error;
542 }
543
544 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700545 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
546 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700547 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700548 ret = iwl_trans_txq_alloc(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700549 txq_id);
550 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700551 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700552 goto error;
553 }
554 }
555
556 return 0;
557
558error:
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700559 iwl_trans_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560
561 return ret;
562}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700563static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700564{
565 int ret;
566 int txq_id, slots_num;
567 unsigned long flags;
568 bool alloc = false;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570
571 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700572 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700573 if (ret)
574 goto error;
575 alloc = true;
576 }
577
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579
580 /* Turn off all Tx DMA fifos */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300581 iwl_write_prph(priv, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700582
583 /* Tell NIC where to find the "keep warm" buffer */
584 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
585
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700586 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700589 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
590 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700591 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700592 ret = iwl_trans_txq_init(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593 txq_id);
594 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700595 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596 goto error;
597 }
598 }
599
600 return 0;
601error:
602 /*Upon error, free only if we allocated something */
603 if (alloc)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700604 iwl_trans_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700605 return ret;
606}
607
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608static void iwl_set_pwr_vmain(struct iwl_priv *priv)
609{
610/*
611 * (for documentation purposes)
612 * to set power to V_AUX, do:
613
614 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
615 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
616 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
617 ~APMG_PS_CTRL_MSK_PWR_SRC);
618 */
619
620 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
621 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
622 ~APMG_PS_CTRL_MSK_PWR_SRC);
623}
624
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700625static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300626{
627 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700628 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629
630 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700631 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300632 iwl_apm_init(priv);
633
634 /* Set interrupt coalescing calibration timer to default (512 usecs) */
635 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
636
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300638
639 iwl_set_pwr_vmain(priv);
640
641 priv->cfg->lib->nic_config(priv);
642
643 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
646 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700647 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300648 return -ENOMEM;
649
650 if (priv->cfg->base_params->shadow_reg_enable) {
651 /* enable shadow regs in HW */
652 iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
653 0x800FFFFF);
654 }
655
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700656 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300657
658 return 0;
659}
660
661#define HW_READY_TIMEOUT (50)
662
663/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700664static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300665{
666 int ret;
667
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700668 iwl_set_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300669 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
670
671 /* See if we got it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700672 ret = iwl_poll_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300673 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
674 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
675 HW_READY_TIMEOUT);
676
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700677 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300678 return ret;
679}
680
681/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700682static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300683{
684 int ret;
685
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700686 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300687
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700688 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300689 if (ret >= 0)
690 return 0;
691
692 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693 iwl_set_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694 CSR_HW_IF_CONFIG_REG_PREPARE);
695
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700696 ret = iwl_poll_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300697 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
698 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
699
700 if (ret < 0)
701 return ret;
702
703 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700704 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300705 if (ret >= 0)
706 return 0;
707 return ret;
708}
709
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700710static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300711{
712 int ret;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700713 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300714
715 priv->ucode_owner = IWL_OWNERSHIP_DRIVER;
716
717 if ((priv->cfg->sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700718 iwl_trans_pcie_prepare_card_hw(trans)) {
719 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300720 return -EIO;
721 }
722
723 /* If platform's RF_KILL switch is NOT set to KILL */
724 if (iwl_read32(priv, CSR_GP_CNTRL) &
725 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700726 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300727 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700728 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300729
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700730 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300731 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700732 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300733 return -ERFKILL;
734 }
735
736 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
737
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700738 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300739 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700740 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300741 return ret;
742 }
743
744 /* make sure rfkill handshake bits are cleared */
745 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
746 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
747 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
748
749 /* clear (again), then enable host interrupts */
750 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700751 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300752
753 /* really make sure rfkill handshake bits are cleared */
754 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
755 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
756
757 return 0;
758}
759
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300760/*
761 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700762 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300763 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700764static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300765{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700766 iwl_write_prph(priv(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300767}
768
769#define IWL_AC_UNSET -1
770
771struct queue_to_fifo_ac {
772 s8 fifo, ac;
773};
774
775static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
776 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
777 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
778 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
779 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
780 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
781 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
782 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
783 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
784 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
785 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
Johannes Berg72c04ce2011-07-23 10:24:40 -0700786 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300787};
788
789static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
790 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
791 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
792 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
793 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
794 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
795 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
796 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
797 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
798 { IWL_TX_FIFO_BE_IPAN, 2, },
799 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
Johannes Berg72c04ce2011-07-23 10:24:40 -0700800 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300801};
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300803{
804 const struct queue_to_fifo_ac *queue_to_fifo;
805 struct iwl_rxon_context *ctx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700806 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700807 struct iwl_trans_pcie *trans_pcie =
808 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300809 u32 a;
810 unsigned long flags;
811 int i, chan;
812 u32 reg_val;
813
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700814 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300815
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700816 trans_pcie->scd_base_addr = iwl_read_prph(priv, SCD_SRAM_BASE_ADDR);
817 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300818 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700819 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300820 a += 4)
821 iwl_write_targ_mem(priv, a, 0);
822 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700823 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300824 a += 4)
825 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700826 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700827 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(priv).max_txq_num);
828 a += 4)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300829 iwl_write_targ_mem(priv, a, 0);
830
831 iwl_write_prph(priv, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700832 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300833
834 /* Enable DMA channel */
835 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
836 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
837 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
838 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
839
840 /* Update FH chicken bits */
841 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
842 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
843 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
844
845 iwl_write_prph(priv, SCD_QUEUECHAIN_SEL,
846 SCD_QUEUECHAIN_SEL_ALL(priv));
847 iwl_write_prph(priv, SCD_AGGR_SEL, 0);
848
849 /* initiate the queues */
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700850 for (i = 0; i < hw_params(priv).max_txq_num; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300851 iwl_write_prph(priv, SCD_QUEUE_RDPTR(i), 0);
852 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700853 iwl_write_targ_mem(priv, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300854 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700855 iwl_write_targ_mem(priv, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300856 SCD_CONTEXT_QUEUE_OFFSET(i) +
857 sizeof(u32),
858 ((SCD_WIN_SIZE <<
859 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
860 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
861 ((SCD_FRAME_LIMIT <<
862 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
863 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
864 }
865
866 iwl_write_prph(priv, SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700867 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300868
869 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700870 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300871
872 /* map queues to FIFOs */
873 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
874 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
875 else
876 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
877
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700878 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300879
880 /* make sure all queue are not stopped */
881 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
882 for (i = 0; i < 4; i++)
883 atomic_set(&priv->queue_stop_count[i], 0);
884 for_each_context(priv, ctx)
885 ctx->last_tx_rejected = false;
886
887 /* reset to 0 to enable all the queue first */
888 priv->txq_ctx_active_msk = 0;
889
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700890 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700891 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700892 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700893 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300894
Johannes Berg72c04ce2011-07-23 10:24:40 -0700895 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300896 int fifo = queue_to_fifo[i].fifo;
897 int ac = queue_to_fifo[i].ac;
898
899 iwl_txq_ctx_activate(priv, i);
900
901 if (fifo == IWL_TX_FIFO_UNUSED)
902 continue;
903
904 if (ac != IWL_AC_UNSET)
905 iwl_set_swq_id(&priv->txq[i], ac, i);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300906 iwl_trans_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300907 }
908
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700909 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300910
911 /* Enable L1-Active */
912 iwl_clear_bits_prph(priv, APMG_PCIDEV_STT_REG,
913 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
914}
915
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700916/**
917 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
918 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700919static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700920{
921 int ch, txq_id;
922 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700923 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700924
925 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700926 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700927
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700929
930 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700931 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700932 iwl_write_direct32(priv(trans),
933 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
934 if (iwl_poll_direct_bit(priv(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700935 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
936 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700937 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700938 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700939 iwl_read_direct32(priv(trans),
940 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700941 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700942 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700943
944 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700945 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700946 return 0;
947 }
948
949 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700950 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
951 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700952
953 return 0;
954}
955
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700956static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300957{
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300958 /* stop and reset the on-board processor */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700959 iwl_write32(priv(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300960
961 /* tell the device to stop sending interrupts */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700962 iwl_trans_disable_sync_irq(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300963
964 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700965 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300966
967 /*
968 * If a HW restart happens during firmware loading,
969 * then the firmware loading might call this function
970 * and later it might be called again due to the
971 * restart. So don't process again if the device is
972 * already dead.
973 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
975 iwl_trans_tx_stop(trans);
976 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300977
978 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700979 iwl_write_prph(priv(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300980 APMG_CLK_VAL_DMA_CLK_RQT);
981 udelay(5);
982 }
983
984 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700985 iwl_clear_bit(priv(trans), CSR_GP_CNTRL,
986 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300987
988 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700989 iwl_apm_stop(priv(trans));
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300990}
991
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700992static struct iwl_tx_cmd *iwl_trans_pcie_get_tx_cmd(struct iwl_trans *trans,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +0300993 int txq_id)
994{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700995 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +0300996 struct iwl_tx_queue *txq = &priv->txq[txq_id];
997 struct iwl_queue *q = &txq->q;
998 struct iwl_device_cmd *dev_cmd;
999
1000 if (unlikely(iwl_queue_space(q) < q->high_mark))
1001 return NULL;
1002
1003 /*
1004 * Set up the Tx-command (not MAC!) header.
1005 * Store the chosen Tx queue and TFD index within the sequence field;
1006 * after Tx, uCode's Tx response will return this value so driver can
1007 * locate the frame within the tx queue and do post-tx processing.
1008 */
1009 dev_cmd = txq->cmd[q->write_ptr];
1010 memset(dev_cmd, 0, sizeof(*dev_cmd));
1011 dev_cmd->hdr.cmd = REPLY_TX;
1012 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1013 INDEX_TO_SEQ(q->write_ptr)));
1014 return &dev_cmd->cmd.tx;
1015}
1016
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001017static int iwl_trans_pcie_tx(struct iwl_priv *priv, struct sk_buff *skb,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001018 struct iwl_tx_cmd *tx_cmd, int txq_id, __le16 fc, bool ampdu,
1019 struct iwl_rxon_context *ctx)
1020{
1021 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1022 struct iwl_queue *q = &txq->q;
1023 struct iwl_device_cmd *dev_cmd = txq->cmd[q->write_ptr];
1024 struct iwl_cmd_meta *out_meta;
1025
1026 dma_addr_t phys_addr = 0;
1027 dma_addr_t txcmd_phys;
1028 dma_addr_t scratch_phys;
1029 u16 len, firstlen, secondlen;
1030 u8 wait_write_ptr = 0;
1031 u8 hdr_len = ieee80211_hdrlen(fc);
1032
1033 /* Set up driver data for this TFD */
1034 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
1035 txq->txb[q->write_ptr].skb = skb;
1036 txq->txb[q->write_ptr].ctx = ctx;
1037
1038 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1039 out_meta = &txq->meta[q->write_ptr];
1040
1041 /*
1042 * Use the first empty entry in this queue's command buffer array
1043 * to contain the Tx command and MAC header concatenated together
1044 * (payload data will be in another buffer).
1045 * Size of this varies, due to varying MAC header length.
1046 * If end is not dword aligned, we'll have 2 extra bytes at the end
1047 * of the MAC header (device reads on dword boundaries).
1048 * We'll tell device about this padding later.
1049 */
1050 len = sizeof(struct iwl_tx_cmd) +
1051 sizeof(struct iwl_cmd_header) + hdr_len;
1052 firstlen = (len + 3) & ~3;
1053
1054 /* Tell NIC about any 2-byte padding after MAC header */
1055 if (firstlen != len)
1056 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1057
1058 /* Physical address of this Tx command's header (not MAC header!),
1059 * within command buffer array. */
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001060 txcmd_phys = dma_map_single(priv->bus->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001061 &dev_cmd->hdr, firstlen,
1062 DMA_BIDIRECTIONAL);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001063 if (unlikely(dma_mapping_error(priv->bus->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001064 return -1;
1065 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1066 dma_unmap_len_set(out_meta, len, firstlen);
1067
1068 if (!ieee80211_has_morefrags(fc)) {
1069 txq->need_update = 1;
1070 } else {
1071 wait_write_ptr = 1;
1072 txq->need_update = 0;
1073 }
1074
1075 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1076 * if any (802.11 null frames have no payload). */
1077 secondlen = skb->len - hdr_len;
1078 if (secondlen > 0) {
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001079 phys_addr = dma_map_single(priv->bus->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001080 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001081 if (unlikely(dma_mapping_error(priv->bus->dev, phys_addr))) {
1082 dma_unmap_single(priv->bus->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001083 dma_unmap_addr(out_meta, mapping),
1084 dma_unmap_len(out_meta, len),
1085 DMA_BIDIRECTIONAL);
1086 return -1;
1087 }
1088 }
1089
1090 /* Attach buffers to TFD */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001091 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, txcmd_phys,
1092 firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001093 if (secondlen > 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001094 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001095 secondlen, 0);
1096
1097 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1098 offsetof(struct iwl_tx_cmd, scratch);
1099
1100 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001101 dma_sync_single_for_cpu(priv->bus->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001102 DMA_BIDIRECTIONAL);
1103 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1104 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1105
1106 IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
1107 le16_to_cpu(dev_cmd->hdr.sequence));
1108 IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1109 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1110 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1111
1112 /* Set up entry for this TFD in Tx byte-count array */
1113 if (ampdu)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001114 iwl_trans_txq_update_byte_cnt_tbl(trans(priv), txq,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001115 le16_to_cpu(tx_cmd->len));
1116
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001117 dma_sync_single_for_device(priv->bus->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001118 DMA_BIDIRECTIONAL);
1119
1120 trace_iwlwifi_dev_tx(priv,
1121 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1122 sizeof(struct iwl_tfd),
1123 &dev_cmd->hdr, firstlen,
1124 skb->data + hdr_len, secondlen);
1125
1126 /* Tell device the write index *just past* this latest filled TFD */
1127 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1128 iwl_txq_update_write_ptr(priv, txq);
1129
1130 /*
1131 * At this point the frame is "transmitted" successfully
1132 * and we will get a TX status notification eventually,
1133 * regardless of the value of ret. "ret" only indicates
1134 * whether or not we should update the write pointer.
1135 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001136 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001137 if (wait_write_ptr) {
1138 txq->need_update = 1;
1139 iwl_txq_update_write_ptr(priv, txq);
1140 } else {
1141 iwl_stop_queue(priv, txq);
1142 }
1143 }
1144 return 0;
1145}
1146
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001147static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001148{
1149 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001150 iwl_write32(priv(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001151}
1152
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001153static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001154{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001155 struct iwl_trans_pcie *trans_pcie =
1156 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001157 int err;
1158
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001159 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001160
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001161 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1162 iwl_irq_tasklet, (unsigned long)trans);
1163
1164 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001165
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001166 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001167 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001168 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001169 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1170 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001171 return err;
1172 }
1173
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001174 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001175 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001176}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001177
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001178static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id,
1179 int ssn, u32 status, struct sk_buff_head *skbs)
1180{
1181 struct iwl_priv *priv = priv(trans);
1182 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1183 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1184 int tfd_num = ssn & (txq->q.n_bd - 1);
1185 u8 agg_state;
1186 bool cond;
1187
1188 if (txq->sched_retry) {
1189 agg_state =
1190 priv->stations[txq->sta_id].tid[txq->tid].agg.state;
1191 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1192 } else {
1193 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1194 }
1195
1196 if (txq->q.read_ptr != tfd_num) {
1197 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1198 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1199 ssn , tfd_num, txq_id, txq->swq_id);
1200 iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1201 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
1202 iwl_wake_queue(priv, txq);
1203 }
1204}
1205
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001206static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001207{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001208 unsigned long flags;
1209 struct iwl_trans_pcie *trans_pcie =
1210 IWL_TRANS_GET_PCIE_TRANS(trans);
1211
1212 spin_lock_irqsave(&trans->shrd->lock, flags);
1213 iwl_disable_interrupts(trans);
1214 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1215
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001216 /* wait to make sure we flush pending tasklet*/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001217 synchronize_irq(bus(trans)->irq);
1218 tasklet_kill(&trans_pcie->irq_tasklet);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001219}
1220
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001221static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001222{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001223 free_irq(bus(trans)->irq, trans);
1224 iwl_free_isr_ict(trans);
1225 trans->shrd->trans = NULL;
1226 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001227}
1228
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001229#ifdef CONFIG_PM
1230
1231static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1232{
1233 /*
1234 * This function is called when system goes into suspend state
1235 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
1236 * first but since iwl_mac_stop() has no knowledge of who the caller is,
1237 * it will not call apm_ops.stop() to stop the DMA operation.
1238 * Calling apm_ops.stop here to make sure we stop the DMA.
1239 *
1240 * But of course ... if we have configured WoWLAN then we did other
1241 * things already :-)
1242 */
1243 if (!trans->shrd->wowlan)
1244 iwl_apm_stop(priv(trans));
1245
1246 return 0;
1247}
1248
1249static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1250{
1251 bool hw_rfkill = false;
1252
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001253 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001254
1255 if (!(iwl_read32(priv(trans), CSR_GP_CNTRL) &
1256 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1257 hw_rfkill = true;
1258
1259 if (hw_rfkill)
1260 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1261 else
1262 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1263
1264 wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);
1265
1266 return 0;
1267}
1268#else /* CONFIG_PM */
1269static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1270{ return 0; }
1271
1272static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1273{ return 0; }
1274
1275#endif /* CONFIG_PM */
1276
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001277const struct iwl_trans_ops trans_ops_pcie;
1278
1279static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1280{
1281 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1282 sizeof(struct iwl_trans_pcie),
1283 GFP_KERNEL);
1284 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001285 struct iwl_trans_pcie *trans_pcie =
1286 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001287 iwl_trans->ops = &trans_ops_pcie;
1288 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001289 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001290 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001291 }
1292
1293 return iwl_trans;
1294}
1295
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001296#ifdef CONFIG_IWLWIFI_DEBUGFS
1297/* create and remove of files */
1298#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001299 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001300 &iwl_dbgfs_##name##_ops)) \
1301 return -ENOMEM; \
1302} while (0)
1303
1304/* file operation */
1305#define DEBUGFS_READ_FUNC(name) \
1306static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1307 char __user *user_buf, \
1308 size_t count, loff_t *ppos);
1309
1310#define DEBUGFS_WRITE_FUNC(name) \
1311static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1312 const char __user *user_buf, \
1313 size_t count, loff_t *ppos);
1314
1315
1316static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1317{
1318 file->private_data = inode->i_private;
1319 return 0;
1320}
1321
1322#define DEBUGFS_READ_FILE_OPS(name) \
1323 DEBUGFS_READ_FUNC(name); \
1324static const struct file_operations iwl_dbgfs_##name##_ops = { \
1325 .read = iwl_dbgfs_##name##_read, \
1326 .open = iwl_dbgfs_open_file_generic, \
1327 .llseek = generic_file_llseek, \
1328};
1329
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001330#define DEBUGFS_WRITE_FILE_OPS(name) \
1331 DEBUGFS_WRITE_FUNC(name); \
1332static const struct file_operations iwl_dbgfs_##name##_ops = { \
1333 .write = iwl_dbgfs_##name##_write, \
1334 .open = iwl_dbgfs_open_file_generic, \
1335 .llseek = generic_file_llseek, \
1336};
1337
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001338#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1339 DEBUGFS_READ_FUNC(name); \
1340 DEBUGFS_WRITE_FUNC(name); \
1341static const struct file_operations iwl_dbgfs_##name##_ops = { \
1342 .write = iwl_dbgfs_##name##_write, \
1343 .read = iwl_dbgfs_##name##_read, \
1344 .open = iwl_dbgfs_open_file_generic, \
1345 .llseek = generic_file_llseek, \
1346};
1347
1348static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
1349 char __user *user_buf,
1350 size_t count, loff_t *ppos)
1351{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001352 struct iwl_trans *trans = file->private_data;
1353 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001354 int pos = 0, ofs = 0;
1355 int cnt = 0, entry;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001356 struct iwl_trans_pcie *trans_pcie =
1357 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001358 struct iwl_tx_queue *txq;
1359 struct iwl_queue *q;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001360 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001361 char *buf;
1362 int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
1363 (priv->cfg->base_params->num_of_queues * 32 * 8) + 400;
1364 const u8 *ptr;
1365 ssize_t ret;
1366
1367 if (!priv->txq) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001368 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001369 return -EAGAIN;
1370 }
1371 buf = kzalloc(bufsz, GFP_KERNEL);
1372 if (!buf) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001373 IWL_ERR(trans, "Can not allocate buffer\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001374 return -ENOMEM;
1375 }
1376 pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001377 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001378 txq = &priv->txq[cnt];
1379 q = &txq->q;
1380 pos += scnprintf(buf + pos, bufsz - pos,
1381 "q[%d]: read_ptr: %u, write_ptr: %u\n",
1382 cnt, q->read_ptr, q->write_ptr);
1383 }
1384 if (priv->tx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001385 (iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001386 ptr = priv->tx_traffic;
1387 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001388 "Tx Traffic idx: %u\n", priv->tx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001389 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1390 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1391 entry++, ofs += 16) {
1392 pos += scnprintf(buf + pos, bufsz - pos,
1393 "0x%.4x ", ofs);
1394 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1395 buf + pos, bufsz - pos, 0);
1396 pos += strlen(buf + pos);
1397 if (bufsz - pos > 0)
1398 buf[pos++] = '\n';
1399 }
1400 }
1401 }
1402
1403 pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
1404 pos += scnprintf(buf + pos, bufsz - pos,
1405 "read: %u, write: %u\n",
1406 rxq->read, rxq->write);
1407
1408 if (priv->rx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001409 (iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001410 ptr = priv->rx_traffic;
1411 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001412 "Rx Traffic idx: %u\n", priv->rx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001413 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1414 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1415 entry++, ofs += 16) {
1416 pos += scnprintf(buf + pos, bufsz - pos,
1417 "0x%.4x ", ofs);
1418 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1419 buf + pos, bufsz - pos, 0);
1420 pos += strlen(buf + pos);
1421 if (bufsz - pos > 0)
1422 buf[pos++] = '\n';
1423 }
1424 }
1425 }
1426
1427 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1428 kfree(buf);
1429 return ret;
1430}
1431
1432static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
1433 const char __user *user_buf,
1434 size_t count, loff_t *ppos)
1435{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001436 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001437 char buf[8];
1438 int buf_size;
1439 int traffic_log;
1440
1441 memset(buf, 0, sizeof(buf));
1442 buf_size = min(count, sizeof(buf) - 1);
1443 if (copy_from_user(buf, user_buf, buf_size))
1444 return -EFAULT;
1445 if (sscanf(buf, "%d", &traffic_log) != 1)
1446 return -EFAULT;
1447 if (traffic_log == 0)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001448 iwl_reset_traffic_log(priv(trans));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001449
1450 return count;
1451}
1452
1453static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1454 char __user *user_buf,
1455 size_t count, loff_t *ppos) {
1456
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001457 struct iwl_trans *trans = file->private_data;
1458 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001459 struct iwl_tx_queue *txq;
1460 struct iwl_queue *q;
1461 char *buf;
1462 int pos = 0;
1463 int cnt;
1464 int ret;
1465 const size_t bufsz = sizeof(char) * 64 *
1466 priv->cfg->base_params->num_of_queues;
1467
1468 if (!priv->txq) {
1469 IWL_ERR(priv, "txq not ready\n");
1470 return -EAGAIN;
1471 }
1472 buf = kzalloc(bufsz, GFP_KERNEL);
1473 if (!buf)
1474 return -ENOMEM;
1475
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001476 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001477 txq = &priv->txq[cnt];
1478 q = &txq->q;
1479 pos += scnprintf(buf + pos, bufsz - pos,
1480 "hwq %.2d: read=%u write=%u stop=%d"
1481 " swq_id=%#.2x (ac %d/hwq %d)\n",
1482 cnt, q->read_ptr, q->write_ptr,
1483 !!test_bit(cnt, priv->queue_stopped),
1484 txq->swq_id, txq->swq_id & 3,
1485 (txq->swq_id >> 2) & 0x1f);
1486 if (cnt >= 4)
1487 continue;
1488 /* for the ACs, display the stop count too */
1489 pos += scnprintf(buf + pos, bufsz - pos,
1490 " stop-count: %d\n",
1491 atomic_read(&priv->queue_stop_count[cnt]));
1492 }
1493 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1494 kfree(buf);
1495 return ret;
1496}
1497
1498static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1499 char __user *user_buf,
1500 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001501 struct iwl_trans *trans = file->private_data;
1502 struct iwl_trans_pcie *trans_pcie =
1503 IWL_TRANS_GET_PCIE_TRANS(trans);
1504 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001505 char buf[256];
1506 int pos = 0;
1507 const size_t bufsz = sizeof(buf);
1508
1509 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1510 rxq->read);
1511 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1512 rxq->write);
1513 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1514 rxq->free_count);
1515 if (rxq->rb_stts) {
1516 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1517 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1518 } else {
1519 pos += scnprintf(buf + pos, bufsz - pos,
1520 "closed_rb_num: Not Allocated\n");
1521 }
1522 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1523}
1524
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001525static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1526 char __user *user_buf,
1527 size_t count, loff_t *ppos)
1528{
1529 struct iwl_trans *trans = file->private_data;
1530 char *buf;
1531 int pos = 0;
1532 ssize_t ret = -ENOMEM;
1533
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001534 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001535 if (buf) {
1536 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1537 kfree(buf);
1538 }
1539 return ret;
1540}
1541
1542static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1543 const char __user *user_buf,
1544 size_t count, loff_t *ppos)
1545{
1546 struct iwl_trans *trans = file->private_data;
1547 u32 event_log_flag;
1548 char buf[8];
1549 int buf_size;
1550
1551 memset(buf, 0, sizeof(buf));
1552 buf_size = min(count, sizeof(buf) - 1);
1553 if (copy_from_user(buf, user_buf, buf_size))
1554 return -EFAULT;
1555 if (sscanf(buf, "%d", &event_log_flag) != 1)
1556 return -EFAULT;
1557 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001558 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001559
1560 return count;
1561}
1562
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001563static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1564 char __user *user_buf,
1565 size_t count, loff_t *ppos) {
1566
1567 struct iwl_trans *trans = file->private_data;
1568 struct iwl_trans_pcie *trans_pcie =
1569 IWL_TRANS_GET_PCIE_TRANS(trans);
1570 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1571
1572 int pos = 0;
1573 char *buf;
1574 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1575 ssize_t ret;
1576
1577 buf = kzalloc(bufsz, GFP_KERNEL);
1578 if (!buf) {
1579 IWL_ERR(trans, "Can not allocate Buffer\n");
1580 return -ENOMEM;
1581 }
1582
1583 pos += scnprintf(buf + pos, bufsz - pos,
1584 "Interrupt Statistics Report:\n");
1585
1586 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1587 isr_stats->hw);
1588 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1589 isr_stats->sw);
1590 if (isr_stats->sw || isr_stats->hw) {
1591 pos += scnprintf(buf + pos, bufsz - pos,
1592 "\tLast Restarting Code: 0x%X\n",
1593 isr_stats->err_code);
1594 }
1595#ifdef CONFIG_IWLWIFI_DEBUG
1596 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1597 isr_stats->sch);
1598 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1599 isr_stats->alive);
1600#endif
1601 pos += scnprintf(buf + pos, bufsz - pos,
1602 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1603
1604 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1605 isr_stats->ctkill);
1606
1607 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1608 isr_stats->wakeup);
1609
1610 pos += scnprintf(buf + pos, bufsz - pos,
1611 "Rx command responses:\t\t %u\n", isr_stats->rx);
1612
1613 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1614 isr_stats->tx);
1615
1616 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1617 isr_stats->unhandled);
1618
1619 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1620 kfree(buf);
1621 return ret;
1622}
1623
1624static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1625 const char __user *user_buf,
1626 size_t count, loff_t *ppos)
1627{
1628 struct iwl_trans *trans = file->private_data;
1629 struct iwl_trans_pcie *trans_pcie =
1630 IWL_TRANS_GET_PCIE_TRANS(trans);
1631 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1632
1633 char buf[8];
1634 int buf_size;
1635 u32 reset_flag;
1636
1637 memset(buf, 0, sizeof(buf));
1638 buf_size = min(count, sizeof(buf) - 1);
1639 if (copy_from_user(buf, user_buf, buf_size))
1640 return -EFAULT;
1641 if (sscanf(buf, "%x", &reset_flag) != 1)
1642 return -EFAULT;
1643 if (reset_flag == 0)
1644 memset(isr_stats, 0, sizeof(*isr_stats));
1645
1646 return count;
1647}
1648
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001649static const char *get_csr_string(int cmd)
1650{
1651 switch (cmd) {
1652 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1653 IWL_CMD(CSR_INT_COALESCING);
1654 IWL_CMD(CSR_INT);
1655 IWL_CMD(CSR_INT_MASK);
1656 IWL_CMD(CSR_FH_INT_STATUS);
1657 IWL_CMD(CSR_GPIO_IN);
1658 IWL_CMD(CSR_RESET);
1659 IWL_CMD(CSR_GP_CNTRL);
1660 IWL_CMD(CSR_HW_REV);
1661 IWL_CMD(CSR_EEPROM_REG);
1662 IWL_CMD(CSR_EEPROM_GP);
1663 IWL_CMD(CSR_OTP_GP_REG);
1664 IWL_CMD(CSR_GIO_REG);
1665 IWL_CMD(CSR_GP_UCODE_REG);
1666 IWL_CMD(CSR_GP_DRIVER_REG);
1667 IWL_CMD(CSR_UCODE_DRV_GP1);
1668 IWL_CMD(CSR_UCODE_DRV_GP2);
1669 IWL_CMD(CSR_LED_REG);
1670 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1671 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1672 IWL_CMD(CSR_ANA_PLL_CFG);
1673 IWL_CMD(CSR_HW_REV_WA_REG);
1674 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1675 default:
1676 return "UNKNOWN";
1677 }
1678}
1679
1680void iwl_dump_csr(struct iwl_trans *trans)
1681{
1682 int i;
1683 static const u32 csr_tbl[] = {
1684 CSR_HW_IF_CONFIG_REG,
1685 CSR_INT_COALESCING,
1686 CSR_INT,
1687 CSR_INT_MASK,
1688 CSR_FH_INT_STATUS,
1689 CSR_GPIO_IN,
1690 CSR_RESET,
1691 CSR_GP_CNTRL,
1692 CSR_HW_REV,
1693 CSR_EEPROM_REG,
1694 CSR_EEPROM_GP,
1695 CSR_OTP_GP_REG,
1696 CSR_GIO_REG,
1697 CSR_GP_UCODE_REG,
1698 CSR_GP_DRIVER_REG,
1699 CSR_UCODE_DRV_GP1,
1700 CSR_UCODE_DRV_GP2,
1701 CSR_LED_REG,
1702 CSR_DRAM_INT_TBL_REG,
1703 CSR_GIO_CHICKEN_BITS,
1704 CSR_ANA_PLL_CFG,
1705 CSR_HW_REV_WA_REG,
1706 CSR_DBG_HPET_MEM_REG
1707 };
1708 IWL_ERR(trans, "CSR values:\n");
1709 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1710 "CSR_INT_PERIODIC_REG)\n");
1711 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1712 IWL_ERR(trans, " %25s: 0X%08x\n",
1713 get_csr_string(csr_tbl[i]),
1714 iwl_read32(priv(trans), csr_tbl[i]));
1715 }
1716}
1717
1718static ssize_t iwl_dbgfs_csr_write(struct file *file,
1719 const char __user *user_buf,
1720 size_t count, loff_t *ppos)
1721{
1722 struct iwl_trans *trans = file->private_data;
1723 char buf[8];
1724 int buf_size;
1725 int csr;
1726
1727 memset(buf, 0, sizeof(buf));
1728 buf_size = min(count, sizeof(buf) - 1);
1729 if (copy_from_user(buf, user_buf, buf_size))
1730 return -EFAULT;
1731 if (sscanf(buf, "%d", &csr) != 1)
1732 return -EFAULT;
1733
1734 iwl_dump_csr(trans);
1735
1736 return count;
1737}
1738
1739static const char *get_fh_string(int cmd)
1740{
1741 switch (cmd) {
1742 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1743 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1744 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1745 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1746 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1747 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1748 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1749 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1750 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1751 default:
1752 return "UNKNOWN";
1753 }
1754}
1755
1756int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1757{
1758 int i;
1759#ifdef CONFIG_IWLWIFI_DEBUG
1760 int pos = 0;
1761 size_t bufsz = 0;
1762#endif
1763 static const u32 fh_tbl[] = {
1764 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1765 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1766 FH_RSCSR_CHNL0_WPTR,
1767 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1768 FH_MEM_RSSR_SHARED_CTRL_REG,
1769 FH_MEM_RSSR_RX_STATUS_REG,
1770 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1771 FH_TSSR_TX_STATUS_REG,
1772 FH_TSSR_TX_ERROR_REG
1773 };
1774#ifdef CONFIG_IWLWIFI_DEBUG
1775 if (display) {
1776 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1777 *buf = kmalloc(bufsz, GFP_KERNEL);
1778 if (!*buf)
1779 return -ENOMEM;
1780 pos += scnprintf(*buf + pos, bufsz - pos,
1781 "FH register values:\n");
1782 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1783 pos += scnprintf(*buf + pos, bufsz - pos,
1784 " %34s: 0X%08x\n",
1785 get_fh_string(fh_tbl[i]),
1786 iwl_read_direct32(priv(trans), fh_tbl[i]));
1787 }
1788 return pos;
1789 }
1790#endif
1791 IWL_ERR(trans, "FH register values:\n");
1792 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1793 IWL_ERR(trans, " %34s: 0X%08x\n",
1794 get_fh_string(fh_tbl[i]),
1795 iwl_read_direct32(priv(trans), fh_tbl[i]));
1796 }
1797 return 0;
1798}
1799
1800static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1801 char __user *user_buf,
1802 size_t count, loff_t *ppos)
1803{
1804 struct iwl_trans *trans = file->private_data;
1805 char *buf;
1806 int pos = 0;
1807 ssize_t ret = -EFAULT;
1808
1809 ret = pos = iwl_dump_fh(trans, &buf, true);
1810 if (buf) {
1811 ret = simple_read_from_buffer(user_buf,
1812 count, ppos, buf, pos);
1813 kfree(buf);
1814 }
1815
1816 return ret;
1817}
1818
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001819DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001820DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001821DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001822DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001823DEBUGFS_READ_FILE_OPS(rx_queue);
1824DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001825DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001826
1827/*
1828 * Create the debugfs files and directories
1829 *
1830 */
1831static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1832 struct dentry *dir)
1833{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001834 DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
1835 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1836 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001837 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001838 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001839 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1840 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001841 return 0;
1842}
1843#else
1844static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1845 struct dentry *dir)
1846{ return 0; }
1847
1848#endif /*CONFIG_IWLWIFI_DEBUGFS */
1849
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001850const struct iwl_trans_ops trans_ops_pcie = {
1851 .alloc = iwl_trans_pcie_alloc,
1852 .request_irq = iwl_trans_pcie_request_irq,
1853 .start_device = iwl_trans_pcie_start_device,
1854 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1855 .stop_device = iwl_trans_pcie_stop_device,
1856
1857 .tx_start = iwl_trans_pcie_tx_start,
1858
1859 .rx_free = iwl_trans_pcie_rx_free,
1860 .tx_free = iwl_trans_pcie_tx_free,
1861
1862 .send_cmd = iwl_trans_pcie_send_cmd,
1863 .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
1864
1865 .get_tx_cmd = iwl_trans_pcie_get_tx_cmd,
1866 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001867 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001868
1869 .txq_agg_disable = iwl_trans_pcie_txq_agg_disable,
1870 .txq_agg_setup = iwl_trans_pcie_txq_agg_setup,
1871
1872 .kick_nic = iwl_trans_pcie_kick_nic,
1873
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001874 .disable_sync_irq = iwl_trans_pcie_disable_sync_irq,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001875 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001876
1877 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001878 .suspend = iwl_trans_pcie_suspend,
1879 .resume = iwl_trans_pcie_resume,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001880};
1881