blob: e69ce259a2d7bcf1c58de61be1544f7b19a45306 [file] [log] [blame]
Magnus Dammf40aaf62012-01-10 17:44:39 +09001/*
2 * SMP support for R-Mobile / SH-Mobile - r8a7779 portion
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/smp.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/delay.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060026#include <linux/irqchip/arm-gic.h>
Magnus Dammf40aaf62012-01-10 17:44:39 +090027#include <mach/common.h>
28#include <mach/r8a7779.h>
Will Deaconeb504392012-01-20 12:01:12 +010029#include <asm/smp_plat.h>
Magnus Dammf40aaf62012-01-10 17:44:39 +090030#include <asm/smp_scu.h>
31#include <asm/smp_twd.h>
Magnus Dammf40aaf62012-01-10 17:44:39 +090032
Rob Herringa2a47ca2012-03-09 17:16:40 -060033#define AVECR IOMEM(0xfe700040)
Magnus Dammabf88132013-02-18 22:47:16 +090034#define R8A7779_SCU_BASE 0xf0000000
Magnus Damm3b94afa2013-02-13 22:46:48 +090035
Magnus Dammf40aaf62012-01-10 17:44:39 +090036static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {
37 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
38 .chan_bit = 1, /* ARM1 */
39 .isr_bit = 1, /* ARM1 */
40};
41
42static struct r8a7779_pm_ch r8a7779_ch_cpu2 = {
43 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
44 .chan_bit = 2, /* ARM2 */
45 .isr_bit = 2, /* ARM2 */
46};
47
48static struct r8a7779_pm_ch r8a7779_ch_cpu3 = {
49 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
50 .chan_bit = 3, /* ARM3 */
51 .isr_bit = 3, /* ARM3 */
52};
53
54static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {
55 [1] = &r8a7779_ch_cpu1,
56 [2] = &r8a7779_ch_cpu2,
57 [3] = &r8a7779_ch_cpu3,
58};
59
Simon Horman872b59832012-11-13 11:42:54 +090060static DEFINE_SPINLOCK(scu_lock);
61static unsigned long tmp;
62
Magnus Dammb759bd12012-05-10 14:57:22 +090063#ifdef CONFIG_HAVE_ARM_TWD
Magnus Dammabf88132013-02-18 22:47:16 +090064static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, R8A7779_SCU_BASE + 0x600, 29);
Magnus Dammb759bd12012-05-10 14:57:22 +090065void __init r8a7779_register_twd(void)
66{
67 twd_local_timer_register(&twd_local_timer);
68}
69#endif
70
Simon Horman872b59832012-11-13 11:42:54 +090071static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
72{
Magnus Damm3b94afa2013-02-13 22:46:48 +090073 void __iomem *scu_base = shmobile_scu_base;
Simon Horman872b59832012-11-13 11:42:54 +090074
75 spin_lock(&scu_lock);
76 tmp = __raw_readl(scu_base + 8);
77 tmp &= ~clr;
78 tmp |= set;
79 spin_unlock(&scu_lock);
80
81 /* disable cache coherency after releasing the lock */
82 __raw_writel(tmp, scu_base + 8);
83}
84
Marc Zyngiera62580e2011-09-08 13:15:22 +010085static int r8a7779_platform_cpu_kill(unsigned int cpu)
Magnus Dammf40aaf62012-01-10 17:44:39 +090086{
87 struct r8a7779_pm_ch *ch = NULL;
88 int ret = -EIO;
89
90 cpu = cpu_logical_map(cpu);
91
92 /* disable cache coherency */
Simon Horman872b59832012-11-13 11:42:54 +090093 modify_scu_cpu_psr(3 << (cpu * 8), 0);
Magnus Dammf40aaf62012-01-10 17:44:39 +090094
95 if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
96 ch = r8a7779_ch_cpu[cpu];
97
98 if (ch)
99 ret = r8a7779_sysc_power_down(ch);
100
101 return ret ? ret : 1;
102}
103
Marc Zyngiera62580e2011-09-08 13:15:22 +0100104static int __maybe_unused r8a7779_cpu_kill(unsigned int cpu)
105{
106 int k;
107
108 /* this function is running on another CPU than the offline target,
109 * here we need wait for shutdown code in platform_cpu_die() to
110 * finish before asking SoC-specific code to power off the CPU core.
111 */
112 for (k = 0; k < 1000; k++) {
113 if (shmobile_cpu_is_dead(cpu))
114 return r8a7779_platform_cpu_kill(cpu);
115
116 mdelay(1);
117 }
118
119 return 0;
120}
121
122
123static void __cpuinit r8a7779_secondary_init(unsigned int cpu)
Magnus Dammf40aaf62012-01-10 17:44:39 +0900124{
125 gic_secondary_init(0);
126}
127
Marc Zyngiera62580e2011-09-08 13:15:22 +0100128static int __cpuinit r8a7779_boot_secondary(unsigned int cpu, struct task_struct *idle)
Magnus Dammf40aaf62012-01-10 17:44:39 +0900129{
130 struct r8a7779_pm_ch *ch = NULL;
131 int ret = -EIO;
132
133 cpu = cpu_logical_map(cpu);
134
135 /* enable cache coherency */
Simon Horman872b59832012-11-13 11:42:54 +0900136 modify_scu_cpu_psr(0, 3 << (cpu * 8));
Magnus Dammf40aaf62012-01-10 17:44:39 +0900137
138 if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
139 ch = r8a7779_ch_cpu[cpu];
140
141 if (ch)
142 ret = r8a7779_sysc_power_up(ch);
143
144 return ret;
145}
146
Marc Zyngiera62580e2011-09-08 13:15:22 +0100147static void __init r8a7779_smp_prepare_cpus(unsigned int max_cpus)
Magnus Dammf40aaf62012-01-10 17:44:39 +0900148{
Simon Horman872b59832012-11-13 11:42:54 +0900149 int cpu = cpu_logical_map(0);
150
Magnus Damm3b94afa2013-02-13 22:46:48 +0900151 scu_enable(shmobile_scu_base);
Magnus Dammf40aaf62012-01-10 17:44:39 +0900152
153 /* Map the reset vector (in headsmp.S) */
Rob Herringa2a47ca2012-03-09 17:16:40 -0600154 __raw_writel(__pa(shmobile_secondary_vector), AVECR);
Magnus Dammf40aaf62012-01-10 17:44:39 +0900155
156 /* enable cache coherency on CPU0 */
Simon Horman872b59832012-11-13 11:42:54 +0900157 modify_scu_cpu_psr(0, 3 << (cpu * 8));
Magnus Dammf40aaf62012-01-10 17:44:39 +0900158
159 r8a7779_pm_init();
160
161 /* power off secondary CPUs */
162 r8a7779_platform_cpu_kill(1);
163 r8a7779_platform_cpu_kill(2);
164 r8a7779_platform_cpu_kill(3);
165}
Marc Zyngiera62580e2011-09-08 13:15:22 +0100166
167static void __init r8a7779_smp_init_cpus(void)
168{
Magnus Damm3b94afa2013-02-13 22:46:48 +0900169 /* setup r8a7779 specific SCU base */
Magnus Dammabf88132013-02-18 22:47:16 +0900170 shmobile_scu_base = IOMEM(R8A7779_SCU_BASE);
Marc Zyngiera62580e2011-09-08 13:15:22 +0100171
Magnus Damm3b94afa2013-02-13 22:46:48 +0900172 shmobile_smp_init_cpus(scu_get_core_count(shmobile_scu_base));
Marc Zyngiera62580e2011-09-08 13:15:22 +0100173}
174
175struct smp_operations r8a7779_smp_ops __initdata = {
176 .smp_init_cpus = r8a7779_smp_init_cpus,
177 .smp_prepare_cpus = r8a7779_smp_prepare_cpus,
178 .smp_secondary_init = r8a7779_secondary_init,
179 .smp_boot_secondary = r8a7779_boot_secondary,
180#ifdef CONFIG_HOTPLUG_CPU
181 .cpu_kill = r8a7779_cpu_kill,
182 .cpu_die = shmobile_cpu_die,
183 .cpu_disable = shmobile_cpu_disable,
184#endif
185};