blob: 65dfe81d0035bc9ced9636c1397373c6664e5e20 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
Jesse Barnes80824002009-09-10 15:28:06 -070054enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
Keith Packard52440212008-11-18 09:30:25 -080059#define I915_NUM_PIPE 2
60
Eric Anholt62fdfea2010-05-21 13:26:39 -070061#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Interface history:
64 *
65 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110066 * 1.2: Add Power Management
67 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110068 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100069 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100070 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100074#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define DRIVER_PATCHLEVEL 0
76
Eric Anholt673a3942008-07-30 12:06:12 -070077#define WATCH_COHERENCY 0
Eric Anholt673a3942008-07-30 12:06:12 -070078#define WATCH_EXEC 0
Eric Anholt673a3942008-07-30 12:06:12 -070079#define WATCH_RELOC 0
Chris Wilson23bc5982010-09-29 16:10:57 +010080#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070081#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000092 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100093};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100113 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100114};
Chris Wilson44834a62010-08-19 16:09:23 +0100115#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116
Chris Wilson6ef3d422010-08-04 20:26:07 +0100117struct intel_overlay;
118struct intel_overlay_error_state;
119
Dave Airlie7c1c2872008-11-28 14:22:24 +1000120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200127 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000128 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000129 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000131
yakui_zhao9b9d1722009-05-31 17:17:17 +0800132struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100133 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100137 u8 i2c_pin;
138 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400139 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140};
141
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000142struct intel_display_error_state;
143
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700144struct drm_i915_error_state {
145 u32 eir;
146 u32 pgtbl_er;
147 u32 pipeastat;
148 u32 pipebstat;
149 u32 ipeir;
150 u32 ipehr;
151 u32 instdone;
152 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100153 u32 error; /* gen6+ */
154 u32 bcs_acthd; /* gen6+ blt engine */
155 u32 bcs_ipehr;
156 u32 bcs_ipeir;
157 u32 bcs_instdone;
158 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100159 u32 vcs_acthd; /* gen6+ bsd engine */
160 u32 vcs_ipehr;
161 u32 vcs_ipeir;
162 u32 vcs_instdone;
163 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700164 u32 instpm;
165 u32 instps;
166 u32 instdone1;
167 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000168 u64 bbaddr;
Chris Wilson748ebc62010-10-24 10:28:47 +0100169 u64 fence[16];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000171 struct drm_i915_error_object {
172 int page_count;
173 u32 gtt_offset;
174 u32 *pages[0];
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000175 } *ringbuffer, *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000176 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000177 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000178 u32 name;
179 u32 seqno;
180 u32 gtt_offset;
181 u32 read_domains;
182 u32 write_domain;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000183 s32 fence_reg:5;
Chris Wilson9df30792010-02-18 10:24:56 +0000184 s32 pinned:2;
185 u32 tiling:2;
186 u32 dirty:1;
187 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000188 u32 ring:4;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000189 u32 agp_type:1;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000190 } *active_bo, *pinned_bo;
191 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100192 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000193 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700194};
195
Jesse Barnese70236a2009-09-21 10:42:27 -0700196struct drm_i915_display_funcs {
197 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400198 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700199 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
200 void (*disable_fbc)(struct drm_device *dev);
201 int (*get_display_clock_speed)(struct drm_device *dev);
202 int (*get_fifo_size)(struct drm_device *dev, int plane);
203 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800204 int planeb_clock, int sr_hdisplay, int sr_htotal,
205 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700206 /* clock updates for mode set */
207 /* cursor updates */
208 /* render clock increase/decrease */
209 /* display clock increase/decrease */
210 /* pll clock increase/decrease */
211 /* clock gating init */
212};
213
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500214struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100215 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500216 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400217 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220 u8 is_g33 : 1;
221 u8 need_gfx_hws : 1;
222 u8 is_g4x : 1;
223 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100224 u8 is_broadwater : 1;
225 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226 u8 has_fbc : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227 u8 has_pipe_cxsr : 1;
228 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500229 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100230 u8 has_overlay : 1;
231 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100232 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800233 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100234 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500235};
236
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800237enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100238 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800239 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
240 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
241 FBC_MODE_TOO_LARGE, /* mode too large for compression */
242 FBC_BAD_PLANE, /* fbc not supported on plane */
243 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700244 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800245};
246
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800247enum intel_pch {
248 PCH_IBX, /* Ibexpeak PCH */
249 PCH_CPT, /* Cougarpoint PCH */
250};
251
Jesse Barnesb690e962010-07-19 13:53:12 -0700252#define QUIRK_PIPEA_FORCE (1<<0)
253
Dave Airlie8be48d92010-03-30 05:34:14 +0000254struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700257 struct drm_device *dev;
258
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500259 const struct intel_device_info *info;
260
Dave Airlieac5c4e72008-12-19 15:38:34 +1000261 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000262 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000263
Eric Anholt3043c602008-10-02 12:24:47 -0700264 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Chris Wilsonf899fc62010-07-20 15:44:45 -0700266 struct intel_gmbus {
267 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100268 struct i2c_adapter *force_bit;
269 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700270 } *gmbus;
271
Dave Airlieec2a4c32009-08-04 11:43:41 +1000272 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000273 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d52010-08-07 11:01:22 +0100274 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000276 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700278 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000279 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000280 struct drm_i915_gem_object *pwrctx;
281 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Jesse Barnesd7658982009-06-05 14:41:29 +0000283 struct resource mch_res;
284
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000285 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 int back_offset;
287 int front_offset;
288 int current_page;
289 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 atomic_t irq_received;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100292 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000293
294 /* protects the irq masks */
295 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700296 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800297 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000298 u32 irq_mask;
299 u32 gt_irq_mask;
300 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Jesse Barnes5ca58282009-03-31 14:11:15 -0700302 u32 hotplug_supported_mask;
303 struct work_struct hotplug_work;
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 int tex_lru_log_granularity;
306 int allow_batchbuffer;
307 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100308 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000309 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000310 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000311
Ben Gamarif65d9422009-09-14 17:48:44 -0400312 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000313#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400314 struct timer_list hangcheck_timer;
315 int hangcheck_count;
316 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100317 uint32_t last_instdone;
318 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400319
Jesse Barnes80824002009-09-10 15:28:06 -0700320 unsigned long cfb_size;
321 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100322 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700323 int cfb_fence;
324 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100325 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700326
Jesse Barnes79e53942008-11-07 14:24:08 -0800327 int irq_enabled;
328
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100329 struct intel_opregion opregion;
330
Daniel Vetter02e792f2009-09-15 22:57:34 +0200331 /* overlay */
332 struct intel_overlay *overlay;
333
Jesse Barnes79e53942008-11-07 14:24:08 -0800334 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100335 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000336 bool backlight_enabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800337 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800338 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
339 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800340
341 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100342 unsigned int int_tv_support:1;
343 unsigned int lvds_dither:1;
344 unsigned int lvds_vbt:1;
345 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500346 unsigned int lvds_use_ssc:1;
347 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100348 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700349 int rate;
350 int lanes;
351 int preemphasis;
352 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100353
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700354 bool initialized;
355 bool support;
356 int bpp;
357 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100358 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700359 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800360
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700361 struct notifier_block lid_notifier;
362
Chris Wilsonf899fc62010-07-20 15:44:45 -0700363 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800364 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
365 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
366 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
367
Li Peng95534262010-05-18 18:58:44 +0800368 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800369
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700370 spinlock_t error_lock;
371 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400372 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100373 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700374 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700375
Jesse Barnese70236a2009-09-21 10:42:27 -0700376 /* Display functions */
377 struct drm_i915_display_funcs display;
378
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800379 /* PCH chipset type */
380 enum intel_pch pch_type;
381
Jesse Barnesb690e962010-07-19 13:53:12 -0700382 unsigned long quirks;
383
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000384 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800385 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000386 u8 saveLBB;
387 u32 saveDSPACNTR;
388 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000389 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800390 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000391 u32 savePIPEACONF;
392 u32 savePIPEBCONF;
393 u32 savePIPEASRC;
394 u32 savePIPEBSRC;
395 u32 saveFPA0;
396 u32 saveFPA1;
397 u32 saveDPLL_A;
398 u32 saveDPLL_A_MD;
399 u32 saveHTOTAL_A;
400 u32 saveHBLANK_A;
401 u32 saveHSYNC_A;
402 u32 saveVTOTAL_A;
403 u32 saveVBLANK_A;
404 u32 saveVSYNC_A;
405 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000406 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800407 u32 saveTRANS_HTOTAL_A;
408 u32 saveTRANS_HBLANK_A;
409 u32 saveTRANS_HSYNC_A;
410 u32 saveTRANS_VTOTAL_A;
411 u32 saveTRANS_VBLANK_A;
412 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000413 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u32 saveDSPASTRIDE;
415 u32 saveDSPASIZE;
416 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700417 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000418 u32 saveDSPASURF;
419 u32 saveDSPATILEOFF;
420 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700421 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000422 u32 saveBLC_PWM_CTL;
423 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800424 u32 saveBLC_CPU_PWM_CTL;
425 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000426 u32 saveFPB0;
427 u32 saveFPB1;
428 u32 saveDPLL_B;
429 u32 saveDPLL_B_MD;
430 u32 saveHTOTAL_B;
431 u32 saveHBLANK_B;
432 u32 saveHSYNC_B;
433 u32 saveVTOTAL_B;
434 u32 saveVBLANK_B;
435 u32 saveVSYNC_B;
436 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000437 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800438 u32 saveTRANS_HTOTAL_B;
439 u32 saveTRANS_HBLANK_B;
440 u32 saveTRANS_HSYNC_B;
441 u32 saveTRANS_VTOTAL_B;
442 u32 saveTRANS_VBLANK_B;
443 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000444 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000445 u32 saveDSPBSTRIDE;
446 u32 saveDSPBSIZE;
447 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700448 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000449 u32 saveDSPBSURF;
450 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700451 u32 saveVGA0;
452 u32 saveVGA1;
453 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000454 u32 saveVGACNTRL;
455 u32 saveADPA;
456 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700457 u32 savePP_ON_DELAYS;
458 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000459 u32 saveDVOA;
460 u32 saveDVOB;
461 u32 saveDVOC;
462 u32 savePP_ON;
463 u32 savePP_OFF;
464 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700465 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 savePFIT_CONTROL;
467 u32 save_palette_a[256];
468 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700469 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000470 u32 saveFBC_CFB_BASE;
471 u32 saveFBC_LL_BASE;
472 u32 saveFBC_CONTROL;
473 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000474 u32 saveIER;
475 u32 saveIIR;
476 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800477 u32 saveDEIER;
478 u32 saveDEIMR;
479 u32 saveGTIER;
480 u32 saveGTIMR;
481 u32 saveFDI_RXA_IMR;
482 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800483 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800484 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000485 u32 saveSWF0[16];
486 u32 saveSWF1[16];
487 u32 saveSWF2[3];
488 u8 saveMSR;
489 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800490 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000491 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000492 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000493 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000494 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700495 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000496 u32 saveCURACNTR;
497 u32 saveCURAPOS;
498 u32 saveCURABASE;
499 u32 saveCURBCNTR;
500 u32 saveCURBPOS;
501 u32 saveCURBBASE;
502 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700503 u32 saveDP_B;
504 u32 saveDP_C;
505 u32 saveDP_D;
506 u32 savePIPEA_GMCH_DATA_M;
507 u32 savePIPEB_GMCH_DATA_M;
508 u32 savePIPEA_GMCH_DATA_N;
509 u32 savePIPEB_GMCH_DATA_N;
510 u32 savePIPEA_DP_LINK_M;
511 u32 savePIPEB_DP_LINK_M;
512 u32 savePIPEA_DP_LINK_N;
513 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800514 u32 saveFDI_RXA_CTL;
515 u32 saveFDI_TXA_CTL;
516 u32 saveFDI_RXB_CTL;
517 u32 saveFDI_TXB_CTL;
518 u32 savePFA_CTL_1;
519 u32 savePFB_CTL_1;
520 u32 savePFA_WIN_SZ;
521 u32 savePFB_WIN_SZ;
522 u32 savePFA_WIN_POS;
523 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000524 u32 savePCH_DREF_CONTROL;
525 u32 saveDISP_ARB_CTL;
526 u32 savePIPEA_DATA_M1;
527 u32 savePIPEA_DATA_N1;
528 u32 savePIPEA_LINK_M1;
529 u32 savePIPEA_LINK_N1;
530 u32 savePIPEB_DATA_M1;
531 u32 savePIPEB_DATA_N1;
532 u32 savePIPEB_LINK_M1;
533 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000534 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700535
536 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200537 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000538 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200539 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000540 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200541 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700542 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100543 /** List of all objects in gtt_space. Used to restore gtt
544 * mappings on resume */
545 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000546
547 /** Usable portion of the GTT for GEM */
548 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200549 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000550 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700551
Keith Packard0839ccb2008-10-30 19:38:48 -0700552 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800553 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700554
Chris Wilson17250b72010-10-28 12:51:39 +0100555 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100556
Eric Anholt673a3942008-07-30 12:06:12 -0700557 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100558 * List of objects currently involved in rendering.
559 *
560 * Includes buffers having the contents of their GPU caches
561 * flushed, not necessarily primitives. last_rendering_seqno
562 * represents when the rendering involved will be completed.
563 *
564 * A reference is held on the buffer while on this list.
565 */
566 struct list_head active_list;
567
568 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700569 * List of objects which are not in the ringbuffer but which
570 * still have a write_domain which needs to be flushed before
571 * unbinding.
572 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800573 * last_rendering_seqno is 0 while an object is in this list.
574 *
Eric Anholt673a3942008-07-30 12:06:12 -0700575 * A reference is held on the buffer while on this list.
576 */
577 struct list_head flushing_list;
578
579 /**
580 * LRU list of objects which are not in the ringbuffer and
581 * are ready to unbind, but are still in the GTT.
582 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800583 * last_rendering_seqno is 0 while an object is in this list.
584 *
Eric Anholt673a3942008-07-30 12:06:12 -0700585 * A reference is not held on the buffer while on this list,
586 * as merely being GTT-bound shouldn't prevent its being
587 * freed, and we'll pull it off the list in the free path.
588 */
589 struct list_head inactive_list;
590
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100591 /**
592 * LRU list of objects which are not in the ringbuffer but
593 * are still pinned in the GTT.
594 */
595 struct list_head pinned_list;
596
Eric Anholta09ba7f2009-08-29 12:49:51 -0700597 /** LRU list of objects with fence regs on them. */
598 struct list_head fence_list;
599
Eric Anholt673a3942008-07-30 12:06:12 -0700600 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100601 * List of objects currently pending being freed.
602 *
603 * These objects are no longer in use, but due to a signal
604 * we were prevented from freeing them at the appointed time.
605 */
606 struct list_head deferred_free_list;
607
608 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700609 * We leave the user IRQ off as much as possible,
610 * but this means that requests will finish and never
611 * be retired once the system goes idle. Set a timer to
612 * fire periodically while the ring is running. When it
613 * fires, go retire requests.
614 */
615 struct delayed_work retire_work;
616
Eric Anholt673a3942008-07-30 12:06:12 -0700617 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700618 * Flag if the X Server, and thus DRM, is not currently in
619 * control of the device.
620 *
621 * This is set between LeaveVT and EnterVT. It needs to be
622 * replaced with a semaphore. It also needs to be
623 * transitioned away from for kernel modesetting.
624 */
625 int suspended;
626
627 /**
628 * Flag if the hardware appears to be wedged.
629 *
630 * This is set when attempts to idle the device timeout.
631 * It prevents command submission from occuring and makes
632 * every pending request fail
633 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400634 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
636 /** Bit 6 swizzling required for X tiling */
637 uint32_t bit_6_swizzle_x;
638 /** Bit 6 swizzling required for Y tiling */
639 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000640
641 /* storage for physical objects */
642 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100643
Chris Wilson73aa8082010-09-30 11:46:12 +0100644 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100645 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000646 size_t mappable_gtt_total;
647 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100648 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700649 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800650 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800651 /* indicate whether the LVDS_BORDER should be enabled or not */
652 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100653 /* Panel fitter placement and size for Ironlake+ */
654 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700655
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500656 struct drm_crtc *plane_to_crtc_mapping[2];
657 struct drm_crtc *pipe_to_crtc_mapping[2];
658 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700659 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500660
Jesse Barnes652c3932009-08-17 13:31:43 -0700661 /* Reclocking support */
662 bool render_reclock_avail;
663 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000664 /* indicates the reduced downclock for LVDS*/
665 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700666 struct work_struct idle_work;
667 struct timer_list idle_timer;
668 bool busy;
669 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800670 int child_dev_num;
671 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800672 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800673
Zhenyu Wangc48044112009-12-17 14:48:43 +0800674 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800675
676 u8 cur_delay;
677 u8 min_delay;
678 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700679 u8 fmax;
680 u8 fstart;
681
Chris Wilson05394f32010-11-08 19:18:58 +0000682 u64 last_count1;
683 unsigned long last_time1;
684 u64 last_count2;
685 struct timespec last_time2;
686 unsigned long gfx_power;
687 int c_m;
688 int r_t;
689 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700690 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800691
692 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000693
Jesse Barnes20bf3772010-04-21 11:39:22 -0700694 struct drm_mm_node *compressed_fb;
695 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700696
Chris Wilsonae681d92010-10-01 14:57:56 +0100697 unsigned long last_gpu_reset;
698
Dave Airlie8be48d92010-03-30 05:34:14 +0000699 /* list of fbdev register on this device */
700 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701} drm_i915_private_t;
702
Eric Anholt673a3942008-07-30 12:06:12 -0700703struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000704 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700705
706 /** Current space allocated to this object in the GTT, if any. */
707 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100708 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700709
710 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100711 struct list_head ring_list;
712 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100713 /** This object's place on GPU write list */
714 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000715 /** This object's place in the batchbuffer or on the eviction list */
716 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700717
718 /**
719 * This is set if the object is on the active or flushing lists
720 * (has pending rendering), and is not set if it's on inactive (ready
721 * to be unbound).
722 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200723 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700724
725 /**
726 * This is set if the object has been written to since last bound
727 * to the GTT
728 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200729 unsigned int dirty : 1;
730
731 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000732 * This is set if the object has been written to since the last
733 * GPU flush.
734 */
735 unsigned int pending_gpu_write : 1;
736
737 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200738 * Fence register bits (if any) for this object. Will be set
739 * as needed when mapped into the GTT.
740 * Protected by dev->struct_mutex.
741 *
742 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
743 */
Chris Wilson11824e82010-06-06 15:40:18 +0100744 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200745
746 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200747 * Advice: are the backing pages purgeable?
748 */
749 unsigned int madv : 2;
750
751 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200752 * Current tiling mode for the object.
753 */
754 unsigned int tiling_mode : 2;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000755 unsigned int tiling_changed : 1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200756
757 /** How many users have pinned this object in GTT space. The following
758 * users can each hold at most one reference: pwrite/pread, pin_ioctl
759 * (via user_pin_count), execbuffer (objects are not allowed multiple
760 * times for the same batchbuffer), and the framebuffer code. When
761 * switching/pageflipping, the framebuffer code has at most two buffers
762 * pinned per crtc.
763 *
764 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
765 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100766 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200767#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700768
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200769 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100770 * Is the object at the current location in the gtt mappable and
771 * fenceable? Used to avoid costly recalculations.
772 */
773 unsigned int map_and_fenceable : 1;
774
775 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200776 * Whether the current gtt mapping needs to be mappable (and isn't just
777 * mappable by accident). Track pin and fault separate for a more
778 * accurate mappable working set.
779 */
780 unsigned int fault_mappable : 1;
781 unsigned int pin_mappable : 1;
782
Chris Wilsoncaea7472010-11-12 13:53:37 +0000783 /*
784 * Is the GPU currently using a fence to access this buffer,
785 */
786 unsigned int pending_fenced_gpu_access:1;
787 unsigned int fenced_gpu_access:1;
788
Eric Anholt856fa192009-03-19 14:10:50 -0700789 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
791 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100792 * DMAR support
793 */
794 struct scatterlist *sg_list;
795 int num_sg;
796
797 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000798 * Used for performing relocations during execbuffer insertion.
799 */
800 struct hlist_node exec_node;
801 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000802 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000803
804 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700805 * Current offset of the object in GTT space.
806 *
807 * This is the same as gtt_space->start
808 */
809 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 /** Breadcrumb of last rendering to the buffer. */
812 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000813 struct intel_ring_buffer *ring;
814
815 /** Breadcrumb of last fenced GPU access to the buffer. */
816 uint32_t last_fenced_seqno;
817 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Daniel Vetter778c3542010-05-13 11:49:44 +0200819 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800820 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Eric Anholt280b7132009-03-12 16:56:27 -0700822 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100823 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700824
Keith Packardba1eb1d2008-10-14 19:55:10 -0700825 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
826 uint32_t agp_type;
827
Eric Anholt673a3942008-07-30 12:06:12 -0700828 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800829 * If present, while GEM_DOMAIN_CPU is in the read domain this array
830 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700831 */
832 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800833
834 /** User space pin count and filp owning the pin */
835 uint32_t user_pin_count;
836 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000837
838 /** for phy allocated objects */
839 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500840
841 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500842 * Number of crtcs where this object is currently the fb, but
843 * will be page flipped away on the next vblank. When it
844 * reaches 0, dev_priv->pending_flip_queue will be woken up.
845 */
846 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700847};
848
Daniel Vetter62b8b212010-04-09 19:05:08 +0000849#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100850
Eric Anholt673a3942008-07-30 12:06:12 -0700851/**
852 * Request queue structure.
853 *
854 * The request queue allows us to note sequence numbers that have been emitted
855 * and may be associated with active buffers to be retired.
856 *
857 * By keeping this list, we can avoid having to do questionable
858 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
859 * an emission time with seqnos for tracking how far ahead of the GPU we are.
860 */
861struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800862 /** On Which ring this request was generated */
863 struct intel_ring_buffer *ring;
864
Eric Anholt673a3942008-07-30 12:06:12 -0700865 /** GEM sequence number associated with this request. */
866 uint32_t seqno;
867
868 /** Time at which this request was emitted, in jiffies. */
869 unsigned long emitted_jiffies;
870
Eric Anholtb9624422009-06-03 07:27:35 +0000871 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700872 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000873
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100874 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000875 /** file_priv list entry for this request */
876 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700877};
878
879struct drm_i915_file_private {
880 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100881 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000882 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700883 } mm;
884};
885
Jesse Barnes79e53942008-11-07 14:24:08 -0800886enum intel_chip_family {
887 CHIP_I8XX = 0x01,
888 CHIP_I9XX = 0x02,
889 CHIP_I915 = 0x04,
890 CHIP_I965 = 0x08,
891};
892
Zou Nan haicae58522010-11-09 17:17:32 +0800893#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
894
895#define IS_I830(dev) ((dev)->pci_device == 0x3577)
896#define IS_845G(dev) ((dev)->pci_device == 0x2562)
897#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
898#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
899#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
900#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
901#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
902#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
903#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
904#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
905#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
906#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
907#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
908#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
909#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
910#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
911#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
912#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
913#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
914
915#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
916#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
917#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
918#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
919#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
920
921#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
922#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
923#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
924
Chris Wilson05394f32010-11-08 19:18:58 +0000925#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800926#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
927
928/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
929 * rows, which changed the alignment requirements and fence programming.
930 */
931#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
932 IS_I915GM(dev)))
933#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
934#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
935#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
936#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
937#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
938#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
939/* dsparb controlled by hw only */
940#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
941
942#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
943#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
944#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800945
946#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
947#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
948
949#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
950#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
951#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
952
Chris Wilson05394f32010-11-08 19:18:58 +0000953#include "i915_trace.h"
954
Eric Anholtc153f452007-09-03 12:06:45 +1000955extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000956extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800957extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700958extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000959extern unsigned int i915_lvds_downclock;
Chris Wilsona7615032011-01-12 17:04:08 +0000960extern unsigned int i915_panel_use_ssc;
Chris Wilsonac668082011-02-09 16:15:32 +0000961extern unsigned int i915_enable_rc6;
Dave Airlieb3a83632005-09-30 18:37:36 +1000962
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000963extern int i915_suspend(struct drm_device *dev, pm_message_t state);
964extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400965extern void i915_save_display(struct drm_device *dev);
966extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000967extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
968extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000971extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100972extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000973extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700974extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000975extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000976extern void i915_driver_preclose(struct drm_device *dev,
977 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700978extern void i915_driver_postclose(struct drm_device *dev,
979 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000980extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100981extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
982 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700983extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000984 struct drm_clip_rect *box,
985 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100986extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700987extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
988extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
989extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
990extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
991
Dave Airlieaf6061a2008-05-07 12:15:39 +1000992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400994void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +0000995void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +1000996extern int i915_irq_emit(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
998extern int i915_irq_wait(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001000void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -08001001extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001004extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001005extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001006extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +10001007extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1008 struct drm_file *file_priv);
1009extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1010 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001011extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1012extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1013extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001014extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +10001015extern int i915_vblank_swap(struct drm_device *dev, void *data,
1016 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Keith Packard7c463582008-11-04 02:03:27 -08001018void
1019i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1020
1021void
1022i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1023
Zhao Yakui01c66882009-10-28 05:10:00 +00001024void intel_enable_asle (struct drm_device *dev);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001025int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1026 int *max_error,
1027 struct timeval *vblank_time,
1028 unsigned flags);
1029
1030int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1031 int *vpos, int *hpos);
Zhao Yakui01c66882009-10-28 05:10:00 +00001032
Chris Wilson3bd3c932010-08-19 08:19:30 +01001033#ifdef CONFIG_DEBUG_FS
1034extern void i915_destroy_error_state(struct drm_device *dev);
1035#else
1036#define i915_destroy_error_state(x)
1037#endif
1038
Keith Packard7c463582008-11-04 02:03:27 -08001039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001041extern int i915_mem_alloc(struct drm_device *dev, void *data,
1042 struct drm_file *file_priv);
1043extern int i915_mem_free(struct drm_device *dev, void *data,
1044 struct drm_file *file_priv);
1045extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1046 struct drm_file *file_priv);
1047extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001050extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001051 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001052/* i915_gem.c */
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001053int i915_gem_check_is_wedged(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001054int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1055 struct drm_file *file_priv);
1056int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
1058int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *file_priv);
1060int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001064int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001066int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
1068int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv);
1070int i915_gem_execbuffer(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001072int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001074int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1076int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
1078int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
1080int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001082int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001084int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_set_tiling(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
1090int i915_gem_get_tiling(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001092int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001094void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001095int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +00001096int __must_check i915_gem_flush_ring(struct drm_device *dev,
1097 struct intel_ring_buffer *ring,
1098 uint32_t invalidate_domains,
1099 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001100struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1101 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001102void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001103int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1104 uint32_t alignment,
1105 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001106void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001107int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001108void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001109void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001110
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1112int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1113 bool interruptible);
1114void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001115 struct intel_ring_buffer *ring,
1116 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001117
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001118/**
1119 * Returns true if seq1 is later than seq2.
1120 */
1121static inline bool
1122i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1123{
1124 return (int32_t)(seq1 - seq2) >= 0;
1125}
1126
Chris Wilson54cf91d2010-11-25 18:00:26 +00001127static inline u32
1128i915_gem_next_request_seqno(struct drm_device *dev,
1129 struct intel_ring_buffer *ring)
1130{
1131 drm_i915_private_t *dev_priv = dev->dev_private;
1132 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1133}
1134
Chris Wilsond9e86c02010-11-10 16:40:20 +00001135int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1136 struct intel_ring_buffer *pipelined,
1137 bool interruptible);
1138int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001139
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001140void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001141void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001142void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001143int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1144 uint32_t read_domains,
1145 uint32_t write_domain);
1146int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1147 bool interruptible);
1148int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001149void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001150void i915_gem_do_init(struct drm_device *dev,
1151 unsigned long start,
1152 unsigned long mappable_end,
1153 unsigned long end);
1154int __must_check i915_gpu_idle(struct drm_device *dev);
1155int __must_check i915_gem_idle(struct drm_device *dev);
1156int __must_check i915_add_request(struct drm_device *dev,
1157 struct drm_file *file_priv,
1158 struct drm_i915_gem_request *request,
1159 struct intel_ring_buffer *ring);
1160int __must_check i915_do_wait_request(struct drm_device *dev,
1161 uint32_t seqno,
1162 bool interruptible,
1163 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001164int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001165int __must_check
1166i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1167 bool write);
1168int __must_check
1169i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1170 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001171int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001172 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001173 int id,
1174 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001175void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001176 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001177void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001178void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001179
Daniel Vetter76aaf222010-11-05 22:23:30 +01001180/* i915_gem_gtt.c */
1181void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001182int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001183void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001184
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001185/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001186int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1187 unsigned alignment, bool mappable);
1188int __must_check i915_gem_evict_everything(struct drm_device *dev,
1189 bool purgeable_only);
1190int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1191 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001192
Eric Anholt673a3942008-07-30 12:06:12 -07001193/* i915_gem_tiling.c */
1194void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001195void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1196void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001197
1198/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001199void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001200 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001201#if WATCH_LISTS
1202int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001203#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001204#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001205#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001206void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1207 int handle);
1208void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001209 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Ben Gamari20172632009-02-17 20:08:50 -05001211/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001212int i915_debugfs_init(struct drm_minor *minor);
1213void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001214
Jesse Barnes317c35d2008-08-25 15:11:06 -07001215/* i915_suspend.c */
1216extern int i915_save_state(struct drm_device *dev);
1217extern int i915_restore_state(struct drm_device *dev);
1218
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001219/* i915_suspend.c */
1220extern int i915_save_state(struct drm_device *dev);
1221extern int i915_restore_state(struct drm_device *dev);
1222
Chris Wilsonf899fc62010-07-20 15:44:45 -07001223/* intel_i2c.c */
1224extern int intel_setup_gmbus(struct drm_device *dev);
1225extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001226extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1227extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001228extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1229{
1230 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1231}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001232extern void intel_i2c_reset(struct drm_device *dev);
1233
Chris Wilson3b617962010-08-24 09:02:58 +01001234/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001235extern int intel_opregion_setup(struct drm_device *dev);
1236#ifdef CONFIG_ACPI
1237extern void intel_opregion_init(struct drm_device *dev);
1238extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001239extern void intel_opregion_asle_intr(struct drm_device *dev);
1240extern void intel_opregion_gse_intr(struct drm_device *dev);
1241extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001242#else
Chris Wilson44834a62010-08-19 16:09:23 +01001243static inline void intel_opregion_init(struct drm_device *dev) { return; }
1244static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001245static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1246static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1247static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001248#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001249
Jesse Barnes723bfd72010-10-07 16:01:13 -07001250/* intel_acpi.c */
1251#ifdef CONFIG_ACPI
1252extern void intel_register_dsm_handler(void);
1253extern void intel_unregister_dsm_handler(void);
1254#else
1255static inline void intel_register_dsm_handler(void) { return; }
1256static inline void intel_unregister_dsm_handler(void) { return; }
1257#endif /* CONFIG_ACPI */
1258
Jesse Barnes79e53942008-11-07 14:24:08 -08001259/* modesetting */
1260extern void intel_modeset_init(struct drm_device *dev);
1261extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001262extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001263extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001264extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001265extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001266extern void intel_disable_fbc(struct drm_device *dev);
1267extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1268extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001269extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001270extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271extern void gen6_set_rps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001272extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001273extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001274
Chris Wilson6ef3d422010-08-04 20:26:07 +01001275/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001276#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001277extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1278extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001279
1280extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1281extern void intel_display_print_error_state(struct seq_file *m,
1282 struct drm_device *dev,
1283 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001284#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001285
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001286#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1287
1288#define BEGIN_LP_RING(n) \
1289 intel_ring_begin(LP_RING(dev_priv), (n))
1290
1291#define OUT_RING(x) \
1292 intel_ring_emit(LP_RING(dev_priv), x)
1293
1294#define ADVANCE_LP_RING() \
1295 intel_ring_advance(LP_RING(dev_priv))
1296
Eric Anholt546b0972008-09-01 16:45:29 -07001297/**
1298 * Lock test for when it's just for synchronization of ring access.
1299 *
1300 * In that case, we don't need to do it when GEM is initialized as nobody else
1301 * has access to the ring.
1302 */
Chris Wilson05394f32010-11-08 19:18:58 +00001303#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001304 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001305 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001306} while (0)
1307
Zou Nan haicae58522010-11-09 17:17:32 +08001308
Keith Packard5f753772010-11-22 09:24:22 +00001309#define __i915_read(x, y) \
1310static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1311 u##x val = read##y(dev_priv->regs + reg); \
1312 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1313 return val; \
1314}
1315__i915_read(8, b)
1316__i915_read(16, w)
1317__i915_read(32, l)
1318__i915_read(64, q)
1319#undef __i915_read
1320
1321#define __i915_write(x, y) \
1322static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1323 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1324 write##y(val, dev_priv->regs + reg); \
1325}
1326__i915_write(8, b)
1327__i915_write(16, w)
1328__i915_write(32, l)
1329__i915_write(64, q)
1330#undef __i915_write
1331
1332#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1333#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1334
1335#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1336#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1337#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1338#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1339
1340#define I915_READ(reg) i915_read32(dev_priv, (reg))
1341#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001342#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1343#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001344
1345#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1346#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001347
1348#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1349#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1350
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001351
Zou Nan haicae58522010-11-09 17:17:32 +08001352/* On SNB platform, before reading ring registers forcewake bit
1353 * must be set to prevent GT core from power down and stale values being
1354 * returned.
1355 */
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001356void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1357void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
Zou Nan haicae58522010-11-09 17:17:32 +08001358static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1359{
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001360 u32 val;
1361
1362 if (dev_priv->info->gen >= 6) {
1363 __gen6_force_wake_get(dev_priv);
1364 val = I915_READ(reg);
1365 __gen6_force_wake_put(dev_priv);
1366 } else
1367 val = I915_READ(reg);
1368
1369 return val;
Zou Nan haicae58522010-11-09 17:17:32 +08001370}
1371
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001372static inline void
1373i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1374{
1375 /* Trace down the write operation before the real write */
1376 trace_i915_reg_rw('W', reg, val, len);
1377 switch (len) {
1378 case 8:
1379 writeq(val, dev_priv->regs + reg);
1380 break;
1381 case 4:
1382 writel(val, dev_priv->regs + reg);
1383 break;
1384 case 2:
1385 writew(val, dev_priv->regs + reg);
1386 break;
1387 case 1:
1388 writeb(val, dev_priv->regs + reg);
1389 break;
1390 }
1391}
1392
Jesse Barnes585fb112008-07-29 11:54:06 -07001393/**
1394 * Reads a dword out of the status page, which is written to from the command
1395 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1396 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001397 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001398 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001399 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1400 * 0x04: ring 0 head pointer
1401 * 0x05: ring 1 head pointer (915-class)
1402 * 0x06: ring 2 head pointer (915-class)
1403 * 0x10-0x1b: Context status DWords (GM45)
1404 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001405 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001406 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001407 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001408#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409 (LP_RING(dev_priv)->status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001410#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001411#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001412#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001413
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414#endif