blob: df02483fc755c62ad46431d12f15c7c193169615 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
Chris Wilsonfac5e232016-07-04 11:34:36 +010060 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030078
79 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
80 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
81 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082}
83
Imre Deaka82abe42015-03-27 14:00:04 +020084static void bxt_init_clock_gating(struct drm_device *dev)
85{
Chris Wilsonfac5e232016-07-04 11:34:36 +010086 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020087
Mika Kuoppalab033bb62016-06-07 17:19:04 +030088 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020089
Nick Hoatha7546152015-06-29 14:07:32 +010090 /* WaDisableSDEUnitClockGating:bxt */
91 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
92 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
93
Imre Deak32608ca2015-03-11 11:10:27 +020094 /*
95 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020096 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020097 */
Imre Deak32608ca2015-03-11 11:10:27 +020098 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020099 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +0200100
101 /*
102 * Wa: Backlight PWM may stop in the asserted state, causing backlight
103 * to stay fully on.
104 */
105 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
106 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
107 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200108}
109
Daniel Vetterc921aba2012-04-26 23:28:17 +0200110static void i915_pineview_get_mem_freq(struct drm_device *dev)
111{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
149static void i915_ironlake_get_mem_freq(struct drm_device *dev)
150{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200152 u16 ddrpll, csipll;
153
154 ddrpll = I915_READ16(DDRMPLL1);
155 csipll = I915_READ16(CSIPLL0);
156
157 switch (ddrpll & 0xff) {
158 case 0xc:
159 dev_priv->mem_freq = 800;
160 break;
161 case 0x10:
162 dev_priv->mem_freq = 1066;
163 break;
164 case 0x14:
165 dev_priv->mem_freq = 1333;
166 break;
167 case 0x18:
168 dev_priv->mem_freq = 1600;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
172 ddrpll & 0xff);
173 dev_priv->mem_freq = 0;
174 break;
175 }
176
Daniel Vetter20e4d402012-08-08 23:35:39 +0200177 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200178
179 switch (csipll & 0x3ff) {
180 case 0x00c:
181 dev_priv->fsb_freq = 3200;
182 break;
183 case 0x00e:
184 dev_priv->fsb_freq = 3733;
185 break;
186 case 0x010:
187 dev_priv->fsb_freq = 4266;
188 break;
189 case 0x012:
190 dev_priv->fsb_freq = 4800;
191 break;
192 case 0x014:
193 dev_priv->fsb_freq = 5333;
194 break;
195 case 0x016:
196 dev_priv->fsb_freq = 5866;
197 break;
198 case 0x018:
199 dev_priv->fsb_freq = 6400;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
203 csipll & 0x3ff);
204 dev_priv->fsb_freq = 0;
205 break;
206 }
207
208 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200213 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200214 }
215}
216
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217static const struct cxsr_latency cxsr_latency_table[] = {
218 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
219 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
220 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
221 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
222 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
223
224 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
225 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
226 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
227 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
228 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
229
230 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
231 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
232 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
233 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
234 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
235
236 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
237 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
238 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
239 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
240 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
241
242 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
243 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
244 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
245 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
246 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
247
248 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
249 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
250 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
251 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
252 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
253};
254
Daniel Vetter63c62272012-04-21 23:17:55 +0200255static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300256 int is_ddr3,
257 int fsb,
258 int mem)
259{
260 const struct cxsr_latency *latency;
261 int i;
262
263 if (fsb == 0 || mem == 0)
264 return NULL;
265
266 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
267 latency = &cxsr_latency_table[i];
268 if (is_desktop == latency->is_desktop &&
269 is_ddr3 == latency->is_ddr3 &&
270 fsb == latency->fsb_freq && mem == latency->mem_freq)
271 return latency;
272 }
273
274 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
275
276 return NULL;
277}
278
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200279static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
280{
281 u32 val;
282
283 mutex_lock(&dev_priv->rps.hw_lock);
284
285 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
286 if (enable)
287 val &= ~FORCE_DDR_HIGH_FREQ;
288 else
289 val |= FORCE_DDR_HIGH_FREQ;
290 val &= ~FORCE_DDR_LOW_FREQ;
291 val |= FORCE_DDR_FREQ_REQ_ACK;
292 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
293
294 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
295 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
296 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
297
298 mutex_unlock(&dev_priv->rps.hw_lock);
299}
300
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200301static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
302{
303 u32 val;
304
305 mutex_lock(&dev_priv->rps.hw_lock);
306
307 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
308 if (enable)
309 val |= DSP_MAXFIFO_PM5_ENABLE;
310 else
311 val &= ~DSP_MAXFIFO_PM5_ENABLE;
312 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
313
314 mutex_unlock(&dev_priv->rps.hw_lock);
315}
316
Ville Syrjäläf4998962015-03-10 17:02:21 +0200317#define FW_WM(value, plane) \
318 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
319
Imre Deak5209b1f2014-07-01 12:36:17 +0300320void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300321{
Chris Wilson91c8a322016-07-05 10:40:23 +0100322 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324
Wayne Boyer666a4532015-12-09 12:29:35 -0800325 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300328 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300329 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
330 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300331 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 } else if (IS_PINEVIEW(dev)) {
333 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
334 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300337 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
338 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
339 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
340 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300341 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 } else if (IS_I915GM(dev)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300343 /*
344 * FIXME can't find a bit like this for 915G, and
345 * and yet it does have the related watermark in
346 * FW_BLC_SELF. What's going on?
347 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
349 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
350 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300351 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 } else {
353 return;
354 }
355
356 DRM_DEBUG_KMS("memory self-refresh is %s\n",
357 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358}
359
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200360
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361/*
362 * Latency for FIFO fetches is dependent on several factors:
363 * - memory configuration (speed, channels)
364 * - chipset
365 * - current MCH state
366 * It can be fairly high in some situations, so here we assume a fairly
367 * pessimal value. It's a tradeoff between extra memory fetches (if we
368 * set this value too high, the FIFO will fetch frequently to stay full)
369 * and power consumption (set it too low to save power and we might see
370 * FIFO underruns and display "flicker").
371 *
372 * A value of 5us seems to be a good balance; safe for very low end
373 * platforms but not overly aggressive on lower latency configs.
374 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100375static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300376
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
378 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
379
380static int vlv_get_fifo_size(struct drm_device *dev,
381 enum pipe pipe, int plane)
382{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200384 int sprite0_start, sprite1_start, size;
385
386 switch (pipe) {
387 uint32_t dsparb, dsparb2, dsparb3;
388 case PIPE_A:
389 dsparb = I915_READ(DSPARB);
390 dsparb2 = I915_READ(DSPARB2);
391 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
392 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
393 break;
394 case PIPE_B:
395 dsparb = I915_READ(DSPARB);
396 dsparb2 = I915_READ(DSPARB2);
397 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
398 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
399 break;
400 case PIPE_C:
401 dsparb2 = I915_READ(DSPARB2);
402 dsparb3 = I915_READ(DSPARB3);
403 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
404 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
405 break;
406 default:
407 return 0;
408 }
409
410 switch (plane) {
411 case 0:
412 size = sprite0_start;
413 break;
414 case 1:
415 size = sprite1_start - sprite0_start;
416 break;
417 case 2:
418 size = 512 - 1 - sprite1_start;
419 break;
420 default:
421 return 0;
422 }
423
424 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
425 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
426 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
427 size);
428
429 return size;
430}
431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300432static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300433{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300435 uint32_t dsparb = I915_READ(DSPARB);
436 int size;
437
438 size = dsparb & 0x7f;
439 if (plane)
440 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
441
442 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
443 plane ? "B" : "A", size);
444
445 return size;
446}
447
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200448static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451 uint32_t dsparb = I915_READ(DSPARB);
452 int size;
453
454 size = dsparb & 0x1ff;
455 if (plane)
456 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
457 size >>= 1; /* Convert to cachelines */
458
459 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
460 plane ? "B" : "A", size);
461
462 return size;
463}
464
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300465static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 size >>= 2; /* Convert to cachelines */
473
474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
475 plane ? "B" : "A",
476 size);
477
478 return size;
479}
480
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481/* Pineview has different values for various configs */
482static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300483 .fifo_size = PINEVIEW_DISPLAY_FIFO,
484 .max_wm = PINEVIEW_MAX_WM,
485 .default_wm = PINEVIEW_DFT_WM,
486 .guard_size = PINEVIEW_GUARD_WM,
487 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300488};
489static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300490 .fifo_size = PINEVIEW_DISPLAY_FIFO,
491 .max_wm = PINEVIEW_MAX_WM,
492 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
493 .guard_size = PINEVIEW_GUARD_WM,
494 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300495};
496static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300497 .fifo_size = PINEVIEW_CURSOR_FIFO,
498 .max_wm = PINEVIEW_CURSOR_MAX_WM,
499 .default_wm = PINEVIEW_CURSOR_DFT_WM,
500 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
501 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502};
503static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300504 .fifo_size = PINEVIEW_CURSOR_FIFO,
505 .max_wm = PINEVIEW_CURSOR_MAX_WM,
506 .default_wm = PINEVIEW_CURSOR_DFT_WM,
507 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
508 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300509};
510static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300511 .fifo_size = G4X_FIFO_SIZE,
512 .max_wm = G4X_MAX_WM,
513 .default_wm = G4X_MAX_WM,
514 .guard_size = 2,
515 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516};
517static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300518 .fifo_size = I965_CURSOR_FIFO,
519 .max_wm = I965_CURSOR_MAX_WM,
520 .default_wm = I965_CURSOR_DFT_WM,
521 .guard_size = 2,
522 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300525 .fifo_size = I965_CURSOR_FIFO,
526 .max_wm = I965_CURSOR_MAX_WM,
527 .default_wm = I965_CURSOR_DFT_WM,
528 .guard_size = 2,
529 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530};
531static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300532 .fifo_size = I945_FIFO_SIZE,
533 .max_wm = I915_MAX_WM,
534 .default_wm = 1,
535 .guard_size = 2,
536 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537};
538static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300539 .fifo_size = I915_FIFO_SIZE,
540 .max_wm = I915_MAX_WM,
541 .default_wm = 1,
542 .guard_size = 2,
543 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300544};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300545static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300546 .fifo_size = I855GM_FIFO_SIZE,
547 .max_wm = I915_MAX_WM,
548 .default_wm = 1,
549 .guard_size = 2,
550 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300552static const struct intel_watermark_params i830_bc_wm_info = {
553 .fifo_size = I855GM_FIFO_SIZE,
554 .max_wm = I915_MAX_WM/2,
555 .default_wm = 1,
556 .guard_size = 2,
557 .cacheline_size = I830_FIFO_LINE_SIZE,
558};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200559static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = I830_FIFO_SIZE,
561 .max_wm = I915_MAX_WM,
562 .default_wm = 1,
563 .guard_size = 2,
564 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/**
568 * intel_calculate_wm - calculate watermark level
569 * @clock_in_khz: pixel clock
570 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200571 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572 * @latency_ns: memory latency for the platform
573 *
574 * Calculate the watermark level (the level at which the display plane will
575 * start fetching from memory again). Each chip has a different display
576 * FIFO size and allocation, so the caller needs to figure that out and pass
577 * in the correct intel_watermark_params structure.
578 *
579 * As the pixel clock runs, the FIFO will be drained at a rate that depends
580 * on the pixel size. When it reaches the watermark level, it'll start
581 * fetching FIFO line sized based chunks from memory until the FIFO fills
582 * past the watermark point. If the FIFO drains completely, a FIFO underrun
583 * will occur, and a display engine hang could result.
584 */
585static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
586 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 unsigned long latency_ns)
589{
590 long entries_required, wm_size;
591
592 /*
593 * Note: we need to make sure we don't overflow for various clock &
594 * latency values.
595 * clocks go from a few thousand to several hundred thousand.
596 * latency is usually a few thousand
597 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200598 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 1000;
600 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
601
602 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
603
604 wm_size = fifo_size - (entries_required + wm->guard_size);
605
606 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
607
608 /* Don't promote wm_size to unsigned... */
609 if (wm_size > (long)wm->max_wm)
610 wm_size = wm->max_wm;
611 if (wm_size <= 0)
612 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300613
614 /*
615 * Bspec seems to indicate that the value shouldn't be lower than
616 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
617 * Lets go for 8 which is the burst size since certain platforms
618 * already use a hardcoded 8 (which is what the spec says should be
619 * done).
620 */
621 if (wm_size <= 8)
622 wm_size = 8;
623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 return wm_size;
625}
626
627static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
628{
629 struct drm_crtc *crtc, *enabled = NULL;
630
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100631 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000632 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 if (enabled)
634 return NULL;
635 enabled = crtc;
636 }
637 }
638
639 return enabled;
640}
641
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300642static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300644 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 struct drm_crtc *crtc;
647 const struct cxsr_latency *latency;
648 u32 reg;
649 unsigned long wm;
650
651 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
652 dev_priv->fsb_freq, dev_priv->mem_freq);
653 if (!latency) {
654 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300655 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656 return;
657 }
658
659 crtc = single_enabled_crtc(dev);
660 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300661 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200662 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300663 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300664
665 /* Display SR */
666 wm = intel_calculate_wm(clock, &pineview_display_wm,
667 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200668 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 reg = I915_READ(DSPFW1);
670 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200671 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 I915_WRITE(DSPFW1, reg);
673 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
674
675 /* cursor SR */
676 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
677 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200678 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300679 reg = I915_READ(DSPFW3);
680 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200681 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 I915_WRITE(DSPFW3, reg);
683
684 /* Display HPLL off SR */
685 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
686 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200687 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 reg = I915_READ(DSPFW3);
689 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200690 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 I915_WRITE(DSPFW3, reg);
692
693 /* cursor HPLL off SR */
694 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
695 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200696 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 reg = I915_READ(DSPFW3);
698 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200699 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 I915_WRITE(DSPFW3, reg);
701 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
702
Imre Deak5209b1f2014-07-01 12:36:17 +0300703 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300705 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 }
707}
708
709static bool g4x_compute_wm0(struct drm_device *dev,
710 int plane,
711 const struct intel_watermark_params *display,
712 int display_latency_ns,
713 const struct intel_watermark_params *cursor,
714 int cursor_latency_ns,
715 int *plane_wm,
716 int *cursor_wm)
717{
718 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300719 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200720 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 int line_time_us, line_count;
722 int entries, tlb_miss;
723
724 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000725 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 *cursor_wm = cursor->guard_size;
727 *plane_wm = display->guard_size;
728 return false;
729 }
730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200731 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800733 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200734 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200735 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300736
737 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200738 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
740 if (tlb_miss > 0)
741 entries += tlb_miss;
742 entries = DIV_ROUND_UP(entries, display->cacheline_size);
743 *plane_wm = entries + display->guard_size;
744 if (*plane_wm > (int)display->max_wm)
745 *plane_wm = display->max_wm;
746
747 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200748 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300749 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200750 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
752 if (tlb_miss > 0)
753 entries += tlb_miss;
754 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
755 *cursor_wm = entries + cursor->guard_size;
756 if (*cursor_wm > (int)cursor->max_wm)
757 *cursor_wm = (int)cursor->max_wm;
758
759 return true;
760}
761
762/*
763 * Check the wm result.
764 *
765 * If any calculated watermark values is larger than the maximum value that
766 * can be programmed into the associated watermark register, that watermark
767 * must be disabled.
768 */
769static bool g4x_check_srwm(struct drm_device *dev,
770 int display_wm, int cursor_wm,
771 const struct intel_watermark_params *display,
772 const struct intel_watermark_params *cursor)
773{
774 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
775 display_wm, cursor_wm);
776
777 if (display_wm > display->max_wm) {
778 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
779 display_wm, display->max_wm);
780 return false;
781 }
782
783 if (cursor_wm > cursor->max_wm) {
784 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
785 cursor_wm, cursor->max_wm);
786 return false;
787 }
788
789 if (!(display_wm || cursor_wm)) {
790 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
791 return false;
792 }
793
794 return true;
795}
796
797static bool g4x_compute_srwm(struct drm_device *dev,
798 int plane,
799 int latency_ns,
800 const struct intel_watermark_params *display,
801 const struct intel_watermark_params *cursor,
802 int *display_wm, int *cursor_wm)
803{
804 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300805 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200806 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300807 unsigned long line_time_us;
808 int line_count, line_size;
809 int small, large;
810 int entries;
811
812 if (!latency_ns) {
813 *display_wm = *cursor_wm = 0;
814 return false;
815 }
816
817 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200818 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100819 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800820 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200821 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200822 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823
Ville Syrjälä922044c2014-02-14 14:18:57 +0200824 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200826 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827
828 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200829 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830 large = line_count * line_size;
831
832 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
833 *display_wm = entries + display->guard_size;
834
835 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200836 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
838 *cursor_wm = entries + cursor->guard_size;
839
840 return g4x_check_srwm(dev,
841 *display_wm, *cursor_wm,
842 display, cursor);
843}
844
Ville Syrjälä15665972015-03-10 16:16:28 +0200845#define FW_WM_VLV(value, plane) \
846 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
847
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200848static void vlv_write_wm_values(struct intel_crtc *crtc,
849 const struct vlv_wm_values *wm)
850{
851 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
852 enum pipe pipe = crtc->pipe;
853
854 I915_WRITE(VLV_DDL(pipe),
855 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
856 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
857 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
858 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
859
Ville Syrjäläae801522015-03-05 21:19:49 +0200860 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200861 FW_WM(wm->sr.plane, SR) |
862 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
863 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
864 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200865 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200866 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
867 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
868 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200869 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200870 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871
872 if (IS_CHERRYVIEW(dev_priv)) {
873 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200874 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
875 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
878 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
881 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200882 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200883 FW_WM(wm->sr.plane >> 9, SR_HI) |
884 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
885 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
886 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
887 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
888 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
889 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
890 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
891 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
892 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200893 } else {
894 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200895 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
896 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM(wm->sr.plane >> 9, SR_HI) |
899 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
900 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
901 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
902 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
903 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
904 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200905 }
906
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300907 /* zero (unused) WM1 watermarks */
908 I915_WRITE(DSPFW4, 0);
909 I915_WRITE(DSPFW5, 0);
910 I915_WRITE(DSPFW6, 0);
911 I915_WRITE(DSPHOWM1, 0);
912
Ville Syrjäläae801522015-03-05 21:19:49 +0200913 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200914}
915
Ville Syrjälä15665972015-03-10 16:16:28 +0200916#undef FW_WM_VLV
917
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300918enum vlv_wm_level {
919 VLV_WM_LEVEL_PM2,
920 VLV_WM_LEVEL_PM5,
921 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300922};
923
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300924/* latency must be in 0.1us units. */
925static unsigned int vlv_wm_method2(unsigned int pixel_rate,
926 unsigned int pipe_htotal,
927 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200928 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300929 unsigned int latency)
930{
931 unsigned int ret;
932
933 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200934 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300935 ret = DIV_ROUND_UP(ret, 64);
936
937 return ret;
938}
939
940static void vlv_setup_wm_latency(struct drm_device *dev)
941{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100942 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300943
944 /* all latencies in usec */
945 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
946
Ville Syrjälä58590c12015-09-08 21:05:12 +0300947 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
948
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300949 if (IS_CHERRYVIEW(dev_priv)) {
950 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
951 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300952
953 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300954 }
955}
956
957static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
958 struct intel_crtc *crtc,
959 const struct intel_plane_state *state,
960 int level)
961{
962 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200963 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300964
965 if (dev_priv->wm.pri_latency[level] == 0)
966 return USHRT_MAX;
967
968 if (!state->visible)
969 return 0;
970
Ville Syrjäläac484962016-01-20 21:05:26 +0200971 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 clock = crtc->config->base.adjusted_mode.crtc_clock;
973 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
974 width = crtc->config->pipe_src_w;
975 if (WARN_ON(htotal == 0))
976 htotal = 1;
977
978 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
979 /*
980 * FIXME the formula gives values that are
981 * too big for the cursor FIFO, and hence we
982 * would never be able to use cursors. For
983 * now just hardcode the watermark.
984 */
985 wm = 63;
986 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200987 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300988 dev_priv->wm.pri_latency[level] * 10);
989 }
990
991 return min_t(int, wm, USHRT_MAX);
992}
993
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300994static void vlv_compute_fifo(struct intel_crtc *crtc)
995{
996 struct drm_device *dev = crtc->base.dev;
997 struct vlv_wm_state *wm_state = &crtc->wm_state;
998 struct intel_plane *plane;
999 unsigned int total_rate = 0;
1000 const int fifo_size = 512 - 1;
1001 int fifo_extra, fifo_left = fifo_size;
1002
1003 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1004 struct intel_plane_state *state =
1005 to_intel_plane_state(plane->base.state);
1006
1007 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1008 continue;
1009
1010 if (state->visible) {
1011 wm_state->num_active_planes++;
1012 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1013 }
1014 }
1015
1016 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1017 struct intel_plane_state *state =
1018 to_intel_plane_state(plane->base.state);
1019 unsigned int rate;
1020
1021 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1022 plane->wm.fifo_size = 63;
1023 continue;
1024 }
1025
1026 if (!state->visible) {
1027 plane->wm.fifo_size = 0;
1028 continue;
1029 }
1030
1031 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1032 plane->wm.fifo_size = fifo_size * rate / total_rate;
1033 fifo_left -= plane->wm.fifo_size;
1034 }
1035
1036 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1037
1038 /* spread the remainder evenly */
1039 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1040 int plane_extra;
1041
1042 if (fifo_left == 0)
1043 break;
1044
1045 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1046 continue;
1047
1048 /* give it all to the first plane if none are active */
1049 if (plane->wm.fifo_size == 0 &&
1050 wm_state->num_active_planes)
1051 continue;
1052
1053 plane_extra = min(fifo_extra, fifo_left);
1054 plane->wm.fifo_size += plane_extra;
1055 fifo_left -= plane_extra;
1056 }
1057
1058 WARN_ON(fifo_left != 0);
1059}
1060
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001061static void vlv_invert_wms(struct intel_crtc *crtc)
1062{
1063 struct vlv_wm_state *wm_state = &crtc->wm_state;
1064 int level;
1065
1066 for (level = 0; level < wm_state->num_levels; level++) {
1067 struct drm_device *dev = crtc->base.dev;
1068 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1069 struct intel_plane *plane;
1070
1071 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1072 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1073
1074 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1075 switch (plane->base.type) {
1076 int sprite;
1077 case DRM_PLANE_TYPE_CURSOR:
1078 wm_state->wm[level].cursor = plane->wm.fifo_size -
1079 wm_state->wm[level].cursor;
1080 break;
1081 case DRM_PLANE_TYPE_PRIMARY:
1082 wm_state->wm[level].primary = plane->wm.fifo_size -
1083 wm_state->wm[level].primary;
1084 break;
1085 case DRM_PLANE_TYPE_OVERLAY:
1086 sprite = plane->plane;
1087 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1088 wm_state->wm[level].sprite[sprite];
1089 break;
1090 }
1091 }
1092 }
1093}
1094
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001095static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001096{
1097 struct drm_device *dev = crtc->base.dev;
1098 struct vlv_wm_state *wm_state = &crtc->wm_state;
1099 struct intel_plane *plane;
1100 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1101 int level;
1102
1103 memset(wm_state, 0, sizeof(*wm_state));
1104
Ville Syrjälä852eb002015-06-24 22:00:07 +03001105 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001106 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001107
1108 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001110 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001111
1112 if (wm_state->num_active_planes != 1)
1113 wm_state->cxsr = false;
1114
1115 if (wm_state->cxsr) {
1116 for (level = 0; level < wm_state->num_levels; level++) {
1117 wm_state->sr[level].plane = sr_fifo_size;
1118 wm_state->sr[level].cursor = 63;
1119 }
1120 }
1121
1122 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1123 struct intel_plane_state *state =
1124 to_intel_plane_state(plane->base.state);
1125
1126 if (!state->visible)
1127 continue;
1128
1129 /* normal watermarks */
1130 for (level = 0; level < wm_state->num_levels; level++) {
1131 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1132 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1133
1134 /* hack */
1135 if (WARN_ON(level == 0 && wm > max_wm))
1136 wm = max_wm;
1137
1138 if (wm > plane->wm.fifo_size)
1139 break;
1140
1141 switch (plane->base.type) {
1142 int sprite;
1143 case DRM_PLANE_TYPE_CURSOR:
1144 wm_state->wm[level].cursor = wm;
1145 break;
1146 case DRM_PLANE_TYPE_PRIMARY:
1147 wm_state->wm[level].primary = wm;
1148 break;
1149 case DRM_PLANE_TYPE_OVERLAY:
1150 sprite = plane->plane;
1151 wm_state->wm[level].sprite[sprite] = wm;
1152 break;
1153 }
1154 }
1155
1156 wm_state->num_levels = level;
1157
1158 if (!wm_state->cxsr)
1159 continue;
1160
1161 /* maxfifo watermarks */
1162 switch (plane->base.type) {
1163 int sprite, level;
1164 case DRM_PLANE_TYPE_CURSOR:
1165 for (level = 0; level < wm_state->num_levels; level++)
1166 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001167 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001168 break;
1169 case DRM_PLANE_TYPE_PRIMARY:
1170 for (level = 0; level < wm_state->num_levels; level++)
1171 wm_state->sr[level].plane =
1172 min(wm_state->sr[level].plane,
1173 wm_state->wm[level].primary);
1174 break;
1175 case DRM_PLANE_TYPE_OVERLAY:
1176 sprite = plane->plane;
1177 for (level = 0; level < wm_state->num_levels; level++)
1178 wm_state->sr[level].plane =
1179 min(wm_state->sr[level].plane,
1180 wm_state->wm[level].sprite[sprite]);
1181 break;
1182 }
1183 }
1184
1185 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001186 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001187 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1188 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1189 }
1190
1191 vlv_invert_wms(crtc);
1192}
1193
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001194#define VLV_FIFO(plane, value) \
1195 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1196
1197static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1198{
1199 struct drm_device *dev = crtc->base.dev;
1200 struct drm_i915_private *dev_priv = to_i915(dev);
1201 struct intel_plane *plane;
1202 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1203
1204 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1205 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1206 WARN_ON(plane->wm.fifo_size != 63);
1207 continue;
1208 }
1209
1210 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1211 sprite0_start = plane->wm.fifo_size;
1212 else if (plane->plane == 0)
1213 sprite1_start = sprite0_start + plane->wm.fifo_size;
1214 else
1215 fifo_size = sprite1_start + plane->wm.fifo_size;
1216 }
1217
1218 WARN_ON(fifo_size != 512 - 1);
1219
1220 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1221 pipe_name(crtc->pipe), sprite0_start,
1222 sprite1_start, fifo_size);
1223
1224 switch (crtc->pipe) {
1225 uint32_t dsparb, dsparb2, dsparb3;
1226 case PIPE_A:
1227 dsparb = I915_READ(DSPARB);
1228 dsparb2 = I915_READ(DSPARB2);
1229
1230 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1231 VLV_FIFO(SPRITEB, 0xff));
1232 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1233 VLV_FIFO(SPRITEB, sprite1_start));
1234
1235 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1236 VLV_FIFO(SPRITEB_HI, 0x1));
1237 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1238 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1239
1240 I915_WRITE(DSPARB, dsparb);
1241 I915_WRITE(DSPARB2, dsparb2);
1242 break;
1243 case PIPE_B:
1244 dsparb = I915_READ(DSPARB);
1245 dsparb2 = I915_READ(DSPARB2);
1246
1247 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1248 VLV_FIFO(SPRITED, 0xff));
1249 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1250 VLV_FIFO(SPRITED, sprite1_start));
1251
1252 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1253 VLV_FIFO(SPRITED_HI, 0xff));
1254 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1255 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1256
1257 I915_WRITE(DSPARB, dsparb);
1258 I915_WRITE(DSPARB2, dsparb2);
1259 break;
1260 case PIPE_C:
1261 dsparb3 = I915_READ(DSPARB3);
1262 dsparb2 = I915_READ(DSPARB2);
1263
1264 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1265 VLV_FIFO(SPRITEF, 0xff));
1266 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1267 VLV_FIFO(SPRITEF, sprite1_start));
1268
1269 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1270 VLV_FIFO(SPRITEF_HI, 0xff));
1271 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1272 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1273
1274 I915_WRITE(DSPARB3, dsparb3);
1275 I915_WRITE(DSPARB2, dsparb2);
1276 break;
1277 default:
1278 break;
1279 }
1280}
1281
1282#undef VLV_FIFO
1283
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001284static void vlv_merge_wm(struct drm_device *dev,
1285 struct vlv_wm_values *wm)
1286{
1287 struct intel_crtc *crtc;
1288 int num_active_crtcs = 0;
1289
Ville Syrjälä58590c12015-09-08 21:05:12 +03001290 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001291 wm->cxsr = true;
1292
1293 for_each_intel_crtc(dev, crtc) {
1294 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1295
1296 if (!crtc->active)
1297 continue;
1298
1299 if (!wm_state->cxsr)
1300 wm->cxsr = false;
1301
1302 num_active_crtcs++;
1303 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1304 }
1305
1306 if (num_active_crtcs != 1)
1307 wm->cxsr = false;
1308
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001309 if (num_active_crtcs > 1)
1310 wm->level = VLV_WM_LEVEL_PM2;
1311
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001312 for_each_intel_crtc(dev, crtc) {
1313 struct vlv_wm_state *wm_state = &crtc->wm_state;
1314 enum pipe pipe = crtc->pipe;
1315
1316 if (!crtc->active)
1317 continue;
1318
1319 wm->pipe[pipe] = wm_state->wm[wm->level];
1320 if (wm->cxsr)
1321 wm->sr = wm_state->sr[wm->level];
1322
1323 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1324 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1325 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1326 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1327 }
1328}
1329
1330static void vlv_update_wm(struct drm_crtc *crtc)
1331{
1332 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001333 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1335 enum pipe pipe = intel_crtc->pipe;
1336 struct vlv_wm_values wm = {};
1337
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001338 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001339 vlv_merge_wm(dev, &wm);
1340
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001341 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1342 /* FIXME should be part of crtc atomic commit */
1343 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001344 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001345 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346
1347 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1348 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1349 chv_set_memory_dvfs(dev_priv, false);
1350
1351 if (wm.level < VLV_WM_LEVEL_PM5 &&
1352 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1353 chv_set_memory_pm5(dev_priv, false);
1354
Ville Syrjälä852eb002015-06-24 22:00:07 +03001355 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001356 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001358 /* FIXME should be part of crtc atomic commit */
1359 vlv_pipe_set_fifo_size(intel_crtc);
1360
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001361 vlv_write_wm_values(intel_crtc, &wm);
1362
1363 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1364 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1365 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1366 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1367 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1368
Ville Syrjälä852eb002015-06-24 22:00:07 +03001369 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001370 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001371
1372 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1373 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1374 chv_set_memory_pm5(dev_priv, true);
1375
1376 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1377 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1378 chv_set_memory_dvfs(dev_priv, true);
1379
1380 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001381}
1382
Ville Syrjäläae801522015-03-05 21:19:49 +02001383#define single_plane_enabled(mask) is_power_of_2(mask)
1384
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001385static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001389 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1391 int plane_sr, cursor_sr;
1392 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001393 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001395 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001396 &g4x_wm_info, pessimal_latency_ns,
1397 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001399 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001402 &g4x_wm_info, pessimal_latency_ns,
1403 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001405 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407 if (single_plane_enabled(enabled) &&
1408 g4x_compute_srwm(dev, ffs(enabled) - 1,
1409 sr_latency_ns,
1410 &g4x_wm_info,
1411 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001412 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001413 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 } else {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001416 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001417 plane_sr = cursor_sr = 0;
1418 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001419
Ville Syrjäläa5043452014-06-28 02:04:18 +03001420 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1421 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422 planea_wm, cursora_wm,
1423 planeb_wm, cursorb_wm,
1424 plane_sr, cursor_sr);
1425
1426 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001427 FW_WM(plane_sr, SR) |
1428 FW_WM(cursorb_wm, CURSORB) |
1429 FW_WM(planeb_wm, PLANEB) |
1430 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001431 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001432 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001433 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001434 /* HPLL off in SR has some issues on G4x... disable it */
1435 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001436 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001437 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001438
1439 if (cxsr_enabled)
1440 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441}
1442
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001443static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001445 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001446 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 struct drm_crtc *crtc;
1448 int srwm = 1;
1449 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001450 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001451
1452 /* Calc sr entries for one plane configs */
1453 crtc = single_enabled_crtc(dev);
1454 if (crtc) {
1455 /* self-refresh has much higher latency */
1456 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001457 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001458 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001459 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001460 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001461 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462 unsigned long line_time_us;
1463 int entries;
1464
Ville Syrjälä922044c2014-02-14 14:18:57 +02001465 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466
1467 /* Use ns/us then divide to preserve precision */
1468 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001469 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001470 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1471 srwm = I965_FIFO_SIZE - entries;
1472 if (srwm < 0)
1473 srwm = 1;
1474 srwm &= 0x1ff;
1475 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1476 entries, srwm);
1477
1478 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001479 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001480 entries = DIV_ROUND_UP(entries,
1481 i965_cursor_wm_info.cacheline_size);
1482 cursor_sr = i965_cursor_wm_info.fifo_size -
1483 (entries + i965_cursor_wm_info.guard_size);
1484
1485 if (cursor_sr > i965_cursor_wm_info.max_wm)
1486 cursor_sr = i965_cursor_wm_info.max_wm;
1487
1488 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1489 "cursor %d\n", srwm, cursor_sr);
1490
Imre Deak98584252014-06-13 14:54:20 +03001491 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 } else {
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001495 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 }
1497
1498 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1499 srwm);
1500
1501 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001502 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1503 FW_WM(8, CURSORB) |
1504 FW_WM(8, PLANEB) |
1505 FW_WM(8, PLANEA));
1506 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1507 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001508 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001509 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001510
1511 if (cxsr_enabled)
1512 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001513}
1514
Ville Syrjäläf4998962015-03-10 17:02:21 +02001515#undef FW_WM
1516
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001517static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001518{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001519 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001520 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001521 const struct intel_watermark_params *wm_info;
1522 uint32_t fwater_lo;
1523 uint32_t fwater_hi;
1524 int cwm, srwm = 1;
1525 int fifo_size;
1526 int planea_wm, planeb_wm;
1527 struct drm_crtc *crtc, *enabled = NULL;
1528
1529 if (IS_I945GM(dev))
1530 wm_info = &i945_wm_info;
1531 else if (!IS_GEN2(dev))
1532 wm_info = &i915_wm_info;
1533 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001534 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535
1536 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1537 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001538 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001539 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001540 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001541 if (IS_GEN2(dev))
1542 cpp = 4;
1543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001544 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001545 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001546 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001547 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001548 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001549 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 if (planea_wm > (long)wm_info->max_wm)
1552 planea_wm = wm_info->max_wm;
1553 }
1554
1555 if (IS_GEN2(dev))
1556 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001557
1558 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1559 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001560 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001561 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001562 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001563 if (IS_GEN2(dev))
1564 cpp = 4;
1565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001566 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001567 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001568 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001569 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001570 if (enabled == NULL)
1571 enabled = crtc;
1572 else
1573 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001574 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001575 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 if (planeb_wm > (long)wm_info->max_wm)
1577 planeb_wm = wm_info->max_wm;
1578 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001579
1580 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1581
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001582 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001583 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001584
Matt Roper59bea882015-02-27 10:12:01 -08001585 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
1587 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001588 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001589 enabled = NULL;
1590 }
1591
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592 /*
1593 * Overlay gets an aggressive default since video jitter is bad.
1594 */
1595 cwm = 2;
1596
1597 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001598 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599
1600 /* Calc sr entries for one plane configs */
1601 if (HAS_FW_BLC(dev) && enabled) {
1602 /* self-refresh has much higher latency */
1603 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001604 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001605 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001606 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001607 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001608 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001609 unsigned long line_time_us;
1610 int entries;
1611
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001612 if (IS_I915GM(dev) || IS_I945GM(dev))
1613 cpp = 4;
1614
Ville Syrjälä922044c2014-02-14 14:18:57 +02001615 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616
1617 /* Use ns/us then divide to preserve precision */
1618 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001619 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001620 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1621 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1622 srwm = wm_info->fifo_size - entries;
1623 if (srwm < 0)
1624 srwm = 1;
1625
1626 if (IS_I945G(dev) || IS_I945GM(dev))
1627 I915_WRITE(FW_BLC_SELF,
1628 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001629 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1631 }
1632
1633 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1634 planea_wm, planeb_wm, cwm, srwm);
1635
1636 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1637 fwater_hi = (cwm & 0x1f);
1638
1639 /* Set request length to 8 cachelines per fetch */
1640 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1641 fwater_hi = fwater_hi | (1 << 8);
1642
1643 I915_WRITE(FW_BLC, fwater_lo);
1644 I915_WRITE(FW_BLC2, fwater_hi);
1645
Imre Deak5209b1f2014-07-01 12:36:17 +03001646 if (enabled)
1647 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001648}
1649
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001650static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001651{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001652 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001653 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001655 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 uint32_t fwater_lo;
1657 int planea_wm;
1658
1659 crtc = single_enabled_crtc(dev);
1660 if (crtc == NULL)
1661 return;
1662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001663 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001664 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001665 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001667 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1669 fwater_lo |= (3<<8) | planea_wm;
1670
1671 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1672
1673 I915_WRITE(FW_BLC, fwater_lo);
1674}
1675
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001676uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001677{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001678 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001680 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
1682 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1683 * adjust the pixel_rate here. */
1684
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001685 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001686 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 pipe_w = pipe_config->pipe_src_w;
1690 pipe_h = pipe_config->pipe_src_h;
1691
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001692 pfit_w = (pfit_size >> 16) & 0xFFFF;
1693 pfit_h = pfit_size & 0xFFFF;
1694 if (pipe_w < pfit_w)
1695 pipe_w = pfit_w;
1696 if (pipe_h < pfit_h)
1697 pipe_h = pfit_h;
1698
Matt Roper15126882015-12-03 11:37:40 -08001699 if (WARN_ON(!pfit_w || !pfit_h))
1700 return pixel_rate;
1701
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001702 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1703 pfit_w * pfit_h);
1704 }
1705
1706 return pixel_rate;
1707}
1708
Ville Syrjälä37126462013-08-01 16:18:55 +03001709/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001710static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001711{
1712 uint64_t ret;
1713
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001714 if (WARN(latency == 0, "Latency value missing\n"))
1715 return UINT_MAX;
1716
Ville Syrjäläac484962016-01-20 21:05:26 +02001717 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001718 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1719
1720 return ret;
1721}
1722
Ville Syrjälä37126462013-08-01 16:18:55 +03001723/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001724static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001725 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001726 uint32_t latency)
1727{
1728 uint32_t ret;
1729
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001730 if (WARN(latency == 0, "Latency value missing\n"))
1731 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001732 if (WARN_ON(!pipe_htotal))
1733 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001734
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001735 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = DIV_ROUND_UP(ret, 64) + 2;
1738 return ret;
1739}
1740
Ville Syrjälä23297042013-07-05 11:57:17 +03001741static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001742 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001743{
Matt Roper15126882015-12-03 11:37:40 -08001744 /*
1745 * Neither of these should be possible since this function shouldn't be
1746 * called if the CRTC is off or the plane is invisible. But let's be
1747 * extra paranoid to avoid a potential divide-by-zero if we screw up
1748 * elsewhere in the driver.
1749 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001750 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001751 return 0;
1752 if (WARN_ON(!horiz_pixels))
1753 return 0;
1754
Ville Syrjäläac484962016-01-20 21:05:26 +02001755 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001756}
1757
Imre Deak820c1982013-12-17 14:46:36 +02001758struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001759 uint16_t pri;
1760 uint16_t spr;
1761 uint16_t cur;
1762 uint16_t fbc;
1763};
1764
Ville Syrjälä37126462013-08-01 16:18:55 +03001765/*
1766 * For both WM_PIPE and WM_LP.
1767 * mem_value must be in 0.1us units.
1768 */
Matt Roper7221fc32015-09-24 15:53:08 -07001769static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001770 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001771 uint32_t mem_value,
1772 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001773{
Ville Syrjäläac484962016-01-20 21:05:26 +02001774 int cpp = pstate->base.fb ?
1775 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001776 uint32_t method1, method2;
1777
Matt Roper7221fc32015-09-24 15:53:08 -07001778 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001779 return 0;
1780
Ville Syrjäläac484962016-01-20 21:05:26 +02001781 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001782
1783 if (!is_lp)
1784 return method1;
1785
Matt Roper7221fc32015-09-24 15:53:08 -07001786 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1787 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001788 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001789 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001790
1791 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001792}
1793
Ville Syrjälä37126462013-08-01 16:18:55 +03001794/*
1795 * For both WM_PIPE and WM_LP.
1796 * mem_value must be in 0.1us units.
1797 */
Matt Roper7221fc32015-09-24 15:53:08 -07001798static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001799 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001800 uint32_t mem_value)
1801{
Ville Syrjäläac484962016-01-20 21:05:26 +02001802 int cpp = pstate->base.fb ?
1803 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001804 uint32_t method1, method2;
1805
Matt Roper7221fc32015-09-24 15:53:08 -07001806 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001807 return 0;
1808
Ville Syrjäläac484962016-01-20 21:05:26 +02001809 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001810 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1811 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001812 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001813 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001814 return min(method1, method2);
1815}
1816
Ville Syrjälä37126462013-08-01 16:18:55 +03001817/*
1818 * For both WM_PIPE and WM_LP.
1819 * mem_value must be in 0.1us units.
1820 */
Matt Roper7221fc32015-09-24 15:53:08 -07001821static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001822 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001823 uint32_t mem_value)
1824{
Matt Roperb2435692016-02-02 22:06:51 -08001825 /*
1826 * We treat the cursor plane as always-on for the purposes of watermark
1827 * calculation. Until we have two-stage watermark programming merged,
1828 * this is necessary to avoid flickering.
1829 */
1830 int cpp = 4;
1831 int width = pstate->visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001832
Matt Roperb2435692016-02-02 22:06:51 -08001833 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001834 return 0;
1835
Matt Roper7221fc32015-09-24 15:53:08 -07001836 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1837 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001838 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001839}
1840
Paulo Zanonicca32e92013-05-31 11:45:06 -03001841/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001842static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001843 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001844 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001845{
Ville Syrjäläac484962016-01-20 21:05:26 +02001846 int cpp = pstate->base.fb ?
1847 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001848
Matt Roper7221fc32015-09-24 15:53:08 -07001849 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001850 return 0;
1851
Ville Syrjäläac484962016-01-20 21:05:26 +02001852 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001853}
1854
Ville Syrjälä158ae642013-08-07 13:28:19 +03001855static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1856{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001857 if (INTEL_INFO(dev)->gen >= 8)
1858 return 3072;
1859 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001860 return 768;
1861 else
1862 return 512;
1863}
1864
Ville Syrjälä4e975082014-03-07 18:32:11 +02001865static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1866 int level, bool is_sprite)
1867{
1868 if (INTEL_INFO(dev)->gen >= 8)
1869 /* BDW primary/sprite plane watermarks */
1870 return level == 0 ? 255 : 2047;
1871 else if (INTEL_INFO(dev)->gen >= 7)
1872 /* IVB/HSW primary/sprite plane watermarks */
1873 return level == 0 ? 127 : 1023;
1874 else if (!is_sprite)
1875 /* ILK/SNB primary plane watermarks */
1876 return level == 0 ? 127 : 511;
1877 else
1878 /* ILK/SNB sprite plane watermarks */
1879 return level == 0 ? 63 : 255;
1880}
1881
1882static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1883 int level)
1884{
1885 if (INTEL_INFO(dev)->gen >= 7)
1886 return level == 0 ? 63 : 255;
1887 else
1888 return level == 0 ? 31 : 63;
1889}
1890
1891static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1892{
1893 if (INTEL_INFO(dev)->gen >= 8)
1894 return 31;
1895 else
1896 return 15;
1897}
1898
Ville Syrjälä158ae642013-08-07 13:28:19 +03001899/* Calculate the maximum primary/sprite plane watermark */
1900static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1901 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001902 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001903 enum intel_ddb_partitioning ddb_partitioning,
1904 bool is_sprite)
1905{
1906 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001907
1908 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001909 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910 return 0;
1911
1912 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001913 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001914 fifo_size /= INTEL_INFO(dev)->num_pipes;
1915
1916 /*
1917 * For some reason the non self refresh
1918 * FIFO size is only half of the self
1919 * refresh FIFO size on ILK/SNB.
1920 */
1921 if (INTEL_INFO(dev)->gen <= 6)
1922 fifo_size /= 2;
1923 }
1924
Ville Syrjälä240264f2013-08-07 13:29:12 +03001925 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926 /* level 0 is always calculated with 1:1 split */
1927 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1928 if (is_sprite)
1929 fifo_size *= 5;
1930 fifo_size /= 6;
1931 } else {
1932 fifo_size /= 2;
1933 }
1934 }
1935
1936 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001937 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001938}
1939
1940/* Calculate the maximum cursor plane watermark */
1941static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001942 int level,
1943 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001944{
1945 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001946 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001947 return 64;
1948
1949 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001950 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001951}
1952
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001953static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001954 int level,
1955 const struct intel_wm_config *config,
1956 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001957 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001959 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1960 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1961 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001962 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001963}
1964
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001965static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1966 int level,
1967 struct ilk_wm_maximums *max)
1968{
1969 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1970 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1971 max->cur = ilk_cursor_wm_reg_max(dev, level);
1972 max->fbc = ilk_fbc_wm_reg_max(dev);
1973}
1974
Ville Syrjäläd9395652013-10-09 19:18:10 +03001975static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001976 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001978{
1979 bool ret;
1980
1981 /* already determined to be invalid? */
1982 if (!result->enable)
1983 return false;
1984
1985 result->enable = result->pri_val <= max->pri &&
1986 result->spr_val <= max->spr &&
1987 result->cur_val <= max->cur;
1988
1989 ret = result->enable;
1990
1991 /*
1992 * HACK until we can pre-compute everything,
1993 * and thus fail gracefully if LP0 watermarks
1994 * are exceeded...
1995 */
1996 if (level == 0 && !result->enable) {
1997 if (result->pri_val > max->pri)
1998 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1999 level, result->pri_val, max->pri);
2000 if (result->spr_val > max->spr)
2001 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2002 level, result->spr_val, max->spr);
2003 if (result->cur_val > max->cur)
2004 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2005 level, result->cur_val, max->cur);
2006
2007 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2008 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2009 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2010 result->enable = true;
2011 }
2012
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002013 return ret;
2014}
2015
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002016static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002017 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002018 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002019 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002020 struct intel_plane_state *pristate,
2021 struct intel_plane_state *sprstate,
2022 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002023 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002024{
2025 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2026 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2027 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2028
2029 /* WM1+ latency values stored in 0.5us units */
2030 if (level > 0) {
2031 pri_latency *= 5;
2032 spr_latency *= 5;
2033 cur_latency *= 5;
2034 }
2035
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002036 if (pristate) {
2037 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2038 pri_latency, level);
2039 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2040 }
2041
2042 if (sprstate)
2043 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2044
2045 if (curstate)
2046 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2047
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002048 result->enable = true;
2049}
2050
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002051static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002052hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002053{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054 const struct intel_atomic_state *intel_state =
2055 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002056 const struct drm_display_mode *adjusted_mode =
2057 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002058 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002059
Matt Roperee91a152015-12-03 11:37:39 -08002060 if (!cstate->base.active)
2061 return 0;
2062 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2063 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002064 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002065 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002066
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002067 /* The WM are computed with base on how long it takes to fill a single
2068 * row at the given clock rate, multiplied by 8.
2069 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002070 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2071 adjusted_mode->crtc_clock);
2072 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002073 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002074
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002075 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2076 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002077}
2078
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002079static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002080{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002081 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002083 if (IS_GEN9(dev)) {
2084 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002085 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002086 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002087
2088 /* read the first set of memory latencies[0:3] */
2089 val = 0; /* data0 to be programmed to 0 for first set */
2090 mutex_lock(&dev_priv->rps.hw_lock);
2091 ret = sandybridge_pcode_read(dev_priv,
2092 GEN9_PCODE_READ_MEM_LATENCY,
2093 &val);
2094 mutex_unlock(&dev_priv->rps.hw_lock);
2095
2096 if (ret) {
2097 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2098 return;
2099 }
2100
2101 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2102 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2103 GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108
2109 /* read the second set of memory latencies[4:7] */
2110 val = 1; /* data0 to be programmed to 1 for second set */
2111 mutex_lock(&dev_priv->rps.hw_lock);
2112 ret = sandybridge_pcode_read(dev_priv,
2113 GEN9_PCODE_READ_MEM_LATENCY,
2114 &val);
2115 mutex_unlock(&dev_priv->rps.hw_lock);
2116 if (ret) {
2117 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2118 return;
2119 }
2120
2121 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2122 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2123 GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128
Vandana Kannan367294b2014-11-04 17:06:46 +00002129 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002130 * WaWmMemoryReadLatency:skl
2131 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002132 * punit doesn't take into account the read latency so we need
2133 * to add 2us to the various latency levels we retrieve from
2134 * the punit.
2135 * - W0 is a bit special in that it's the only level that
2136 * can't be disabled if we want to have display working, so
2137 * we always add 2us there.
2138 * - For levels >=1, punit returns 0us latency when they are
2139 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002140 *
2141 * Additionally, if a level n (n > 1) has a 0us latency, all
2142 * levels m (m >= n) need to be disabled. We make sure to
2143 * sanitize the values out of the punit to satisfy this
2144 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002145 */
2146 wm[0] += 2;
2147 for (level = 1; level <= max_level; level++)
2148 if (wm[level] != 0)
2149 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002150 else {
2151 for (i = level + 1; i <= max_level; i++)
2152 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002153
Vandana Kannan4f947382014-11-04 17:06:47 +00002154 break;
2155 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002156 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002157 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2158
2159 wm[0] = (sskpd >> 56) & 0xFF;
2160 if (wm[0] == 0)
2161 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002162 wm[1] = (sskpd >> 4) & 0xFF;
2163 wm[2] = (sskpd >> 12) & 0xFF;
2164 wm[3] = (sskpd >> 20) & 0x1FF;
2165 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002166 } else if (INTEL_INFO(dev)->gen >= 6) {
2167 uint32_t sskpd = I915_READ(MCH_SSKPD);
2168
2169 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2170 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2171 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2172 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002173 } else if (INTEL_INFO(dev)->gen >= 5) {
2174 uint32_t mltr = I915_READ(MLTR_ILK);
2175
2176 /* ILK primary LP0 latency is 700 ns */
2177 wm[0] = 7;
2178 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2179 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002180 }
2181}
2182
Ville Syrjälä53615a52013-08-01 16:18:50 +03002183static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2184{
2185 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002186 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002187 wm[0] = 13;
2188}
2189
2190static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2191{
2192 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002193 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002194 wm[0] = 13;
2195
2196 /* WaDoubleCursorLP3Latency:ivb */
2197 if (IS_IVYBRIDGE(dev))
2198 wm[3] *= 2;
2199}
2200
Damien Lespiau546c81f2014-05-13 15:30:26 +01002201int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002202{
2203 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002204 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002205 return 7;
2206 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002207 return 4;
2208 else if (INTEL_INFO(dev)->gen >= 6)
2209 return 3;
2210 else
2211 return 2;
2212}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002213
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002214static void intel_print_wm_latency(struct drm_device *dev,
2215 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002216 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002217{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002218 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002219
2220 for (level = 0; level <= max_level; level++) {
2221 unsigned int latency = wm[level];
2222
2223 if (latency == 0) {
2224 DRM_ERROR("%s WM%d latency not provided\n",
2225 name, level);
2226 continue;
2227 }
2228
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002229 /*
2230 * - latencies are in us on gen9.
2231 * - before then, WM1+ latency values are in 0.5us units
2232 */
2233 if (IS_GEN9(dev))
2234 latency *= 10;
2235 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002236 latency *= 5;
2237
2238 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2239 name, level, wm[level],
2240 latency / 10, latency % 10);
2241 }
2242}
2243
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002244static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2245 uint16_t wm[5], uint16_t min)
2246{
Chris Wilson91c8a322016-07-05 10:40:23 +01002247 int level, max_level = ilk_wm_max_level(&dev_priv->drm);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002248
2249 if (wm[0] >= min)
2250 return false;
2251
2252 wm[0] = max(wm[0], min);
2253 for (level = 1; level <= max_level; level++)
2254 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2255
2256 return true;
2257}
2258
2259static void snb_wm_latency_quirk(struct drm_device *dev)
2260{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002261 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002262 bool changed;
2263
2264 /*
2265 * The BIOS provided WM memory latency values are often
2266 * inadequate for high resolution displays. Adjust them.
2267 */
2268 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2269 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2270 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2271
2272 if (!changed)
2273 return;
2274
2275 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2276 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2277 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2278 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2279}
2280
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002281static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002282{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002283 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002284
2285 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2286
2287 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2288 sizeof(dev_priv->wm.pri_latency));
2289 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2290 sizeof(dev_priv->wm.pri_latency));
2291
2292 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2293 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002294
2295 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2296 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2297 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002298
2299 if (IS_GEN6(dev))
2300 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002301}
2302
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002303static void skl_setup_wm_latency(struct drm_device *dev)
2304{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002305 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002306
2307 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2308 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2309}
2310
Matt Ropered4a6a72016-02-23 17:20:13 -08002311static bool ilk_validate_pipe_wm(struct drm_device *dev,
2312 struct intel_pipe_wm *pipe_wm)
2313{
2314 /* LP0 watermark maximums depend on this pipe alone */
2315 const struct intel_wm_config config = {
2316 .num_pipes_active = 1,
2317 .sprites_enabled = pipe_wm->sprites_enabled,
2318 .sprites_scaled = pipe_wm->sprites_scaled,
2319 };
2320 struct ilk_wm_maximums max;
2321
2322 /* LP0 watermarks always use 1/2 DDB partitioning */
2323 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2324
2325 /* At least LP0 must be valid */
2326 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2327 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2328 return false;
2329 }
2330
2331 return true;
2332}
2333
Matt Roper261a27d2015-10-08 15:28:25 -07002334/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002335static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002336{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002337 struct drm_atomic_state *state = cstate->base.state;
2338 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002339 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002340 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002341 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002342 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002343 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002344 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002345 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002346 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002347 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002348
Matt Ropere8f1f022016-05-12 07:05:55 -07002349 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002352 struct intel_plane_state *ps;
2353
2354 ps = intel_atomic_get_existing_plane_state(state,
2355 intel_plane);
2356 if (!ps)
2357 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002358
2359 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002360 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002361 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002362 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002363 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002364 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002365 }
2366
Matt Ropered4a6a72016-02-23 17:20:13 -08002367 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002368 if (sprstate) {
2369 pipe_wm->sprites_enabled = sprstate->visible;
2370 pipe_wm->sprites_scaled = sprstate->visible &&
2371 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2372 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2373 }
2374
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002375 usable_level = max_level;
2376
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002377 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002378 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002379 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002380
2381 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002382 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002383 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002384
Matt Roper86c8bbb2015-09-24 15:53:16 -07002385 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002386 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2387
2388 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2389 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002390
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002391 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002392 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002393
Matt Ropered4a6a72016-02-23 17:20:13 -08002394 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002395 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002396
2397 ilk_compute_wm_reg_maximums(dev, 1, &max);
2398
2399 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002400 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002401
Matt Roper86c8bbb2015-09-24 15:53:16 -07002402 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002403 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002404
2405 /*
2406 * Disable any watermark level that exceeds the
2407 * register maximums since such watermarks are
2408 * always invalid.
2409 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002410 if (level > usable_level)
2411 continue;
2412
2413 if (ilk_validate_wm_level(level, &max, wm))
2414 pipe_wm->wm[level] = *wm;
2415 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002416 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002417 }
2418
Matt Roper86c8bbb2015-09-24 15:53:16 -07002419 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002420}
2421
2422/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002423 * Build a set of 'intermediate' watermark values that satisfy both the old
2424 * state and the new state. These can be programmed to the hardware
2425 * immediately.
2426 */
2427static int ilk_compute_intermediate_wm(struct drm_device *dev,
2428 struct intel_crtc *intel_crtc,
2429 struct intel_crtc_state *newstate)
2430{
Matt Ropere8f1f022016-05-12 07:05:55 -07002431 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002432 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2433 int level, max_level = ilk_wm_max_level(dev);
2434
2435 /*
2436 * Start with the final, target watermarks, then combine with the
2437 * currently active watermarks to get values that are safe both before
2438 * and after the vblank.
2439 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002440 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002441 a->pipe_enabled |= b->pipe_enabled;
2442 a->sprites_enabled |= b->sprites_enabled;
2443 a->sprites_scaled |= b->sprites_scaled;
2444
2445 for (level = 0; level <= max_level; level++) {
2446 struct intel_wm_level *a_wm = &a->wm[level];
2447 const struct intel_wm_level *b_wm = &b->wm[level];
2448
2449 a_wm->enable &= b_wm->enable;
2450 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2451 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2452 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2453 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2454 }
2455
2456 /*
2457 * We need to make sure that these merged watermark values are
2458 * actually a valid configuration themselves. If they're not,
2459 * there's no safe way to transition from the old state to
2460 * the new state, so we need to fail the atomic transaction.
2461 */
2462 if (!ilk_validate_pipe_wm(dev, a))
2463 return -EINVAL;
2464
2465 /*
2466 * If our intermediate WM are identical to the final WM, then we can
2467 * omit the post-vblank programming; only update if it's different.
2468 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002469 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002470 newstate->wm.need_postvbl_update = false;
2471
2472 return 0;
2473}
2474
2475/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002476 * Merge the watermarks from all active pipes for a specific level.
2477 */
2478static void ilk_merge_wm_level(struct drm_device *dev,
2479 int level,
2480 struct intel_wm_level *ret_wm)
2481{
2482 const struct intel_crtc *intel_crtc;
2483
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002484 ret_wm->enable = true;
2485
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002486 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002487 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002488 const struct intel_wm_level *wm = &active->wm[level];
2489
2490 if (!active->pipe_enabled)
2491 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002492
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002493 /*
2494 * The watermark values may have been used in the past,
2495 * so we must maintain them in the registers for some
2496 * time even if the level is now disabled.
2497 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002500
2501 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2502 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2503 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2504 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2505 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002506}
2507
2508/*
2509 * Merge all low power watermarks for all active pipes.
2510 */
2511static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002512 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002513 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002514 struct intel_pipe_wm *merged)
2515{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002516 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002517 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002518 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002519
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002520 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2521 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2522 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002523 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002524
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002525 /* ILK: FBC WM must be disabled always */
2526 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527
2528 /* merge each WM1+ level */
2529 for (level = 1; level <= max_level; level++) {
2530 struct intel_wm_level *wm = &merged->wm[level];
2531
2532 ilk_merge_wm_level(dev, level, wm);
2533
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002534 if (level > last_enabled_level)
2535 wm->enable = false;
2536 else if (!ilk_validate_wm_level(level, max, wm))
2537 /* make sure all following levels get disabled */
2538 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002539
2540 /*
2541 * The spec says it is preferred to disable
2542 * FBC WMs instead of disabling a WM level.
2543 */
2544 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002545 if (wm->enable)
2546 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002547 wm->fbc_val = 0;
2548 }
2549 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002550
2551 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2552 /*
2553 * FIXME this is racy. FBC might get enabled later.
2554 * What we should check here is whether FBC can be
2555 * enabled sometime later.
2556 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002557 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002558 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002559 for (level = 2; level <= max_level; level++) {
2560 struct intel_wm_level *wm = &merged->wm[level];
2561
2562 wm->enable = false;
2563 }
2564 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002565}
2566
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002567static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2568{
2569 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2570 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2571}
2572
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002573/* The value we need to program into the WM_LPx latency field */
2574static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002576 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002577
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002578 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002579 return 2 * level;
2580 else
2581 return dev_priv->wm.pri_latency[level];
2582}
2583
Imre Deak820c1982013-12-17 14:46:36 +02002584static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002585 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002586 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002587 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002588{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002589 struct intel_crtc *intel_crtc;
2590 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002591
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002593 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002594
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002596 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002597 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002598
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002599 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002600
Ville Syrjälä0362c782013-10-09 19:17:57 +03002601 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002602
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002603 /*
2604 * Maintain the watermark values even if the level is
2605 * disabled. Doing otherwise could cause underruns.
2606 */
2607 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002608 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002609 (r->pri_val << WM1_LP_SR_SHIFT) |
2610 r->cur_val;
2611
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002612 if (r->enable)
2613 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2614
Ville Syrjälä416f4722013-11-02 21:07:46 -07002615 if (INTEL_INFO(dev)->gen >= 8)
2616 results->wm_lp[wm_lp - 1] |=
2617 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2618 else
2619 results->wm_lp[wm_lp - 1] |=
2620 r->fbc_val << WM1_LP_FBC_SHIFT;
2621
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002622 /*
2623 * Always set WM1S_LP_EN when spr_val != 0, even if the
2624 * level is disabled. Doing otherwise could cause underruns.
2625 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002626 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2627 WARN_ON(wm_lp != 1);
2628 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2629 } else
2630 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002631 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002632
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002633 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002634 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002635 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002636 const struct intel_wm_level *r =
2637 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002638
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002639 if (WARN_ON(!r->enable))
2640 continue;
2641
Matt Ropered4a6a72016-02-23 17:20:13 -08002642 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002643
2644 results->wm_pipe[pipe] =
2645 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2646 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2647 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002648 }
2649}
2650
Paulo Zanoni861f3382013-05-31 10:19:21 -03002651/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2652 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002653static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002654 struct intel_pipe_wm *r1,
2655 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002656{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002657 int level, max_level = ilk_wm_max_level(dev);
2658 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002659
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002660 for (level = 1; level <= max_level; level++) {
2661 if (r1->wm[level].enable)
2662 level1 = level;
2663 if (r2->wm[level].enable)
2664 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665 }
2666
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 if (level1 == level2) {
2668 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002669 return r2;
2670 else
2671 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002672 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002673 return r1;
2674 } else {
2675 return r2;
2676 }
2677}
2678
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002679/* dirty bits used to track which watermarks need changes */
2680#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2681#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2682#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2683#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2684#define WM_DIRTY_FBC (1 << 24)
2685#define WM_DIRTY_DDB (1 << 25)
2686
Damien Lespiau055e3932014-08-18 13:49:10 +01002687static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002688 const struct ilk_wm_values *old,
2689 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002690{
2691 unsigned int dirty = 0;
2692 enum pipe pipe;
2693 int wm_lp;
2694
Damien Lespiau055e3932014-08-18 13:49:10 +01002695 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002696 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2697 dirty |= WM_DIRTY_LINETIME(pipe);
2698 /* Must disable LP1+ watermarks too */
2699 dirty |= WM_DIRTY_LP_ALL;
2700 }
2701
2702 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2703 dirty |= WM_DIRTY_PIPE(pipe);
2704 /* Must disable LP1+ watermarks too */
2705 dirty |= WM_DIRTY_LP_ALL;
2706 }
2707 }
2708
2709 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2710 dirty |= WM_DIRTY_FBC;
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714
2715 if (old->partitioning != new->partitioning) {
2716 dirty |= WM_DIRTY_DDB;
2717 /* Must disable LP1+ watermarks too */
2718 dirty |= WM_DIRTY_LP_ALL;
2719 }
2720
2721 /* LP1+ watermarks already deemed dirty, no need to continue */
2722 if (dirty & WM_DIRTY_LP_ALL)
2723 return dirty;
2724
2725 /* Find the lowest numbered LP1+ watermark in need of an update... */
2726 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2727 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2728 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2729 break;
2730 }
2731
2732 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2733 for (; wm_lp <= 3; wm_lp++)
2734 dirty |= WM_DIRTY_LP(wm_lp);
2735
2736 return dirty;
2737}
2738
Ville Syrjälä8553c182013-12-05 15:51:39 +02002739static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2740 unsigned int dirty)
2741{
Imre Deak820c1982013-12-17 14:46:36 +02002742 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002743 bool changed = false;
2744
2745 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2746 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2747 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2748 changed = true;
2749 }
2750 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2751 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2752 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2753 changed = true;
2754 }
2755 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2756 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2757 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2758 changed = true;
2759 }
2760
2761 /*
2762 * Don't touch WM1S_LP_EN here.
2763 * Doing so could cause underruns.
2764 */
2765
2766 return changed;
2767}
2768
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002769/*
2770 * The spec says we shouldn't write when we don't need, because every write
2771 * causes WMs to be re-evaluated, expending some power.
2772 */
Imre Deak820c1982013-12-17 14:46:36 +02002773static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2774 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002775{
Chris Wilson91c8a322016-07-05 10:40:23 +01002776 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002777 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002778 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002779 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002780
Damien Lespiau055e3932014-08-18 13:49:10 +01002781 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002782 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002783 return;
2784
Ville Syrjälä8553c182013-12-05 15:51:39 +02002785 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002786
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002791 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2793
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2800
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002802 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002803 val = I915_READ(WM_MISC);
2804 if (results->partitioning == INTEL_DDB_PART_1_2)
2805 val &= ~WM_MISC_DATA_PARTITION_5_6;
2806 else
2807 val |= WM_MISC_DATA_PARTITION_5_6;
2808 I915_WRITE(WM_MISC, val);
2809 } else {
2810 val = I915_READ(DISP_ARB_CTL2);
2811 if (results->partitioning == INTEL_DDB_PART_1_2)
2812 val &= ~DISP_DATA_PARTITION_5_6;
2813 else
2814 val |= DISP_DATA_PARTITION_5_6;
2815 I915_WRITE(DISP_ARB_CTL2, val);
2816 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002817 }
2818
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002819 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002820 val = I915_READ(DISP_ARB_CTL);
2821 if (results->enable_fbc_wm)
2822 val &= ~DISP_FBC_WM_DIS;
2823 else
2824 val |= DISP_FBC_WM_DIS;
2825 I915_WRITE(DISP_ARB_CTL, val);
2826 }
2827
Imre Deak954911e2013-12-17 14:46:34 +02002828 if (dirty & WM_DIRTY_LP(1) &&
2829 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2830 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2831
2832 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002833 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2834 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2835 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2836 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2837 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002838
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002839 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002840 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002841 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002842 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002843 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002844 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002845
2846 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847}
2848
Matt Ropered4a6a72016-02-23 17:20:13 -08002849bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002850{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002851 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002852
2853 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2854}
2855
Damien Lespiaub9cec072014-11-04 17:06:43 +00002856/*
2857 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2858 * different active planes.
2859 */
2860
2861#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002862#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002863
Matt Roper024c9042015-09-24 15:53:11 -07002864/*
2865 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2866 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2867 * other universal planes are in indices 1..n. Note that this may leave unused
2868 * indices between the top "sprite" plane and the cursor.
2869 */
2870static int
2871skl_wm_plane_id(const struct intel_plane *plane)
2872{
2873 switch (plane->base.type) {
2874 case DRM_PLANE_TYPE_PRIMARY:
2875 return 0;
2876 case DRM_PLANE_TYPE_CURSOR:
2877 return PLANE_CURSOR;
2878 case DRM_PLANE_TYPE_OVERLAY:
2879 return plane->plane + 1;
2880 default:
2881 MISSING_CASE(plane->base.type);
2882 return plane->plane;
2883 }
2884}
2885
Damien Lespiaub9cec072014-11-04 17:06:43 +00002886static void
2887skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002888 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07002889 struct skl_ddb_entry *alloc, /* out */
2890 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002891{
Matt Roperc107acf2016-05-12 07:06:01 -07002892 struct drm_atomic_state *state = cstate->base.state;
2893 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2894 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07002895 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002896 unsigned int pipe_size, ddb_size;
2897 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07002898 int pipe = to_intel_crtc(for_crtc)->pipe;
2899
Matt Ropera6d3460e2016-05-12 07:06:04 -07002900 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002901 alloc->start = 0;
2902 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07002903 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002904 return;
2905 }
2906
Matt Ropera6d3460e2016-05-12 07:06:04 -07002907 if (intel_state->active_pipe_changes)
2908 *num_active = hweight32(intel_state->active_crtcs);
2909 else
2910 *num_active = hweight32(dev_priv->active_crtcs);
2911
Damien Lespiau43d735a2015-03-17 11:39:34 +02002912 if (IS_BROXTON(dev))
2913 ddb_size = BXT_DDB_SIZE;
2914 else
2915 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002916
2917 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2918
Matt Roperc107acf2016-05-12 07:06:01 -07002919 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07002920 * If the state doesn't change the active CRTC's, then there's
2921 * no need to recalculate; the existing pipe allocation limits
2922 * should remain unchanged. Note that we're safe from racing
2923 * commits since any racing commit that changes the active CRTC
2924 * list would need to grab _all_ crtc locks, including the one
2925 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07002926 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07002927 if (!intel_state->active_pipe_changes) {
2928 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
2929 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07002931
2932 nth_active_pipe = hweight32(intel_state->active_crtcs &
2933 (drm_crtc_mask(for_crtc) - 1));
2934 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
2935 alloc->start = nth_active_pipe * ddb_size / *num_active;
2936 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002937}
2938
Matt Roperc107acf2016-05-12 07:06:01 -07002939static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002940{
Matt Roperc107acf2016-05-12 07:06:01 -07002941 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002942 return 32;
2943
2944 return 8;
2945}
2946
Damien Lespiaua269c582014-11-04 17:06:49 +00002947static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2948{
2949 entry->start = reg & 0x3ff;
2950 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002951 if (entry->end)
2952 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002953}
2954
Damien Lespiau08db6652014-11-04 17:06:52 +00002955void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2956 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002957{
Damien Lespiaua269c582014-11-04 17:06:49 +00002958 enum pipe pipe;
2959 int plane;
2960 u32 val;
2961
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002962 memset(ddb, 0, sizeof(*ddb));
2963
Damien Lespiaua269c582014-11-04 17:06:49 +00002964 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02002965 enum intel_display_power_domain power_domain;
2966
2967 power_domain = POWER_DOMAIN_PIPE(pipe);
2968 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002969 continue;
2970
Damien Lespiaudd740782015-02-28 14:54:08 +00002971 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002972 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2973 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2974 val);
2975 }
2976
2977 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002978 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2979 val);
Imre Deak4d800032016-02-17 16:31:29 +02002980
2981 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00002982 }
2983}
2984
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07002985/*
2986 * Determines the downscale amount of a plane for the purposes of watermark calculations.
2987 * The bspec defines downscale amount as:
2988 *
2989 * """
2990 * Horizontal down scale amount = maximum[1, Horizontal source size /
2991 * Horizontal destination size]
2992 * Vertical down scale amount = maximum[1, Vertical source size /
2993 * Vertical destination size]
2994 * Total down scale amount = Horizontal down scale amount *
2995 * Vertical down scale amount
2996 * """
2997 *
2998 * Return value is provided in 16.16 fixed point form to retain fractional part.
2999 * Caller should take care of dividing & rounding off the value.
3000 */
3001static uint32_t
3002skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3003{
3004 uint32_t downscale_h, downscale_w;
3005 uint32_t src_w, src_h, dst_w, dst_h;
3006
3007 if (WARN_ON(!pstate->visible))
3008 return DRM_PLANE_HELPER_NO_SCALING;
3009
3010 /* n.b., src is 16.16 fixed point, dst is whole integer */
3011 src_w = drm_rect_width(&pstate->src);
3012 src_h = drm_rect_height(&pstate->src);
3013 dst_w = drm_rect_width(&pstate->dst);
3014 dst_h = drm_rect_height(&pstate->dst);
3015 if (intel_rotation_90_or_270(pstate->base.rotation))
3016 swap(dst_w, dst_h);
3017
3018 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3019 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3020
3021 /* Provide result in 16.16 fixed point */
3022 return (uint64_t)downscale_w * downscale_h >> 16;
3023}
3024
Damien Lespiaub9cec072014-11-04 17:06:43 +00003025static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003026skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3027 const struct drm_plane_state *pstate,
3028 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003029{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003030 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003031 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003032 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003033 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003034 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3035
3036 if (!intel_pstate->visible)
3037 return 0;
3038 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3039 return 0;
3040 if (y && format != DRM_FORMAT_NV12)
3041 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003042
3043 width = drm_rect_width(&intel_pstate->src) >> 16;
3044 height = drm_rect_height(&intel_pstate->src) >> 16;
3045
3046 if (intel_rotation_90_or_270(pstate->rotation))
3047 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003048
3049 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003050 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003051 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003052 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003053 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003054 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003055 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003056 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003057 } else {
3058 /* for packed formats */
3059 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003060 }
3061
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003062 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3063
3064 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003065}
3066
3067/*
3068 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3069 * a 8192x4096@32bpp framebuffer:
3070 * 3 * 4096 * 8192 * 4 < 2^32
3071 */
3072static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003073skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003074{
Matt Roper9c74d822016-05-12 07:05:58 -07003075 struct drm_crtc_state *cstate = &intel_cstate->base;
3076 struct drm_atomic_state *state = cstate->state;
3077 struct drm_crtc *crtc = cstate->crtc;
3078 struct drm_device *dev = crtc->dev;
3079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003080 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003081 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003082 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003083 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003084 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003085 int i;
3086
3087 if (WARN_ON(!state))
3088 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003089
Matt Ropera1de91e2016-05-12 07:05:57 -07003090 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003091 for_each_plane_in_state(state, plane, pstate, i) {
3092 id = skl_wm_plane_id(to_intel_plane(plane));
3093 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003094
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 if (intel_plane->pipe != intel_crtc->pipe)
3096 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003097
Matt Ropera6d3460e2016-05-12 07:06:04 -07003098 /* packed/uv */
3099 rate = skl_plane_relative_data_rate(intel_cstate,
3100 pstate, 0);
3101 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003102
Matt Ropera6d3460e2016-05-12 07:06:04 -07003103 /* y-plane */
3104 rate = skl_plane_relative_data_rate(intel_cstate,
3105 pstate, 1);
3106 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003107 }
3108
3109 /* Calculate CRTC's total data rate from cached values */
3110 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3111 int id = skl_wm_plane_id(intel_plane);
3112
3113 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003114 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3115 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003116 }
3117
Matt Roper9c74d822016-05-12 07:05:58 -07003118 WARN_ON(cstate->plane_mask && total_data_rate == 0);
3119
Damien Lespiaub9cec072014-11-04 17:06:43 +00003120 return total_data_rate;
3121}
3122
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003123static uint16_t
3124skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3125 const int y)
3126{
3127 struct drm_framebuffer *fb = pstate->fb;
3128 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3129 uint32_t src_w, src_h;
3130 uint32_t min_scanlines = 8;
3131 uint8_t plane_bpp;
3132
3133 if (WARN_ON(!fb))
3134 return 0;
3135
3136 /* For packed formats, no y-plane, return 0 */
3137 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3138 return 0;
3139
3140 /* For Non Y-tile return 8-blocks */
3141 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3142 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3143 return 8;
3144
3145 src_w = drm_rect_width(&intel_pstate->src) >> 16;
3146 src_h = drm_rect_height(&intel_pstate->src) >> 16;
3147
3148 if (intel_rotation_90_or_270(pstate->rotation))
3149 swap(src_w, src_h);
3150
3151 /* Halve UV plane width and height for NV12 */
3152 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3153 src_w /= 2;
3154 src_h /= 2;
3155 }
3156
3157 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3158 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3159 else
3160 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3161
3162 if (intel_rotation_90_or_270(pstate->rotation)) {
3163 switch (plane_bpp) {
3164 case 1:
3165 min_scanlines = 32;
3166 break;
3167 case 2:
3168 min_scanlines = 16;
3169 break;
3170 case 4:
3171 min_scanlines = 8;
3172 break;
3173 case 8:
3174 min_scanlines = 4;
3175 break;
3176 default:
3177 WARN(1, "Unsupported pixel depth %u for rotation",
3178 plane_bpp);
3179 min_scanlines = 32;
3180 }
3181 }
3182
3183 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3184}
3185
Matt Roperc107acf2016-05-12 07:06:01 -07003186static int
Matt Roper024c9042015-09-24 15:53:11 -07003187skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003188 struct skl_ddb_allocation *ddb /* out */)
3189{
Matt Roperc107acf2016-05-12 07:06:01 -07003190 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003191 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003192 struct drm_device *dev = crtc->dev;
3193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003194 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003195 struct drm_plane *plane;
3196 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003197 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003198 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003199 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003200 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3201 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003202 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003203 int num_active;
3204 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003205
Matt Ropera6d3460e2016-05-12 07:06:04 -07003206 if (WARN_ON(!state))
3207 return 0;
3208
Matt Roperc107acf2016-05-12 07:06:01 -07003209 if (!cstate->base.active) {
3210 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
3211 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3212 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3213 return 0;
3214 }
3215
Matt Ropera6d3460e2016-05-12 07:06:04 -07003216 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003217 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003218 if (alloc_size == 0) {
3219 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003220 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003221 }
3222
Matt Roperc107acf2016-05-12 07:06:01 -07003223 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003224 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3225 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003226
3227 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003228
Damien Lespiau80958152015-02-09 13:35:10 +00003229 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003230 for_each_plane_in_state(state, plane, pstate, i) {
3231 intel_plane = to_intel_plane(plane);
3232 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003233
Matt Ropera6d3460e2016-05-12 07:06:04 -07003234 if (intel_plane->pipe != pipe)
3235 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003236
Matt Ropera6d3460e2016-05-12 07:06:04 -07003237 if (!to_intel_plane_state(pstate)->visible) {
3238 minimum[id] = 0;
3239 y_minimum[id] = 0;
3240 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003241 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003242 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3243 minimum[id] = 0;
3244 y_minimum[id] = 0;
3245 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003246 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003247
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003248 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3249 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003250 }
3251
3252 for (i = 0; i < PLANE_CURSOR; i++) {
3253 alloc_size -= minimum[i];
3254 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003255 }
3256
Damien Lespiaub9cec072014-11-04 17:06:43 +00003257 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003258 * 2. Distribute the remaining space in proportion to the amount of
3259 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003260 *
3261 * FIXME: we may not allocate every single block here.
3262 */
Matt Roper024c9042015-09-24 15:53:11 -07003263 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003264 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003265 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003266
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003267 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003268 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003269 unsigned int data_rate, y_data_rate;
3270 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003271 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003272
Matt Ropera1de91e2016-05-12 07:05:57 -07003273 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003274
3275 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003276 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003277 * promote the expression to 64 bits to avoid overflowing, the
3278 * result is < available as data_rate / total_data_rate < 1
3279 */
Matt Roper024c9042015-09-24 15:53:11 -07003280 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003281 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3282 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003283
Matt Roperc107acf2016-05-12 07:06:01 -07003284 /* Leave disabled planes at (0,0) */
3285 if (data_rate) {
3286 ddb->plane[pipe][id].start = start;
3287 ddb->plane[pipe][id].end = start + plane_blocks;
3288 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003289
3290 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003291
3292 /*
3293 * allocation for y_plane part of planar format:
3294 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003295 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003296
Matt Ropera1de91e2016-05-12 07:05:57 -07003297 y_plane_blocks = y_minimum[id];
3298 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3299 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003300
Matt Roperc107acf2016-05-12 07:06:01 -07003301 if (y_data_rate) {
3302 ddb->y_plane[pipe][id].start = start;
3303 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3304 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003305
Matt Ropera1de91e2016-05-12 07:05:57 -07003306 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003307 }
3308
Matt Roperc107acf2016-05-12 07:06:01 -07003309 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003310}
3311
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003312static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003313{
3314 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003315 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003316}
3317
3318/*
3319 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003320 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003321 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3322 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3323*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003324static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003325{
3326 uint32_t wm_intermediate_val, ret;
3327
3328 if (latency == 0)
3329 return UINT_MAX;
3330
Ville Syrjäläac484962016-01-20 21:05:26 +02003331 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003332 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3333
3334 return ret;
3335}
3336
3337static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02003338 uint32_t horiz_pixels, uint8_t cpp,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003339 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003340{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003341 uint32_t ret;
3342 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3343 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003344
3345 if (latency == 0)
3346 return UINT_MAX;
3347
Ville Syrjäläac484962016-01-20 21:05:26 +02003348 plane_bytes_per_line = horiz_pixels * cpp;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003349
3350 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3351 tiling == I915_FORMAT_MOD_Yf_TILED) {
3352 plane_bytes_per_line *= 4;
3353 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3354 plane_blocks_per_line /= 4;
3355 } else {
3356 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3357 }
3358
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003359 wm_intermediate_val = latency * pixel_rate;
3360 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003361 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003362
3363 return ret;
3364}
3365
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003366static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3367 struct intel_plane_state *pstate)
3368{
3369 uint64_t adjusted_pixel_rate;
3370 uint64_t downscale_amount;
3371 uint64_t pixel_rate;
3372
3373 /* Shouldn't reach here on disabled planes... */
3374 if (WARN_ON(!pstate->visible))
3375 return 0;
3376
3377 /*
3378 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3379 * with additional adjustments for plane-specific scaling.
3380 */
3381 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3382 downscale_amount = skl_plane_downscale_amount(pstate);
3383
3384 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3385 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3386
3387 return pixel_rate;
3388}
3389
Matt Roper55994c22016-05-12 07:06:08 -07003390static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3391 struct intel_crtc_state *cstate,
3392 struct intel_plane_state *intel_pstate,
3393 uint16_t ddb_allocation,
3394 int level,
3395 uint16_t *out_blocks, /* out */
3396 uint8_t *out_lines, /* out */
3397 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003398{
Matt Roper33815fa2016-05-12 07:06:05 -07003399 struct drm_plane_state *pstate = &intel_pstate->base;
3400 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003401 uint32_t latency = dev_priv->wm.skl_latency[level];
3402 uint32_t method1, method2;
3403 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3404 uint32_t res_blocks, res_lines;
3405 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003406 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003407 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003408 uint32_t plane_pixel_rate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003409
Matt Roper55994c22016-05-12 07:06:08 -07003410 if (latency == 0 || !cstate->base.active || !intel_pstate->visible) {
3411 *enabled = false;
3412 return 0;
3413 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003414
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003415 width = drm_rect_width(&intel_pstate->src) >> 16;
3416 height = drm_rect_height(&intel_pstate->src) >> 16;
3417
Matt Roper33815fa2016-05-12 07:06:05 -07003418 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003419 swap(width, height);
3420
Ville Syrjäläac484962016-01-20 21:05:26 +02003421 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003422 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3423
3424 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3425 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003426 cstate->base.adjusted_mode.crtc_htotal,
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003427 width,
3428 cpp,
3429 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003430 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003431
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003432 plane_bytes_per_line = width * cpp;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003433 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003434
Matt Roper024c9042015-09-24 15:53:11 -07003435 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3436 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003437 uint32_t min_scanlines = 4;
3438 uint32_t y_tile_minimum;
Matt Roper33815fa2016-05-12 07:06:05 -07003439 if (intel_rotation_90_or_270(pstate->rotation)) {
Ville Syrjäläac484962016-01-20 21:05:26 +02003440 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
Matt Roper024c9042015-09-24 15:53:11 -07003441 drm_format_plane_cpp(fb->pixel_format, 1) :
3442 drm_format_plane_cpp(fb->pixel_format, 0);
3443
Ville Syrjäläac484962016-01-20 21:05:26 +02003444 switch (cpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003445 case 1:
3446 min_scanlines = 16;
3447 break;
3448 case 2:
3449 min_scanlines = 8;
3450 break;
3451 case 8:
3452 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003453 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003454 }
3455 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003456 selected_result = max(method2, y_tile_minimum);
3457 } else {
3458 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3459 selected_result = min(method1, method2);
3460 else
3461 selected_result = method1;
3462 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003463
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003464 res_blocks = selected_result + 1;
3465 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003466
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003467 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003468 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3469 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003470 res_lines += 4;
3471 else
3472 res_blocks++;
3473 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003474
Matt Roper55994c22016-05-12 07:06:08 -07003475 if (res_blocks >= ddb_allocation || res_lines > 31) {
3476 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003477
3478 /*
3479 * If there are no valid level 0 watermarks, then we can't
3480 * support this display configuration.
3481 */
3482 if (level) {
3483 return 0;
3484 } else {
3485 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3486 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3487 to_intel_crtc(cstate->base.crtc)->pipe,
3488 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3489 res_blocks, ddb_allocation, res_lines);
3490
3491 return -EINVAL;
3492 }
Matt Roper55994c22016-05-12 07:06:08 -07003493 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003494
3495 *out_blocks = res_blocks;
3496 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003497 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003498
Matt Roper55994c22016-05-12 07:06:08 -07003499 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003500}
3501
Matt Roperf4a96752016-05-12 07:06:06 -07003502static int
3503skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3504 struct skl_ddb_allocation *ddb,
3505 struct intel_crtc_state *cstate,
3506 int level,
3507 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003508{
Matt Roperf4a96752016-05-12 07:06:06 -07003509 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003510 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003511 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003512 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003513 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003515 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003516 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517
Matt Roperf4a96752016-05-12 07:06:06 -07003518 /*
3519 * We'll only calculate watermarks for planes that are actually
3520 * enabled, so make sure all other planes are set as disabled.
3521 */
3522 memset(result, 0, sizeof(*result));
3523
Chris Wilson91c8a322016-07-05 10:40:23 +01003524 for_each_intel_plane_mask(&dev_priv->drm,
3525 intel_plane,
3526 cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003527 int i = skl_wm_plane_id(intel_plane);
3528
Matt Roperf4a96752016-05-12 07:06:06 -07003529 plane = &intel_plane->base;
3530 intel_pstate = NULL;
3531 if (state)
3532 intel_pstate =
3533 intel_atomic_get_existing_plane_state(state,
3534 intel_plane);
3535
3536 /*
3537 * Note: If we start supporting multiple pending atomic commits
3538 * against the same planes/CRTC's in the future, plane->state
3539 * will no longer be the correct pre-state to use for the
3540 * calculations here and we'll need to change where we get the
3541 * 'unchanged' plane data from.
3542 *
3543 * For now this is fine because we only allow one queued commit
3544 * against a CRTC. Even if the plane isn't modified by this
3545 * transaction and we don't have a plane lock, we still have
3546 * the CRTC's lock, so we know that no other transactions are
3547 * racing with us to update it.
3548 */
3549 if (!intel_pstate)
3550 intel_pstate = to_intel_plane_state(plane->state);
3551
3552 WARN_ON(!intel_pstate->base.fb);
3553
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003554 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3555
Matt Roper55994c22016-05-12 07:06:08 -07003556 ret = skl_compute_plane_wm(dev_priv,
3557 cstate,
3558 intel_pstate,
3559 ddb_blocks,
3560 level,
3561 &result->plane_res_b[i],
3562 &result->plane_res_l[i],
3563 &result->plane_en[i]);
3564 if (ret)
3565 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003566 }
Matt Roperf4a96752016-05-12 07:06:06 -07003567
3568 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003569}
3570
Damien Lespiau407b50f2014-11-04 17:06:57 +00003571static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003572skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003573{
Matt Roper024c9042015-09-24 15:53:11 -07003574 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003575 return 0;
3576
Matt Roper024c9042015-09-24 15:53:11 -07003577 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003578 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003579
Matt Roper024c9042015-09-24 15:53:11 -07003580 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3581 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003582}
3583
Matt Roper024c9042015-09-24 15:53:11 -07003584static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003585 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003586{
Matt Roper024c9042015-09-24 15:53:11 -07003587 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003589 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003590
Matt Roper024c9042015-09-24 15:53:11 -07003591 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003592 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003593
3594 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003595 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3596 int i = skl_wm_plane_id(intel_plane);
3597
Damien Lespiau9414f562014-11-04 17:06:58 +00003598 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003599 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003600}
3601
Matt Roper55994c22016-05-12 07:06:08 -07003602static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3603 struct skl_ddb_allocation *ddb,
3604 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003605{
Matt Roper024c9042015-09-24 15:53:11 -07003606 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003607 const struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003608 int level, max_level = ilk_wm_max_level(dev);
Matt Roper55994c22016-05-12 07:06:08 -07003609 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003610
3611 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003612 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3613 level, &pipe_wm->wm[level]);
3614 if (ret)
3615 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003616 }
Matt Roper024c9042015-09-24 15:53:11 -07003617 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003618
Matt Roper024c9042015-09-24 15:53:11 -07003619 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003620
3621 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003622}
3623
3624static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003625 struct skl_pipe_wm *p_wm,
3626 struct skl_wm_values *r,
3627 struct intel_crtc *intel_crtc)
3628{
3629 int level, max_level = ilk_wm_max_level(dev);
3630 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003631 uint32_t temp;
3632 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633
3634 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003635 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3636 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003637
3638 temp |= p_wm->wm[level].plane_res_l[i] <<
3639 PLANE_WM_LINES_SHIFT;
3640 temp |= p_wm->wm[level].plane_res_b[i];
3641 if (p_wm->wm[level].plane_en[i])
3642 temp |= PLANE_WM_EN;
3643
3644 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003645 }
3646
3647 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003648
Matt Roper4969d332015-09-24 15:53:10 -07003649 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3650 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003651
Matt Roper4969d332015-09-24 15:53:10 -07003652 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003653 temp |= PLANE_WM_EN;
3654
Matt Roper4969d332015-09-24 15:53:10 -07003655 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003656
3657 }
3658
Damien Lespiau9414f562014-11-04 17:06:58 +00003659 /* transition WMs */
3660 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3661 temp = 0;
3662 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3663 temp |= p_wm->trans_wm.plane_res_b[i];
3664 if (p_wm->trans_wm.plane_en[i])
3665 temp |= PLANE_WM_EN;
3666
3667 r->plane_trans[pipe][i] = temp;
3668 }
3669
3670 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003671 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3672 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3673 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003674 temp |= PLANE_WM_EN;
3675
Matt Roper4969d332015-09-24 15:53:10 -07003676 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003677
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003678 r->wm_linetime[pipe] = p_wm->linetime;
3679}
3680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003681static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3682 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003683 const struct skl_ddb_entry *entry)
3684{
3685 if (entry->end)
3686 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3687 else
3688 I915_WRITE(reg, 0);
3689}
3690
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003691static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3692 const struct skl_wm_values *new)
3693{
Chris Wilson91c8a322016-07-05 10:40:23 +01003694 struct drm_device *dev = &dev_priv->drm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003695 struct intel_crtc *crtc;
3696
Jani Nikula19c80542015-12-16 12:48:16 +02003697 for_each_intel_crtc(dev, crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003698 int i, level, max_level = ilk_wm_max_level(dev);
3699 enum pipe pipe = crtc->pipe;
3700
Matt Roper2b4b9f32016-05-12 07:06:07 -07003701 if ((new->dirty_pipes & drm_crtc_mask(&crtc->base)) == 0)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003702 continue;
Matt Roper734fa012016-05-12 15:11:40 -07003703 if (!crtc->active)
3704 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003705
Damien Lespiau5d374d92014-11-04 17:07:00 +00003706 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3707
3708 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003710 I915_WRITE(PLANE_WM(pipe, i, level),
3711 new->plane[pipe][i][level]);
3712 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003713 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003714 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003715 for (i = 0; i < intel_num_planes(crtc); i++)
3716 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3717 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003718 I915_WRITE(CUR_WM_TRANS(pipe),
3719 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003720
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003721 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003722 skl_ddb_entry_write(dev_priv,
3723 PLANE_BUF_CFG(pipe, i),
3724 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003725 skl_ddb_entry_write(dev_priv,
3726 PLANE_NV12_BUF_CFG(pipe, i),
3727 &new->ddb.y_plane[pipe][i]);
3728 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003729
3730 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003731 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003732 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003733}
3734
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003735/*
3736 * When setting up a new DDB allocation arrangement, we need to correctly
3737 * sequence the times at which the new allocations for the pipes are taken into
3738 * account or we'll have pipes fetching from space previously allocated to
3739 * another pipe.
3740 *
3741 * Roughly the sequence looks like:
3742 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3743 * overlapping with a previous light-up pipe (another way to put it is:
3744 * pipes with their new allocation strickly included into their old ones).
3745 * 2. re-allocate the other pipes that get their allocation reduced
3746 * 3. allocate the pipes having their allocation increased
3747 *
3748 * Steps 1. and 2. are here to take care of the following case:
3749 * - Initially DDB looks like this:
3750 * | B | C |
3751 * - enable pipe A.
3752 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3753 * allocation
3754 * | A | B | C |
3755 *
3756 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3757 */
3758
Damien Lespiaud21b7952014-11-04 17:07:03 +00003759static void
3760skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003761{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003762 int plane;
3763
Damien Lespiaud21b7952014-11-04 17:07:03 +00003764 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3765
Damien Lespiaudd740782015-02-28 14:54:08 +00003766 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003767 I915_WRITE(PLANE_SURF(pipe, plane),
3768 I915_READ(PLANE_SURF(pipe, plane)));
3769 }
3770 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3771}
3772
3773static bool
3774skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3775 const struct skl_ddb_allocation *new,
3776 enum pipe pipe)
3777{
3778 uint16_t old_size, new_size;
3779
3780 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3781 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3782
3783 return old_size != new_size &&
3784 new->pipe[pipe].start >= old->pipe[pipe].start &&
3785 new->pipe[pipe].end <= old->pipe[pipe].end;
3786}
3787
3788static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3789 struct skl_wm_values *new_values)
3790{
Chris Wilson91c8a322016-07-05 10:40:23 +01003791 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003792 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003793 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003794 struct intel_crtc *crtc;
3795 enum pipe pipe;
3796
3797 new_ddb = &new_values->ddb;
3798 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3799
3800 /*
3801 * First pass: flush the pipes with the new allocation contained into
3802 * the old space.
3803 *
3804 * We'll wait for the vblank on those pipes to ensure we can safely
3805 * re-allocate the freed space without this pipe fetching from it.
3806 */
3807 for_each_intel_crtc(dev, crtc) {
3808 if (!crtc->active)
3809 continue;
3810
3811 pipe = crtc->pipe;
3812
3813 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3814 continue;
3815
Damien Lespiaud21b7952014-11-04 17:07:03 +00003816 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003817 intel_wait_for_vblank(dev, pipe);
3818
3819 reallocated[pipe] = true;
3820 }
3821
3822
3823 /*
3824 * Second pass: flush the pipes that are having their allocation
3825 * reduced, but overlapping with a previous allocation.
3826 *
3827 * Here as well we need to wait for the vblank to make sure the freed
3828 * space is not used anymore.
3829 */
3830 for_each_intel_crtc(dev, crtc) {
3831 if (!crtc->active)
3832 continue;
3833
3834 pipe = crtc->pipe;
3835
3836 if (reallocated[pipe])
3837 continue;
3838
3839 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3840 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003841 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003842 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303843 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003844 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003845 }
3846
3847 /*
3848 * Third pass: flush the pipes that got more space allocated.
3849 *
3850 * We don't need to actively wait for the update here, next vblank
3851 * will just get more DDB space with the correct WM values.
3852 */
3853 for_each_intel_crtc(dev, crtc) {
3854 if (!crtc->active)
3855 continue;
3856
3857 pipe = crtc->pipe;
3858
3859 /*
3860 * At this point, only the pipes more space than before are
3861 * left to re-allocate.
3862 */
3863 if (reallocated[pipe])
3864 continue;
3865
Damien Lespiaud21b7952014-11-04 17:07:03 +00003866 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003867 }
3868}
3869
Matt Roper55994c22016-05-12 07:06:08 -07003870static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3871 struct skl_ddb_allocation *ddb, /* out */
3872 struct skl_pipe_wm *pipe_wm, /* out */
3873 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003874{
Matt Roperf4a96752016-05-12 07:06:06 -07003875 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3876 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003877 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003878
Matt Roper55994c22016-05-12 07:06:08 -07003879 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3880 if (ret)
3881 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003882
Matt Roper4e0963c2015-09-24 15:53:15 -07003883 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003884 *changed = false;
3885 else
3886 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003887
Matt Roper55994c22016-05-12 07:06:08 -07003888 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003889}
3890
Matt Roper9b613022016-06-27 16:42:44 -07003891static uint32_t
3892pipes_modified(struct drm_atomic_state *state)
3893{
3894 struct drm_crtc *crtc;
3895 struct drm_crtc_state *cstate;
3896 uint32_t i, ret = 0;
3897
3898 for_each_crtc_in_state(state, crtc, cstate, i)
3899 ret |= drm_crtc_mask(crtc);
3900
3901 return ret;
3902}
3903
Matt Roper98d39492016-05-12 07:06:03 -07003904static int
3905skl_compute_ddb(struct drm_atomic_state *state)
3906{
3907 struct drm_device *dev = state->dev;
3908 struct drm_i915_private *dev_priv = to_i915(dev);
3909 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3910 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003911 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07003912 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07003913 int ret;
3914
3915 /*
3916 * If this is our first atomic update following hardware readout,
3917 * we can't trust the DDB that the BIOS programmed for us. Let's
3918 * pretend that all pipes switched active status so that we'll
3919 * ensure a full DDB recompute.
3920 */
3921 if (dev_priv->wm.distrust_bios_wm)
3922 intel_state->active_pipe_changes = ~0;
3923
3924 /*
3925 * If the modeset changes which CRTC's are active, we need to
3926 * recompute the DDB allocation for *all* active pipes, even
3927 * those that weren't otherwise being modified in any way by this
3928 * atomic commit. Due to the shrinking of the per-pipe allocations
3929 * when new active CRTC's are added, it's possible for a pipe that
3930 * we were already using and aren't changing at all here to suddenly
3931 * become invalid if its DDB needs exceeds its new allocation.
3932 *
3933 * Note that if we wind up doing a full DDB recompute, we can't let
3934 * any other display updates race with this transaction, so we need
3935 * to grab the lock on *all* CRTC's.
3936 */
Matt Roper734fa012016-05-12 15:11:40 -07003937 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07003938 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07003939 intel_state->wm_results.dirty_pipes = ~0;
3940 }
Matt Roper98d39492016-05-12 07:06:03 -07003941
3942 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
3943 struct intel_crtc_state *cstate;
3944
3945 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
3946 if (IS_ERR(cstate))
3947 return PTR_ERR(cstate);
3948
Matt Roper734fa012016-05-12 15:11:40 -07003949 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07003950 if (ret)
3951 return ret;
3952 }
3953
3954 return 0;
3955}
3956
3957static int
3958skl_compute_wm(struct drm_atomic_state *state)
3959{
3960 struct drm_crtc *crtc;
3961 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07003962 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3963 struct skl_wm_values *results = &intel_state->wm_results;
3964 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07003965 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07003966 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07003967
3968 /*
3969 * If this transaction isn't actually touching any CRTC's, don't
3970 * bother with watermark calculation. Note that if we pass this
3971 * test, we're guaranteed to hold at least one CRTC state mutex,
3972 * which means we can safely use values like dev_priv->active_crtcs
3973 * since any racing commits that want to update them would need to
3974 * hold _all_ CRTC state mutexes.
3975 */
3976 for_each_crtc_in_state(state, crtc, cstate, i)
3977 changed = true;
3978 if (!changed)
3979 return 0;
3980
Matt Roper734fa012016-05-12 15:11:40 -07003981 /* Clear all dirty flags */
3982 results->dirty_pipes = 0;
3983
Matt Roper98d39492016-05-12 07:06:03 -07003984 ret = skl_compute_ddb(state);
3985 if (ret)
3986 return ret;
3987
Matt Roper734fa012016-05-12 15:11:40 -07003988 /*
3989 * Calculate WM's for all pipes that are part of this transaction.
3990 * Note that the DDB allocation above may have added more CRTC's that
3991 * weren't otherwise being modified (and set bits in dirty_pipes) if
3992 * pipe allocations had to change.
3993 *
3994 * FIXME: Now that we're doing this in the atomic check phase, we
3995 * should allow skl_update_pipe_wm() to return failure in cases where
3996 * no suitable watermark values can be found.
3997 */
3998 for_each_crtc_in_state(state, crtc, cstate, i) {
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4000 struct intel_crtc_state *intel_cstate =
4001 to_intel_crtc_state(cstate);
4002
4003 pipe_wm = &intel_cstate->wm.skl.optimal;
4004 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4005 &changed);
4006 if (ret)
4007 return ret;
4008
4009 if (changed)
4010 results->dirty_pipes |= drm_crtc_mask(crtc);
4011
4012 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4013 /* This pipe's WM's did not change */
4014 continue;
4015
4016 intel_cstate->update_wm_pre = true;
4017 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
4018 }
4019
Matt Roper98d39492016-05-12 07:06:03 -07004020 return 0;
4021}
4022
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004023static void skl_update_wm(struct drm_crtc *crtc)
4024{
4025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4026 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004027 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004028 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07004029 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004030 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Bob Paauweadda50b2015-07-21 10:42:53 -07004031
Matt Roper734fa012016-05-12 15:11:40 -07004032 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004033 return;
4034
Matt Roper734fa012016-05-12 15:11:40 -07004035 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004036
Matt Roper734fa012016-05-12 15:11:40 -07004037 mutex_lock(&dev_priv->wm.wm_mutex);
4038
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004039 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004040 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00004041
4042 /* store the new configuration */
4043 dev_priv->wm.skl_hw = *results;
Matt Roper734fa012016-05-12 15:11:40 -07004044
4045 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004046}
4047
Ville Syrjäläd8905652016-01-14 14:53:35 +02004048static void ilk_compute_wm_config(struct drm_device *dev,
4049 struct intel_wm_config *config)
4050{
4051 struct intel_crtc *crtc;
4052
4053 /* Compute the currently _active_ config */
4054 for_each_intel_crtc(dev, crtc) {
4055 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4056
4057 if (!wm->pipe_enabled)
4058 continue;
4059
4060 config->sprites_enabled |= wm->sprites_enabled;
4061 config->sprites_scaled |= wm->sprites_scaled;
4062 config->num_pipes_active++;
4063 }
4064}
4065
Matt Ropered4a6a72016-02-23 17:20:13 -08004066static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004067{
Chris Wilson91c8a322016-07-05 10:40:23 +01004068 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004069 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004070 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004071 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004072 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004073 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004074
Ville Syrjäläd8905652016-01-14 14:53:35 +02004075 ilk_compute_wm_config(dev, &config);
4076
4077 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4078 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004079
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004080 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004081 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004082 config.num_pipes_active == 1 && config.sprites_enabled) {
4083 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4084 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004085
Imre Deak820c1982013-12-17 14:46:36 +02004086 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004087 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004088 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004089 }
4090
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004091 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004092 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004093
Imre Deak820c1982013-12-17 14:46:36 +02004094 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004095
Imre Deak820c1982013-12-17 14:46:36 +02004096 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004097}
4098
Matt Ropered4a6a72016-02-23 17:20:13 -08004099static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004100{
Matt Ropered4a6a72016-02-23 17:20:13 -08004101 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4102 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004103
Matt Ropered4a6a72016-02-23 17:20:13 -08004104 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004105 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004106 ilk_program_watermarks(dev_priv);
4107 mutex_unlock(&dev_priv->wm.wm_mutex);
4108}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004109
Matt Ropered4a6a72016-02-23 17:20:13 -08004110static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4111{
4112 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4113 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4114
4115 mutex_lock(&dev_priv->wm.wm_mutex);
4116 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004117 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004118 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004119 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004120 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004121}
4122
Pradeep Bhat30789992014-11-04 17:06:45 +00004123static void skl_pipe_wm_active_state(uint32_t val,
4124 struct skl_pipe_wm *active,
4125 bool is_transwm,
4126 bool is_cursor,
4127 int i,
4128 int level)
4129{
4130 bool is_enabled = (val & PLANE_WM_EN) != 0;
4131
4132 if (!is_transwm) {
4133 if (!is_cursor) {
4134 active->wm[level].plane_en[i] = is_enabled;
4135 active->wm[level].plane_res_b[i] =
4136 val & PLANE_WM_BLOCKS_MASK;
4137 active->wm[level].plane_res_l[i] =
4138 (val >> PLANE_WM_LINES_SHIFT) &
4139 PLANE_WM_LINES_MASK;
4140 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004141 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4142 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004143 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004144 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004145 (val >> PLANE_WM_LINES_SHIFT) &
4146 PLANE_WM_LINES_MASK;
4147 }
4148 } else {
4149 if (!is_cursor) {
4150 active->trans_wm.plane_en[i] = is_enabled;
4151 active->trans_wm.plane_res_b[i] =
4152 val & PLANE_WM_BLOCKS_MASK;
4153 active->trans_wm.plane_res_l[i] =
4154 (val >> PLANE_WM_LINES_SHIFT) &
4155 PLANE_WM_LINES_MASK;
4156 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004157 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4158 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004159 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004160 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004161 (val >> PLANE_WM_LINES_SHIFT) &
4162 PLANE_WM_LINES_MASK;
4163 }
4164 }
4165}
4166
4167static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004170 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004171 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004173 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004174 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004175 enum pipe pipe = intel_crtc->pipe;
4176 int level, i, max_level;
4177 uint32_t temp;
4178
4179 max_level = ilk_wm_max_level(dev);
4180
4181 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4182
4183 for (level = 0; level <= max_level; level++) {
4184 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4185 hw->plane[pipe][i][level] =
4186 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004187 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004188 }
4189
4190 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4191 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004192 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004193
Matt Roper3ef00282015-03-09 10:19:24 -07004194 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004195 return;
4196
Matt Roper2b4b9f32016-05-12 07:06:07 -07004197 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004198
4199 active->linetime = hw->wm_linetime[pipe];
4200
4201 for (level = 0; level <= max_level; level++) {
4202 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4203 temp = hw->plane[pipe][i][level];
4204 skl_pipe_wm_active_state(temp, active, false,
4205 false, i, level);
4206 }
Matt Roper4969d332015-09-24 15:53:10 -07004207 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004208 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4209 }
4210
4211 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4212 temp = hw->plane_trans[pipe][i];
4213 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4214 }
4215
Matt Roper4969d332015-09-24 15:53:10 -07004216 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004217 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004218
4219 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004220}
4221
4222void skl_wm_get_hw_state(struct drm_device *dev)
4223{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004224 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaua269c582014-11-04 17:06:49 +00004225 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004226 struct drm_crtc *crtc;
4227
Damien Lespiaua269c582014-11-04 17:06:49 +00004228 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004229 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4230 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004231
Matt Roper279e99d2016-05-12 07:06:02 -07004232 if (dev_priv->active_crtcs) {
4233 /* Fully recompute DDB on first atomic commit */
4234 dev_priv->wm.distrust_bios_wm = true;
4235 } else {
4236 /* Easy/common case; just sanitize DDB now if everything off */
4237 memset(ddb, 0, sizeof(*ddb));
4238 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004239}
4240
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004241static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4242{
4243 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004244 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004245 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004247 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004248 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004249 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004250 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004251 [PIPE_A] = WM0_PIPEA_ILK,
4252 [PIPE_B] = WM0_PIPEB_ILK,
4253 [PIPE_C] = WM0_PIPEC_IVB,
4254 };
4255
4256 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004257 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004258 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004259
Ville Syrjälä15606532016-05-13 17:55:17 +03004260 memset(active, 0, sizeof(*active));
4261
Matt Roper3ef00282015-03-09 10:19:24 -07004262 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004263
4264 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004265 u32 tmp = hw->wm_pipe[pipe];
4266
4267 /*
4268 * For active pipes LP0 watermark is marked as
4269 * enabled, and LP1+ watermaks as disabled since
4270 * we can't really reverse compute them in case
4271 * multiple pipes are active.
4272 */
4273 active->wm[0].enable = true;
4274 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4275 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4276 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4277 active->linetime = hw->wm_linetime[pipe];
4278 } else {
4279 int level, max_level = ilk_wm_max_level(dev);
4280
4281 /*
4282 * For inactive pipes, all watermark levels
4283 * should be marked as enabled but zeroed,
4284 * which is what we'd compute them to.
4285 */
4286 for (level = 0; level <= max_level; level++)
4287 active->wm[level].enable = true;
4288 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004289
4290 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004291}
4292
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004293#define _FW_WM(value, plane) \
4294 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4295#define _FW_WM_VLV(value, plane) \
4296 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4297
4298static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4299 struct vlv_wm_values *wm)
4300{
4301 enum pipe pipe;
4302 uint32_t tmp;
4303
4304 for_each_pipe(dev_priv, pipe) {
4305 tmp = I915_READ(VLV_DDL(pipe));
4306
4307 wm->ddl[pipe].primary =
4308 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4309 wm->ddl[pipe].cursor =
4310 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4311 wm->ddl[pipe].sprite[0] =
4312 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4313 wm->ddl[pipe].sprite[1] =
4314 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4315 }
4316
4317 tmp = I915_READ(DSPFW1);
4318 wm->sr.plane = _FW_WM(tmp, SR);
4319 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4320 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4321 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4322
4323 tmp = I915_READ(DSPFW2);
4324 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4325 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4326 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4327
4328 tmp = I915_READ(DSPFW3);
4329 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4330
4331 if (IS_CHERRYVIEW(dev_priv)) {
4332 tmp = I915_READ(DSPFW7_CHV);
4333 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4334 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4335
4336 tmp = I915_READ(DSPFW8_CHV);
4337 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4338 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4339
4340 tmp = I915_READ(DSPFW9_CHV);
4341 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4342 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4343
4344 tmp = I915_READ(DSPHOWM);
4345 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4346 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4347 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4348 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4349 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4350 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4351 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4352 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4353 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4354 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4355 } else {
4356 tmp = I915_READ(DSPFW7);
4357 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4358 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4359
4360 tmp = I915_READ(DSPHOWM);
4361 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4362 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4363 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4364 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4365 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4366 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4367 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4368 }
4369}
4370
4371#undef _FW_WM
4372#undef _FW_WM_VLV
4373
4374void vlv_wm_get_hw_state(struct drm_device *dev)
4375{
4376 struct drm_i915_private *dev_priv = to_i915(dev);
4377 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4378 struct intel_plane *plane;
4379 enum pipe pipe;
4380 u32 val;
4381
4382 vlv_read_wm_values(dev_priv, wm);
4383
4384 for_each_intel_plane(dev, plane) {
4385 switch (plane->base.type) {
4386 int sprite;
4387 case DRM_PLANE_TYPE_CURSOR:
4388 plane->wm.fifo_size = 63;
4389 break;
4390 case DRM_PLANE_TYPE_PRIMARY:
4391 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4392 break;
4393 case DRM_PLANE_TYPE_OVERLAY:
4394 sprite = plane->plane;
4395 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4396 break;
4397 }
4398 }
4399
4400 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4401 wm->level = VLV_WM_LEVEL_PM2;
4402
4403 if (IS_CHERRYVIEW(dev_priv)) {
4404 mutex_lock(&dev_priv->rps.hw_lock);
4405
4406 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4407 if (val & DSP_MAXFIFO_PM5_ENABLE)
4408 wm->level = VLV_WM_LEVEL_PM5;
4409
Ville Syrjälä58590c12015-09-08 21:05:12 +03004410 /*
4411 * If DDR DVFS is disabled in the BIOS, Punit
4412 * will never ack the request. So if that happens
4413 * assume we don't have to enable/disable DDR DVFS
4414 * dynamically. To test that just set the REQ_ACK
4415 * bit to poke the Punit, but don't change the
4416 * HIGH/LOW bits so that we don't actually change
4417 * the current state.
4418 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004419 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004420 val |= FORCE_DDR_FREQ_REQ_ACK;
4421 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4422
4423 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4424 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4425 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4426 "assuming DDR DVFS is disabled\n");
4427 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4428 } else {
4429 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4430 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4431 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4432 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004433
4434 mutex_unlock(&dev_priv->rps.hw_lock);
4435 }
4436
4437 for_each_pipe(dev_priv, pipe)
4438 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4439 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4440 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4441
4442 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4443 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4444}
4445
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004446void ilk_wm_get_hw_state(struct drm_device *dev)
4447{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004448 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004449 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004450 struct drm_crtc *crtc;
4451
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004452 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004453 ilk_pipe_wm_get_hw_state(crtc);
4454
4455 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4456 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4457 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4458
4459 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004460 if (INTEL_INFO(dev)->gen >= 7) {
4461 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4462 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4463 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004464
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004465 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004466 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4467 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4468 else if (IS_IVYBRIDGE(dev))
4469 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4470 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004471
4472 hw->enable_fbc_wm =
4473 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4474}
4475
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004476/**
4477 * intel_update_watermarks - update FIFO watermark values based on current modes
4478 *
4479 * Calculate watermark values for the various WM regs based on current mode
4480 * and plane configuration.
4481 *
4482 * There are several cases to deal with here:
4483 * - normal (i.e. non-self-refresh)
4484 * - self-refresh (SR) mode
4485 * - lines are large relative to FIFO size (buffer can hold up to 2)
4486 * - lines are small relative to FIFO size (buffer can hold more than 2
4487 * lines), so need to account for TLB latency
4488 *
4489 * The normal calculation is:
4490 * watermark = dotclock * bytes per pixel * latency
4491 * where latency is platform & configuration dependent (we assume pessimal
4492 * values here).
4493 *
4494 * The SR calculation is:
4495 * watermark = (trunc(latency/line time)+1) * surface width *
4496 * bytes per pixel
4497 * where
4498 * line time = htotal / dotclock
4499 * surface width = hdisplay for normal plane and 64 for cursor
4500 * and latency is assumed to be high, as above.
4501 *
4502 * The final value programmed to the register should always be rounded up,
4503 * and include an extra 2 entries to account for clock crossings.
4504 *
4505 * We don't use the sprite, so we can ignore that. And on Crestline we have
4506 * to set the non-SR watermarks to 8.
4507 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004508void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004509{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004510 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004511
4512 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004513 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004514}
4515
Jani Nikulae2828912016-01-18 09:19:47 +02004516/*
Daniel Vetter92703882012-08-09 16:46:01 +02004517 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004518 */
4519DEFINE_SPINLOCK(mchdev_lock);
4520
4521/* Global for IPS driver to get at the current i915 device. Protected by
4522 * mchdev_lock. */
4523static struct drm_i915_private *i915_mch_dev;
4524
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004525bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004526{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004527 u16 rgvswctl;
4528
Daniel Vetter92703882012-08-09 16:46:01 +02004529 assert_spin_locked(&mchdev_lock);
4530
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004531 rgvswctl = I915_READ16(MEMSWCTL);
4532 if (rgvswctl & MEMCTL_CMD_STS) {
4533 DRM_DEBUG("gpu busy, RCS change rejected\n");
4534 return false; /* still busy with another command */
4535 }
4536
4537 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4538 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4539 I915_WRITE16(MEMSWCTL, rgvswctl);
4540 POSTING_READ16(MEMSWCTL);
4541
4542 rgvswctl |= MEMCTL_CMD_STS;
4543 I915_WRITE16(MEMSWCTL, rgvswctl);
4544
4545 return true;
4546}
4547
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004548static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004549{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004550 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004551 u8 fmax, fmin, fstart, vstart;
4552
Daniel Vetter92703882012-08-09 16:46:01 +02004553 spin_lock_irq(&mchdev_lock);
4554
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004555 rgvmodectl = I915_READ(MEMMODECTL);
4556
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004557 /* Enable temp reporting */
4558 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4559 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4560
4561 /* 100ms RC evaluation intervals */
4562 I915_WRITE(RCUPEI, 100000);
4563 I915_WRITE(RCDNEI, 100000);
4564
4565 /* Set max/min thresholds to 90ms and 80ms respectively */
4566 I915_WRITE(RCBMAXAVG, 90000);
4567 I915_WRITE(RCBMINAVG, 80000);
4568
4569 I915_WRITE(MEMIHYST, 1);
4570
4571 /* Set up min, max, and cur for interrupt handling */
4572 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4573 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4574 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4575 MEMMODE_FSTART_SHIFT;
4576
Ville Syrjälä616847e2015-09-18 20:03:19 +03004577 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004578 PXVFREQ_PX_SHIFT;
4579
Daniel Vetter20e4d402012-08-08 23:35:39 +02004580 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4581 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004582
Daniel Vetter20e4d402012-08-08 23:35:39 +02004583 dev_priv->ips.max_delay = fstart;
4584 dev_priv->ips.min_delay = fmin;
4585 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004586
4587 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4588 fmax, fmin, fstart);
4589
4590 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4591
4592 /*
4593 * Interrupts will be enabled in ironlake_irq_postinstall
4594 */
4595
4596 I915_WRITE(VIDSTART, vstart);
4597 POSTING_READ(VIDSTART);
4598
4599 rgvmodectl |= MEMMODE_SWMODE_EN;
4600 I915_WRITE(MEMMODECTL, rgvmodectl);
4601
Daniel Vetter92703882012-08-09 16:46:01 +02004602 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004603 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004604 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004605
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004606 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004607
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004608 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4609 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004610 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004611 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004612 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004613
4614 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004615}
4616
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004617static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004618{
Daniel Vetter92703882012-08-09 16:46:01 +02004619 u16 rgvswctl;
4620
4621 spin_lock_irq(&mchdev_lock);
4622
4623 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004624
4625 /* Ack interrupts, disable EFC interrupt */
4626 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4627 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4628 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4629 I915_WRITE(DEIIR, DE_PCU_EVENT);
4630 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4631
4632 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004633 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004634 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004635 rgvswctl |= MEMCTL_CMD_STS;
4636 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004637 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004638
Daniel Vetter92703882012-08-09 16:46:01 +02004639 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004640}
4641
Daniel Vetteracbe9472012-07-26 11:50:05 +02004642/* There's a funny hw issue where the hw returns all 0 when reading from
4643 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4644 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4645 * all limits and the gpu stuck at whatever frequency it is at atm).
4646 */
Akash Goel74ef1172015-03-06 11:07:19 +05304647static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004648{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004649 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004650
Daniel Vetter20b46e52012-07-26 11:16:14 +02004651 /* Only set the down limit when we've reached the lowest level to avoid
4652 * getting more interrupts, otherwise leave this clear. This prevents a
4653 * race in the hw when coming out of rc6: There's a tiny window where
4654 * the hw runs at the minimal clock before selecting the desired
4655 * frequency, if the down threshold expires in that window we will not
4656 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004657 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304658 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4659 if (val <= dev_priv->rps.min_freq_softlimit)
4660 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4661 } else {
4662 limits = dev_priv->rps.max_freq_softlimit << 24;
4663 if (val <= dev_priv->rps.min_freq_softlimit)
4664 limits |= dev_priv->rps.min_freq_softlimit << 16;
4665 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004666
4667 return limits;
4668}
4669
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004670static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4671{
4672 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304673 u32 threshold_up = 0, threshold_down = 0; /* in % */
4674 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004675
4676 new_power = dev_priv->rps.power;
4677 switch (dev_priv->rps.power) {
4678 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004679 if (val > dev_priv->rps.efficient_freq + 1 &&
4680 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004681 new_power = BETWEEN;
4682 break;
4683
4684 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004685 if (val <= dev_priv->rps.efficient_freq &&
4686 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004687 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004688 else if (val >= dev_priv->rps.rp0_freq &&
4689 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004690 new_power = HIGH_POWER;
4691 break;
4692
4693 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004694 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4695 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004696 new_power = BETWEEN;
4697 break;
4698 }
4699 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004700 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004701 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004702 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004703 new_power = HIGH_POWER;
4704 if (new_power == dev_priv->rps.power)
4705 return;
4706
4707 /* Note the units here are not exactly 1us, but 1280ns. */
4708 switch (new_power) {
4709 case LOW_POWER:
4710 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304711 ei_up = 16000;
4712 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004713
4714 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304715 ei_down = 32000;
4716 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004717 break;
4718
4719 case BETWEEN:
4720 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304721 ei_up = 13000;
4722 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004723
4724 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304725 ei_down = 32000;
4726 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004727 break;
4728
4729 case HIGH_POWER:
4730 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304731 ei_up = 10000;
4732 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004733
4734 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304735 ei_down = 32000;
4736 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004737 break;
4738 }
4739
Akash Goel8a586432015-03-06 11:07:18 +05304740 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004741 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304742 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004743 GT_INTERVAL_FROM_US(dev_priv,
4744 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304745
4746 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004747 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304748 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004749 GT_INTERVAL_FROM_US(dev_priv,
4750 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304751
Chris Wilsona72b5622016-07-02 15:35:59 +01004752 I915_WRITE(GEN6_RP_CONTROL,
4753 GEN6_RP_MEDIA_TURBO |
4754 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4755 GEN6_RP_MEDIA_IS_GFX |
4756 GEN6_RP_ENABLE |
4757 GEN6_RP_UP_BUSY_AVG |
4758 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304759
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004760 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004761 dev_priv->rps.up_threshold = threshold_up;
4762 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004763 dev_priv->rps.last_adj = 0;
4764}
4765
Chris Wilson2876ce72014-03-28 08:03:34 +00004766static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4767{
4768 u32 mask = 0;
4769
4770 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004771 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004772 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004773 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004774
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004775 mask &= dev_priv->pm_rps_events;
4776
Imre Deak59d02a12014-12-19 19:33:26 +02004777 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004778}
4779
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004780/* gen6_set_rps is called to update the frequency request, but should also be
4781 * called when the range (min_delay and max_delay) is modified so that we can
4782 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004783static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004784{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304785 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004786 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304787 return;
4788
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004789 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004790 WARN_ON(val > dev_priv->rps.max_freq);
4791 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004792
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004793 /* min/max delay may still have been modified so be sure to
4794 * write the limits value.
4795 */
4796 if (val != dev_priv->rps.cur_freq) {
4797 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004798
Chris Wilsondc979972016-05-10 14:10:04 +01004799 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304800 I915_WRITE(GEN6_RPNSWREQ,
4801 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004802 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004803 I915_WRITE(GEN6_RPNSWREQ,
4804 HSW_FREQUENCY(val));
4805 else
4806 I915_WRITE(GEN6_RPNSWREQ,
4807 GEN6_FREQUENCY(val) |
4808 GEN6_OFFSET(0) |
4809 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004810 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004811
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004812 /* Make sure we continue to get interrupts
4813 * until we hit the minimum or maximum frequencies.
4814 */
Akash Goel74ef1172015-03-06 11:07:19 +05304815 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004816 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004817
Ben Widawskyd5570a72012-09-07 19:43:41 -07004818 POSTING_READ(GEN6_RPNSWREQ);
4819
Ben Widawskyb39fb292014-03-19 18:31:11 -07004820 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004821 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004822}
4823
Chris Wilsondc979972016-05-10 14:10:04 +01004824static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004825{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004826 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004827 WARN_ON(val > dev_priv->rps.max_freq);
4828 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004829
Chris Wilsondc979972016-05-10 14:10:04 +01004830 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004831 "Odd GPU freq value\n"))
4832 val &= ~1;
4833
Deepak Scd25dd52015-07-10 18:31:40 +05304834 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4835
Chris Wilson8fb55192015-04-07 16:20:28 +01004836 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004837 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004838 if (!IS_CHERRYVIEW(dev_priv))
4839 gen6_set_rps_thresholds(dev_priv, val);
4840 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004841
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004842 dev_priv->rps.cur_freq = val;
4843 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4844}
4845
Deepak Sa7f6e232015-05-09 18:04:44 +05304846/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304847 *
4848 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304849 * 1. Forcewake Media well.
4850 * 2. Request idle freq.
4851 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304852*/
4853static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4854{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004855 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304856
Chris Wilsonaed242f2015-03-18 09:48:21 +00004857 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304858 return;
4859
Deepak Sa7f6e232015-05-09 18:04:44 +05304860 /* Wake up the media well, as that takes a lot less
4861 * power than the Render well. */
4862 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004863 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304864 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304865}
4866
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004867void gen6_rps_busy(struct drm_i915_private *dev_priv)
4868{
4869 mutex_lock(&dev_priv->rps.hw_lock);
4870 if (dev_priv->rps.enabled) {
4871 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4872 gen6_rps_reset_ei(dev_priv);
4873 I915_WRITE(GEN6_PMINTRMSK,
4874 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004875
Chris Wilsonc33d2472016-07-04 08:08:36 +01004876 gen6_enable_rps_interrupts(dev_priv);
4877
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004878 /* Ensure we start at the user's desired frequency */
4879 intel_set_rps(dev_priv,
4880 clamp(dev_priv->rps.cur_freq,
4881 dev_priv->rps.min_freq_softlimit,
4882 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004883 }
4884 mutex_unlock(&dev_priv->rps.hw_lock);
4885}
4886
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004887void gen6_rps_idle(struct drm_i915_private *dev_priv)
4888{
Chris Wilsonc33d2472016-07-04 08:08:36 +01004889 /* Flush our bottom-half so that it does not race with us
4890 * setting the idle frequency and so that it is bounded by
4891 * our rpm wakeref. And then disable the interrupts to stop any
4892 * futher RPS reclocking whilst we are asleep.
4893 */
4894 gen6_disable_rps_interrupts(dev_priv);
4895
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004896 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004897 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01004898 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05304899 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004900 else
Chris Wilsondc979972016-05-10 14:10:04 +01004901 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004902 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03004903 I915_WRITE(GEN6_PMINTRMSK,
4904 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01004905 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004906 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004907
Chris Wilson8d3afd72015-05-21 21:01:47 +01004908 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004909 while (!list_empty(&dev_priv->rps.clients))
4910 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004911 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004912}
4913
Chris Wilson1854d5c2015-04-07 16:20:32 +01004914void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004915 struct intel_rps_client *rps,
4916 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004917{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004918 /* This is intentionally racy! We peek at the state here, then
4919 * validate inside the RPS worker.
4920 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004921 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01004922 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01004923 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01004924 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004925
Chris Wilsone61b9952015-04-27 13:41:24 +01004926 /* Force a RPS boost (and don't count it against the client) if
4927 * the GPU is severely congested.
4928 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004929 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004930 rps = NULL;
4931
Chris Wilson8d3afd72015-05-21 21:01:47 +01004932 spin_lock(&dev_priv->rps.client_lock);
4933 if (rps == NULL || list_empty(&rps->link)) {
4934 spin_lock_irq(&dev_priv->irq_lock);
4935 if (dev_priv->rps.interrupts_enabled) {
4936 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01004937 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004938 }
4939 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004940
Chris Wilson2e1b8732015-04-27 13:41:22 +01004941 if (rps != NULL) {
4942 list_add(&rps->link, &dev_priv->rps.clients);
4943 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004944 } else
4945 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004946 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004947 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004948}
4949
Chris Wilsondc979972016-05-10 14:10:04 +01004950void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004951{
Chris Wilsondc979972016-05-10 14:10:04 +01004952 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4953 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004954 else
Chris Wilsondc979972016-05-10 14:10:04 +01004955 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004956}
4957
Chris Wilsondc979972016-05-10 14:10:04 +01004958static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00004959{
Zhe Wang20e49362014-11-04 17:07:05 +00004960 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004961 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004962}
4963
Chris Wilsondc979972016-05-10 14:10:04 +01004964static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05304965{
Akash Goel2030d682016-04-23 00:05:45 +05304966 I915_WRITE(GEN6_RP_CONTROL, 0);
4967}
4968
Chris Wilsondc979972016-05-10 14:10:04 +01004969static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004970{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004971 I915_WRITE(GEN6_RC_CONTROL, 0);
4972 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05304973 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004974}
4975
Chris Wilsondc979972016-05-10 14:10:04 +01004976static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05304977{
Deepak S38807742014-05-23 21:00:15 +05304978 I915_WRITE(GEN6_RC_CONTROL, 0);
4979}
4980
Chris Wilsondc979972016-05-10 14:10:04 +01004981static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004982{
Deepak S98a2e5f2014-08-18 10:35:27 -07004983 /* we're doing forcewake before Disabling RC6,
4984 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004985 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004986
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004987 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004988
Mika Kuoppala59bad942015-01-16 11:34:40 +02004989 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004990}
4991
Chris Wilsondc979972016-05-10 14:10:04 +01004992static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07004993{
Chris Wilsondc979972016-05-10 14:10:04 +01004994 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03004995 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4996 mode = GEN6_RC_CTL_RC6_ENABLE;
4997 else
4998 mode = 0;
4999 }
Chris Wilsondc979972016-05-10 14:10:04 +01005000 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005001 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5002 "RC6 %s RC6p %s RC6pp %s\n",
5003 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5004 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5005 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005006
5007 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005008 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5009 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005010}
5011
Chris Wilsondc979972016-05-10 14:10:04 +01005012static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305013{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005014 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305015 bool enable_rc6 = true;
5016 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005017 u32 rc_ctl;
5018 int rc_sw_target;
5019
5020 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5021 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5022 RC_SW_TARGET_STATE_SHIFT;
5023 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5024 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5025 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5026 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5027 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305028
5029 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005030 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305031 enable_rc6 = false;
5032 }
5033
5034 /*
5035 * The exact context size is not known for BXT, so assume a page size
5036 * for this check.
5037 */
5038 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005039 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5040 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5041 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005042 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305043 enable_rc6 = false;
5044 }
5045
5046 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5047 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5048 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5049 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005050 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305051 enable_rc6 = false;
5052 }
5053
Imre Deakfc619842016-06-29 19:13:55 +03005054 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5055 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5056 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5057 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5058 enable_rc6 = false;
5059 }
5060
5061 if (!I915_READ(GEN6_GFXPAUSE)) {
5062 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5063 enable_rc6 = false;
5064 }
5065
5066 if (!I915_READ(GEN8_MISC_CTRL0)) {
5067 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305068 enable_rc6 = false;
5069 }
5070
5071 return enable_rc6;
5072}
5073
Chris Wilsondc979972016-05-10 14:10:04 +01005074int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005075{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005076 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005077 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005078 return 0;
5079
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305080 if (!enable_rc6)
5081 return 0;
5082
Chris Wilsondc979972016-05-10 14:10:04 +01005083 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305084 DRM_INFO("RC6 disabled by BIOS\n");
5085 return 0;
5086 }
5087
Daniel Vetter456470e2012-08-08 23:35:40 +02005088 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005089 if (enable_rc6 >= 0) {
5090 int mask;
5091
Chris Wilsondc979972016-05-10 14:10:04 +01005092 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005093 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5094 INTEL_RC6pp_ENABLE;
5095 else
5096 mask = INTEL_RC6_ENABLE;
5097
5098 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005099 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5100 "(requested %d, valid %d)\n",
5101 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005102
5103 return enable_rc6 & mask;
5104 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005105
Chris Wilsondc979972016-05-10 14:10:04 +01005106 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005107 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005108
5109 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005110}
5111
Chris Wilsondc979972016-05-10 14:10:04 +01005112static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005113{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005114 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005115
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005116 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005117 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005118 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005119 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5120 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5121 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5122 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005123 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005124 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5125 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5126 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5127 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005128 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005129 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005130
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005131 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005132 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5133 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005134 u32 ddcc_status = 0;
5135
5136 if (sandybridge_pcode_read(dev_priv,
5137 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5138 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005139 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005140 clamp_t(u8,
5141 ((ddcc_status >> 8) & 0xff),
5142 dev_priv->rps.min_freq,
5143 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005144 }
5145
Chris Wilsondc979972016-05-10 14:10:04 +01005146 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305147 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005148 * the natural hardware unit for SKL
5149 */
Akash Goelc5e06882015-06-29 14:50:19 +05305150 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5151 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5152 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5153 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5154 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5155 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005156}
5157
Chris Wilson3a45b052016-07-13 09:10:32 +01005158static void reset_rps(struct drm_i915_private *dev_priv,
5159 void (*set)(struct drm_i915_private *, u8))
5160{
5161 u8 freq = dev_priv->rps.cur_freq;
5162
5163 /* force a reset */
5164 dev_priv->rps.power = -1;
5165 dev_priv->rps.cur_freq = -1;
5166
5167 set(dev_priv, freq);
5168}
5169
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005170/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005171static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005172{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005173 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5174
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305175 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005176 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305177 /*
5178 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5179 * clear out the Control register just to avoid inconsitency
5180 * with debugfs interface, which will show Turbo as enabled
5181 * only and that is not expected by the User after adding the
5182 * WaGsvDisableTurbo. Apart from this there is no problem even
5183 * if the Turbo is left enabled in the Control register, as the
5184 * Up/Down interrupts would remain masked.
5185 */
Chris Wilsondc979972016-05-10 14:10:04 +01005186 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305187 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5188 return;
5189 }
5190
Akash Goel0beb0592015-03-06 11:07:20 +05305191 /* Program defaults and thresholds for RPS*/
5192 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5193 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005194
Akash Goel0beb0592015-03-06 11:07:20 +05305195 /* 1 second timeout*/
5196 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5197 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5198
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005199 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005200
Akash Goel0beb0592015-03-06 11:07:20 +05305201 /* Leaning on the below call to gen6_set_rps to program/setup the
5202 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5203 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005204 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005205
5206 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5207}
5208
Chris Wilsondc979972016-05-10 14:10:04 +01005209static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005210{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005211 struct intel_engine_cs *engine;
Zhe Wang20e49362014-11-04 17:07:05 +00005212 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005213
5214 /* 1a: Software RC state - RC0 */
5215 I915_WRITE(GEN6_RC_STATE, 0);
5216
5217 /* 1b: Get forcewake during program sequence. Although the driver
5218 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005219 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005220
5221 /* 2a: Disable RC states. */
5222 I915_WRITE(GEN6_RC_CONTROL, 0);
5223
5224 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305225
5226 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005227 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305228 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5229 else
5230 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005231 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5232 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005233 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005234 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305235
Dave Gordon1a3d1892016-05-13 15:36:30 +01005236 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305237 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5238
Zhe Wang20e49362014-11-04 17:07:05 +00005239 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005240
Zhe Wang38c23522015-01-20 12:23:04 +00005241 /* 2c: Program Coarse Power Gating Policies. */
5242 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5243 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5244
Zhe Wang20e49362014-11-04 17:07:05 +00005245 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005246 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005247 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005248 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305249 /* WaRsUseTimeoutMode */
Chris Wilsondc979972016-05-10 14:10:04 +01005250 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
5251 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305252 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305253 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5254 GEN7_RC_CTL_TO_MODE |
5255 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305256 } else {
5257 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305258 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5259 GEN6_RC_CTL_EI_MODE(1) |
5260 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305261 }
Zhe Wang20e49362014-11-04 17:07:05 +00005262
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305263 /*
5264 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305265 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305266 */
Chris Wilsondc979972016-05-10 14:10:04 +01005267 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305268 I915_WRITE(GEN9_PG_ENABLE, 0);
5269 else
5270 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5271 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005272
Mika Kuoppala59bad942015-01-16 11:34:40 +02005273 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005274}
5275
Chris Wilsondc979972016-05-10 14:10:04 +01005276static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005277{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005278 struct intel_engine_cs *engine;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005279 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005280
5281 /* 1a: Software RC state - RC0 */
5282 I915_WRITE(GEN6_RC_STATE, 0);
5283
5284 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5285 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005286 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005287
5288 /* 2a: Disable RC states. */
5289 I915_WRITE(GEN6_RC_CONTROL, 0);
5290
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005291 /* 2b: Program RC6 thresholds.*/
5292 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5293 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5294 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005295 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005296 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005297 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005298 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005299 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5300 else
5301 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005302
5303 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005304 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005305 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005306 intel_print_rc6_info(dev_priv, rc6_mask);
5307 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005308 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5309 GEN7_RC_CTL_TO_MODE |
5310 rc6_mask);
5311 else
5312 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5313 GEN6_RC_CTL_EI_MODE(1) |
5314 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005315
5316 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005317 I915_WRITE(GEN6_RPNSWREQ,
5318 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5319 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5320 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005321 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5322 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005323
Daniel Vetter7526ed72014-09-29 15:07:19 +02005324 /* Docs recommend 900MHz, and 300 MHz respectively */
5325 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5326 dev_priv->rps.max_freq_softlimit << 24 |
5327 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005328
Daniel Vetter7526ed72014-09-29 15:07:19 +02005329 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5330 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5331 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5332 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005333
Daniel Vetter7526ed72014-09-29 15:07:19 +02005334 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005335
5336 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005337 I915_WRITE(GEN6_RP_CONTROL,
5338 GEN6_RP_MEDIA_TURBO |
5339 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5340 GEN6_RP_MEDIA_IS_GFX |
5341 GEN6_RP_ENABLE |
5342 GEN6_RP_UP_BUSY_AVG |
5343 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005344
Daniel Vetter7526ed72014-09-29 15:07:19 +02005345 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005346
Chris Wilson3a45b052016-07-13 09:10:32 +01005347 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005348
Mika Kuoppala59bad942015-01-16 11:34:40 +02005349 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005350}
5351
Chris Wilsondc979972016-05-10 14:10:04 +01005352static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005353{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005354 struct intel_engine_cs *engine;
Chris Wilson99ac9612016-07-13 09:10:34 +01005355 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005356 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005357 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005358 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005359
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005360 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005361
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005362 /* Here begins a magic sequence of register writes to enable
5363 * auto-downclocking.
5364 *
5365 * Perhaps there might be some value in exposing these to
5366 * userspace...
5367 */
5368 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005369
5370 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005371 gtfifodbg = I915_READ(GTFIFODBG);
5372 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005373 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5374 I915_WRITE(GTFIFODBG, gtfifodbg);
5375 }
5376
Mika Kuoppala59bad942015-01-16 11:34:40 +02005377 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005378
5379 /* disable the counters and set deterministic thresholds */
5380 I915_WRITE(GEN6_RC_CONTROL, 0);
5381
5382 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5383 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5384 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5385 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5386 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5387
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005388 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005389 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005390
5391 I915_WRITE(GEN6_RC_SLEEP, 0);
5392 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005393 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005394 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5395 else
5396 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005397 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005398 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5399
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005400 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005401 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005402 if (rc6_mode & INTEL_RC6_ENABLE)
5403 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5404
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005405 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005406 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005407 if (rc6_mode & INTEL_RC6p_ENABLE)
5408 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005409
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005410 if (rc6_mode & INTEL_RC6pp_ENABLE)
5411 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5412 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005413
Chris Wilsondc979972016-05-10 14:10:04 +01005414 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005415
5416 I915_WRITE(GEN6_RC_CONTROL,
5417 rc6_mask |
5418 GEN6_RC_CTL_EI_MODE(1) |
5419 GEN6_RC_CTL_HW_ENABLE);
5420
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005421 /* Power down if completely idle for over 50ms */
5422 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005423 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005424
Ben Widawsky42c05262012-09-26 10:34:00 -07005425 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005426 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005427 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005428
Chris Wilson3a45b052016-07-13 09:10:32 +01005429 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005430
Ben Widawsky31643d52012-09-26 10:34:01 -07005431 rc6vids = 0;
5432 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005433 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005434 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005435 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005436 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5437 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5438 rc6vids &= 0xffff00;
5439 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5440 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5441 if (ret)
5442 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5443 }
5444
Mika Kuoppala59bad942015-01-16 11:34:40 +02005445 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005446}
5447
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005448static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005449{
5450 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005451 unsigned int gpu_freq;
5452 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305453 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005454 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005455 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005456
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005457 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005458
Ben Widawskyeda79642013-10-07 17:15:48 -03005459 policy = cpufreq_cpu_get(0);
5460 if (policy) {
5461 max_ia_freq = policy->cpuinfo.max_freq;
5462 cpufreq_cpu_put(policy);
5463 } else {
5464 /*
5465 * Default to measured freq if none found, PCU will ensure we
5466 * don't go over
5467 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005468 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005469 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005470
5471 /* Convert from kHz to MHz */
5472 max_ia_freq /= 1000;
5473
Ben Widawsky153b4b952013-10-22 22:05:09 -07005474 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005475 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5476 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005477
Chris Wilsondc979972016-05-10 14:10:04 +01005478 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305479 /* Convert GT frequency to 50 HZ units */
5480 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5481 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5482 } else {
5483 min_gpu_freq = dev_priv->rps.min_freq;
5484 max_gpu_freq = dev_priv->rps.max_freq;
5485 }
5486
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005487 /*
5488 * For each potential GPU frequency, load a ring frequency we'd like
5489 * to use for memory access. We do this by specifying the IA frequency
5490 * the PCU should use as a reference to determine the ring frequency.
5491 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305492 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5493 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005494 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005495
Chris Wilsondc979972016-05-10 14:10:04 +01005496 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305497 /*
5498 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5499 * No floor required for ring frequency on SKL.
5500 */
5501 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005502 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005503 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5504 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005505 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005506 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005507 ring_freq = max(min_ring_freq, ring_freq);
5508 /* leave ia_freq as the default, chosen by cpufreq */
5509 } else {
5510 /* On older processors, there is no separate ring
5511 * clock domain, so in order to boost the bandwidth
5512 * of the ring, we need to upclock the CPU (ia_freq).
5513 *
5514 * For GPU frequencies less than 750MHz,
5515 * just use the lowest ring freq.
5516 */
5517 if (gpu_freq < min_freq)
5518 ia_freq = 800;
5519 else
5520 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5521 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5522 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005523
Ben Widawsky42c05262012-09-26 10:34:00 -07005524 sandybridge_pcode_write(dev_priv,
5525 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005526 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5527 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5528 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005529 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005530}
5531
Ville Syrjälä03af2042014-06-28 02:03:53 +03005532static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305533{
5534 u32 val, rp0;
5535
Jani Nikula5b5929c2015-10-07 11:17:46 +03005536 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305537
Chris Wilsondc979972016-05-10 14:10:04 +01005538 switch (INTEL_INFO(dev_priv)->eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005539 case 8:
5540 /* (2 * 4) config */
5541 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5542 break;
5543 case 12:
5544 /* (2 * 6) config */
5545 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5546 break;
5547 case 16:
5548 /* (2 * 8) config */
5549 default:
5550 /* Setting (2 * 8) Min RP0 for any other combination */
5551 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5552 break;
Deepak S095acd52015-01-17 11:05:59 +05305553 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005554
5555 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5556
Deepak S2b6b3a02014-05-27 15:59:30 +05305557 return rp0;
5558}
5559
5560static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5561{
5562 u32 val, rpe;
5563
5564 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5565 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5566
5567 return rpe;
5568}
5569
Deepak S7707df42014-07-12 18:46:14 +05305570static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5571{
5572 u32 val, rp1;
5573
Jani Nikula5b5929c2015-10-07 11:17:46 +03005574 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5575 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5576
Deepak S7707df42014-07-12 18:46:14 +05305577 return rp1;
5578}
5579
Deepak Sf8f2b002014-07-10 13:16:21 +05305580static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5581{
5582 u32 val, rp1;
5583
5584 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5585
5586 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5587
5588 return rp1;
5589}
5590
Ville Syrjälä03af2042014-06-28 02:03:53 +03005591static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005592{
5593 u32 val, rp0;
5594
Jani Nikula64936252013-05-22 15:36:20 +03005595 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005596
5597 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5598 /* Clamp to max */
5599 rp0 = min_t(u32, rp0, 0xea);
5600
5601 return rp0;
5602}
5603
5604static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5605{
5606 u32 val, rpe;
5607
Jani Nikula64936252013-05-22 15:36:20 +03005608 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005609 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005610 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005611 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5612
5613 return rpe;
5614}
5615
Ville Syrjälä03af2042014-06-28 02:03:53 +03005616static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005617{
Imre Deak36146032014-12-04 18:39:35 +02005618 u32 val;
5619
5620 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5621 /*
5622 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5623 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5624 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5625 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5626 * to make sure it matches what Punit accepts.
5627 */
5628 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005629}
5630
Imre Deakae484342014-03-31 15:10:44 +03005631/* Check that the pctx buffer wasn't move under us. */
5632static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5633{
5634 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5635
5636 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5637 dev_priv->vlv_pctx->stolen->start);
5638}
5639
Deepak S38807742014-05-23 21:00:15 +05305640
5641/* Check that the pcbr address is not empty. */
5642static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5643{
5644 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5645
5646 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5647}
5648
Chris Wilsondc979972016-05-10 14:10:04 +01005649static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305650{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005651 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005652 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305653 u32 pcbr;
5654 int pctx_size = 32*1024;
5655
Deepak S38807742014-05-23 21:00:15 +05305656 pcbr = I915_READ(VLV_PCBR);
5657 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005658 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305659 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005660 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305661
5662 pctx_paddr = (paddr & (~4095));
5663 I915_WRITE(VLV_PCBR, pctx_paddr);
5664 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005665
5666 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305667}
5668
Chris Wilsondc979972016-05-10 14:10:04 +01005669static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005670{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005671 struct drm_i915_gem_object *pctx;
5672 unsigned long pctx_paddr;
5673 u32 pcbr;
5674 int pctx_size = 24*1024;
5675
Chris Wilson91c8a322016-07-05 10:40:23 +01005676 mutex_lock(&dev_priv->drm.struct_mutex);
Imre Deak17b0c1f2014-02-11 21:39:06 +02005677
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005678 pcbr = I915_READ(VLV_PCBR);
5679 if (pcbr) {
5680 /* BIOS set it up already, grab the pre-alloc'd space */
5681 int pcbr_offset;
5682
5683 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005684 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005685 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005686 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005687 pctx_size);
5688 goto out;
5689 }
5690
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005691 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5692
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005693 /*
5694 * From the Gunit register HAS:
5695 * The Gfx driver is expected to program this register and ensure
5696 * proper allocation within Gfx stolen memory. For example, this
5697 * register should be programmed such than the PCBR range does not
5698 * overlap with other ranges, such as the frame buffer, protected
5699 * memory, or any other relevant ranges.
5700 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005701 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005702 if (!pctx) {
5703 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005704 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005705 }
5706
5707 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5708 I915_WRITE(VLV_PCBR, pctx_paddr);
5709
5710out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005711 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005712 dev_priv->vlv_pctx = pctx;
Chris Wilson91c8a322016-07-05 10:40:23 +01005713 mutex_unlock(&dev_priv->drm.struct_mutex);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005714}
5715
Chris Wilsondc979972016-05-10 14:10:04 +01005716static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005717{
Imre Deakae484342014-03-31 15:10:44 +03005718 if (WARN_ON(!dev_priv->vlv_pctx))
5719 return;
5720
Chris Wilson34911fd2016-07-20 13:31:54 +01005721 i915_gem_object_put_unlocked(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005722 dev_priv->vlv_pctx = NULL;
5723}
5724
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005725static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5726{
5727 dev_priv->rps.gpll_ref_freq =
5728 vlv_get_cck_clock(dev_priv, "GPLL ref",
5729 CCK_GPLL_CLOCK_CONTROL,
5730 dev_priv->czclk_freq);
5731
5732 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5733 dev_priv->rps.gpll_ref_freq);
5734}
5735
Chris Wilsondc979972016-05-10 14:10:04 +01005736static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005737{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005738 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005739
Chris Wilsondc979972016-05-10 14:10:04 +01005740 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005741
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005742 vlv_init_gpll_ref_freq(dev_priv);
5743
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005744 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5745 switch ((val >> 6) & 3) {
5746 case 0:
5747 case 1:
5748 dev_priv->mem_freq = 800;
5749 break;
5750 case 2:
5751 dev_priv->mem_freq = 1066;
5752 break;
5753 case 3:
5754 dev_priv->mem_freq = 1333;
5755 break;
5756 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005757 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005758
Imre Deak4e805192014-04-14 20:24:41 +03005759 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5760 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5761 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005762 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005763 dev_priv->rps.max_freq);
5764
5765 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5766 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005767 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005768 dev_priv->rps.efficient_freq);
5769
Deepak Sf8f2b002014-07-10 13:16:21 +05305770 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5771 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005772 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305773 dev_priv->rps.rp1_freq);
5774
Imre Deak4e805192014-04-14 20:24:41 +03005775 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5776 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005777 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005778 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005779}
5780
Chris Wilsondc979972016-05-10 14:10:04 +01005781static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305782{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005783 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305784
Chris Wilsondc979972016-05-10 14:10:04 +01005785 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305786
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005787 vlv_init_gpll_ref_freq(dev_priv);
5788
Ville Syrjäläa5805162015-05-26 20:42:30 +03005789 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005790 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005791 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005792
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005793 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005794 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005795 dev_priv->mem_freq = 2000;
5796 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005797 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005798 dev_priv->mem_freq = 1600;
5799 break;
5800 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005801 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005802
Deepak S2b6b3a02014-05-27 15:59:30 +05305803 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5804 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5805 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005806 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305807 dev_priv->rps.max_freq);
5808
5809 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5810 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005811 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305812 dev_priv->rps.efficient_freq);
5813
Deepak S7707df42014-07-12 18:46:14 +05305814 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5815 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005816 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305817 dev_priv->rps.rp1_freq);
5818
Deepak S5b7c91b2015-05-09 18:15:46 +05305819 /* PUnit validated range is only [RPe, RP0] */
5820 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305821 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005822 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305823 dev_priv->rps.min_freq);
5824
Ville Syrjälä1c147622014-08-18 14:42:43 +03005825 WARN_ONCE((dev_priv->rps.max_freq |
5826 dev_priv->rps.efficient_freq |
5827 dev_priv->rps.rp1_freq |
5828 dev_priv->rps.min_freq) & 1,
5829 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305830}
5831
Chris Wilsondc979972016-05-10 14:10:04 +01005832static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005833{
Chris Wilsondc979972016-05-10 14:10:04 +01005834 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005835}
5836
Chris Wilsondc979972016-05-10 14:10:04 +01005837static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305838{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005839 struct intel_engine_cs *engine;
Deepak S2b6b3a02014-05-27 15:59:30 +05305840 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305841
5842 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5843
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005844 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5845 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305846 if (gtfifodbg) {
5847 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5848 gtfifodbg);
5849 I915_WRITE(GTFIFODBG, gtfifodbg);
5850 }
5851
5852 cherryview_check_pctx(dev_priv);
5853
5854 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5855 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005856 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305857
Ville Syrjälä160614a2015-01-19 13:50:47 +02005858 /* Disable RC states. */
5859 I915_WRITE(GEN6_RC_CONTROL, 0);
5860
Deepak S38807742014-05-23 21:00:15 +05305861 /* 2a: Program RC6 thresholds.*/
5862 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5863 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5864 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5865
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005866 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005867 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305868 I915_WRITE(GEN6_RC_SLEEP, 0);
5869
Deepak Sf4f71c72015-03-28 15:23:35 +05305870 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5871 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305872
5873 /* allows RC6 residency counter to work */
5874 I915_WRITE(VLV_COUNTER_CONTROL,
5875 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5876 VLV_MEDIA_RC6_COUNT_EN |
5877 VLV_RENDER_RC6_COUNT_EN));
5878
5879 /* For now we assume BIOS is allocating and populating the PCBR */
5880 pcbr = I915_READ(VLV_PCBR);
5881
Deepak S38807742014-05-23 21:00:15 +05305882 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005883 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
5884 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005885 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305886
5887 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5888
Deepak S2b6b3a02014-05-27 15:59:30 +05305889 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005890 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305891 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5892 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5893 I915_WRITE(GEN6_RP_UP_EI, 66000);
5894 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5895
5896 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5897
5898 /* 5: Enable RPS */
5899 I915_WRITE(GEN6_RP_CONTROL,
5900 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005901 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305902 GEN6_RP_ENABLE |
5903 GEN6_RP_UP_BUSY_AVG |
5904 GEN6_RP_DOWN_IDLE_AVG);
5905
Deepak S3ef62342015-04-29 08:36:24 +05305906 /* Setting Fixed Bias */
5907 val = VLV_OVERRIDE_EN |
5908 VLV_SOC_TDP_EN |
5909 CHV_BIAS_CPU_50_SOC_50;
5910 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5911
Deepak S2b6b3a02014-05-27 15:59:30 +05305912 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5913
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005914 /* RPS code assumes GPLL is used */
5915 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5916
Jani Nikula742f4912015-09-03 11:16:09 +03005917 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305918 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5919
Chris Wilson3a45b052016-07-13 09:10:32 +01005920 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05305921
Mika Kuoppala59bad942015-01-16 11:34:40 +02005922 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305923}
5924
Chris Wilsondc979972016-05-10 14:10:04 +01005925static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005926{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005927 struct intel_engine_cs *engine;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005928 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005929
5930 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5931
Imre Deakae484342014-03-31 15:10:44 +03005932 valleyview_check_pctx(dev_priv);
5933
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005934 gtfifodbg = I915_READ(GTFIFODBG);
5935 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005936 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5937 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005938 I915_WRITE(GTFIFODBG, gtfifodbg);
5939 }
5940
Deepak Sc8d9a592013-11-23 14:55:42 +05305941 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005942 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005943
Ville Syrjälä160614a2015-01-19 13:50:47 +02005944 /* Disable RC states. */
5945 I915_WRITE(GEN6_RC_CONTROL, 0);
5946
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005947 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005948 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5949 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5950 I915_WRITE(GEN6_RP_UP_EI, 66000);
5951 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5952
5953 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5954
5955 I915_WRITE(GEN6_RP_CONTROL,
5956 GEN6_RP_MEDIA_TURBO |
5957 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5958 GEN6_RP_MEDIA_IS_GFX |
5959 GEN6_RP_ENABLE |
5960 GEN6_RP_UP_BUSY_AVG |
5961 GEN6_RP_DOWN_IDLE_CONT);
5962
5963 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5964 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5965 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5966
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005967 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005968 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005969
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005970 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005971
5972 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005973 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005974 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5975 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005976 VLV_MEDIA_RC6_COUNT_EN |
5977 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005978
Chris Wilsondc979972016-05-10 14:10:04 +01005979 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005980 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005981
Chris Wilsondc979972016-05-10 14:10:04 +01005982 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07005983
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005984 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005985
Deepak S3ef62342015-04-29 08:36:24 +05305986 /* Setting Fixed Bias */
5987 val = VLV_OVERRIDE_EN |
5988 VLV_SOC_TDP_EN |
5989 VLV_BIAS_CPU_125_SOC_875;
5990 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5991
Jani Nikula64936252013-05-22 15:36:20 +03005992 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005993
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005994 /* RPS code assumes GPLL is used */
5995 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5996
Jani Nikula742f4912015-09-03 11:16:09 +03005997 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005998 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5999
Chris Wilson3a45b052016-07-13 09:10:32 +01006000 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006001
Mika Kuoppala59bad942015-01-16 11:34:40 +02006002 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006003}
6004
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006005static unsigned long intel_pxfreq(u32 vidfreq)
6006{
6007 unsigned long freq;
6008 int div = (vidfreq & 0x3f0000) >> 16;
6009 int post = (vidfreq & 0x3000) >> 12;
6010 int pre = (vidfreq & 0x7);
6011
6012 if (!pre)
6013 return 0;
6014
6015 freq = ((div * 133333) / ((1<<post) * pre));
6016
6017 return freq;
6018}
6019
Daniel Vettereb48eb02012-04-26 23:28:12 +02006020static const struct cparams {
6021 u16 i;
6022 u16 t;
6023 u16 m;
6024 u16 c;
6025} cparams[] = {
6026 { 1, 1333, 301, 28664 },
6027 { 1, 1066, 294, 24460 },
6028 { 1, 800, 294, 25192 },
6029 { 0, 1333, 276, 27605 },
6030 { 0, 1066, 276, 27605 },
6031 { 0, 800, 231, 23784 },
6032};
6033
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006034static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006035{
6036 u64 total_count, diff, ret;
6037 u32 count1, count2, count3, m = 0, c = 0;
6038 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6039 int i;
6040
Daniel Vetter02d71952012-08-09 16:44:54 +02006041 assert_spin_locked(&mchdev_lock);
6042
Daniel Vetter20e4d402012-08-08 23:35:39 +02006043 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006044
6045 /* Prevent division-by-zero if we are asking too fast.
6046 * Also, we don't get interesting results if we are polling
6047 * faster than once in 10ms, so just return the saved value
6048 * in such cases.
6049 */
6050 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006051 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006052
6053 count1 = I915_READ(DMIEC);
6054 count2 = I915_READ(DDREC);
6055 count3 = I915_READ(CSIEC);
6056
6057 total_count = count1 + count2 + count3;
6058
6059 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006060 if (total_count < dev_priv->ips.last_count1) {
6061 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006062 diff += total_count;
6063 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006064 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006065 }
6066
6067 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006068 if (cparams[i].i == dev_priv->ips.c_m &&
6069 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006070 m = cparams[i].m;
6071 c = cparams[i].c;
6072 break;
6073 }
6074 }
6075
6076 diff = div_u64(diff, diff1);
6077 ret = ((m * diff) + c);
6078 ret = div_u64(ret, 10);
6079
Daniel Vetter20e4d402012-08-08 23:35:39 +02006080 dev_priv->ips.last_count1 = total_count;
6081 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006082
Daniel Vetter20e4d402012-08-08 23:35:39 +02006083 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006084
6085 return ret;
6086}
6087
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006088unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6089{
6090 unsigned long val;
6091
Chris Wilsondc979972016-05-10 14:10:04 +01006092 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006093 return 0;
6094
6095 spin_lock_irq(&mchdev_lock);
6096
6097 val = __i915_chipset_val(dev_priv);
6098
6099 spin_unlock_irq(&mchdev_lock);
6100
6101 return val;
6102}
6103
Daniel Vettereb48eb02012-04-26 23:28:12 +02006104unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6105{
6106 unsigned long m, x, b;
6107 u32 tsfs;
6108
6109 tsfs = I915_READ(TSFS);
6110
6111 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6112 x = I915_READ8(TR1);
6113
6114 b = tsfs & TSFS_INTR_MASK;
6115
6116 return ((m * x) / 127) - b;
6117}
6118
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006119static int _pxvid_to_vd(u8 pxvid)
6120{
6121 if (pxvid == 0)
6122 return 0;
6123
6124 if (pxvid >= 8 && pxvid < 31)
6125 pxvid = 31;
6126
6127 return (pxvid + 2) * 125;
6128}
6129
6130static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006131{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006132 const int vd = _pxvid_to_vd(pxvid);
6133 const int vm = vd - 1125;
6134
Chris Wilsondc979972016-05-10 14:10:04 +01006135 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006136 return vm > 0 ? vm : 0;
6137
6138 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006139}
6140
Daniel Vetter02d71952012-08-09 16:44:54 +02006141static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006142{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006143 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006144 u32 count;
6145
Daniel Vetter02d71952012-08-09 16:44:54 +02006146 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006147
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006148 now = ktime_get_raw_ns();
6149 diffms = now - dev_priv->ips.last_time2;
6150 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006151
6152 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006153 if (!diffms)
6154 return;
6155
6156 count = I915_READ(GFXEC);
6157
Daniel Vetter20e4d402012-08-08 23:35:39 +02006158 if (count < dev_priv->ips.last_count2) {
6159 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006160 diff += count;
6161 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006162 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006163 }
6164
Daniel Vetter20e4d402012-08-08 23:35:39 +02006165 dev_priv->ips.last_count2 = count;
6166 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006167
6168 /* More magic constants... */
6169 diff = diff * 1181;
6170 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006171 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006172}
6173
Daniel Vetter02d71952012-08-09 16:44:54 +02006174void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6175{
Chris Wilsondc979972016-05-10 14:10:04 +01006176 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006177 return;
6178
Daniel Vetter92703882012-08-09 16:46:01 +02006179 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006180
6181 __i915_update_gfx_val(dev_priv);
6182
Daniel Vetter92703882012-08-09 16:46:01 +02006183 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006184}
6185
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006186static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006187{
6188 unsigned long t, corr, state1, corr2, state2;
6189 u32 pxvid, ext_v;
6190
Daniel Vetter02d71952012-08-09 16:44:54 +02006191 assert_spin_locked(&mchdev_lock);
6192
Ville Syrjälä616847e2015-09-18 20:03:19 +03006193 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006194 pxvid = (pxvid >> 24) & 0x7f;
6195 ext_v = pvid_to_extvid(dev_priv, pxvid);
6196
6197 state1 = ext_v;
6198
6199 t = i915_mch_val(dev_priv);
6200
6201 /* Revel in the empirically derived constants */
6202
6203 /* Correction factor in 1/100000 units */
6204 if (t > 80)
6205 corr = ((t * 2349) + 135940);
6206 else if (t >= 50)
6207 corr = ((t * 964) + 29317);
6208 else /* < 50 */
6209 corr = ((t * 301) + 1004);
6210
6211 corr = corr * ((150142 * state1) / 10000 - 78642);
6212 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006213 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006214
6215 state2 = (corr2 * state1) / 10000;
6216 state2 /= 100; /* convert to mW */
6217
Daniel Vetter02d71952012-08-09 16:44:54 +02006218 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006219
Daniel Vetter20e4d402012-08-08 23:35:39 +02006220 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006221}
6222
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006223unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6224{
6225 unsigned long val;
6226
Chris Wilsondc979972016-05-10 14:10:04 +01006227 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006228 return 0;
6229
6230 spin_lock_irq(&mchdev_lock);
6231
6232 val = __i915_gfx_val(dev_priv);
6233
6234 spin_unlock_irq(&mchdev_lock);
6235
6236 return val;
6237}
6238
Daniel Vettereb48eb02012-04-26 23:28:12 +02006239/**
6240 * i915_read_mch_val - return value for IPS use
6241 *
6242 * Calculate and return a value for the IPS driver to use when deciding whether
6243 * we have thermal and power headroom to increase CPU or GPU power budget.
6244 */
6245unsigned long i915_read_mch_val(void)
6246{
6247 struct drm_i915_private *dev_priv;
6248 unsigned long chipset_val, graphics_val, ret = 0;
6249
Daniel Vetter92703882012-08-09 16:46:01 +02006250 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006251 if (!i915_mch_dev)
6252 goto out_unlock;
6253 dev_priv = i915_mch_dev;
6254
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006255 chipset_val = __i915_chipset_val(dev_priv);
6256 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006257
6258 ret = chipset_val + graphics_val;
6259
6260out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006261 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006262
6263 return ret;
6264}
6265EXPORT_SYMBOL_GPL(i915_read_mch_val);
6266
6267/**
6268 * i915_gpu_raise - raise GPU frequency limit
6269 *
6270 * Raise the limit; IPS indicates we have thermal headroom.
6271 */
6272bool i915_gpu_raise(void)
6273{
6274 struct drm_i915_private *dev_priv;
6275 bool ret = true;
6276
Daniel Vetter92703882012-08-09 16:46:01 +02006277 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006278 if (!i915_mch_dev) {
6279 ret = false;
6280 goto out_unlock;
6281 }
6282 dev_priv = i915_mch_dev;
6283
Daniel Vetter20e4d402012-08-08 23:35:39 +02006284 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6285 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006286
6287out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006288 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289
6290 return ret;
6291}
6292EXPORT_SYMBOL_GPL(i915_gpu_raise);
6293
6294/**
6295 * i915_gpu_lower - lower GPU frequency limit
6296 *
6297 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6298 * frequency maximum.
6299 */
6300bool i915_gpu_lower(void)
6301{
6302 struct drm_i915_private *dev_priv;
6303 bool ret = true;
6304
Daniel Vetter92703882012-08-09 16:46:01 +02006305 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006306 if (!i915_mch_dev) {
6307 ret = false;
6308 goto out_unlock;
6309 }
6310 dev_priv = i915_mch_dev;
6311
Daniel Vetter20e4d402012-08-08 23:35:39 +02006312 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6313 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314
6315out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006316 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317
6318 return ret;
6319}
6320EXPORT_SYMBOL_GPL(i915_gpu_lower);
6321
6322/**
6323 * i915_gpu_busy - indicate GPU business to IPS
6324 *
6325 * Tell the IPS driver whether or not the GPU is busy.
6326 */
6327bool i915_gpu_busy(void)
6328{
6329 struct drm_i915_private *dev_priv;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006330 struct intel_engine_cs *engine;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006331 bool ret = false;
6332
Daniel Vetter92703882012-08-09 16:46:01 +02006333 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006334 if (!i915_mch_dev)
6335 goto out_unlock;
6336 dev_priv = i915_mch_dev;
6337
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006338 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006339 ret |= !list_empty(&engine->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006340
6341out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006342 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006343
6344 return ret;
6345}
6346EXPORT_SYMBOL_GPL(i915_gpu_busy);
6347
6348/**
6349 * i915_gpu_turbo_disable - disable graphics turbo
6350 *
6351 * Disable graphics turbo by resetting the max frequency and setting the
6352 * current frequency to the default.
6353 */
6354bool i915_gpu_turbo_disable(void)
6355{
6356 struct drm_i915_private *dev_priv;
6357 bool ret = true;
6358
Daniel Vetter92703882012-08-09 16:46:01 +02006359 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006360 if (!i915_mch_dev) {
6361 ret = false;
6362 goto out_unlock;
6363 }
6364 dev_priv = i915_mch_dev;
6365
Daniel Vetter20e4d402012-08-08 23:35:39 +02006366 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006367
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006368 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006369 ret = false;
6370
6371out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006372 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006373
6374 return ret;
6375}
6376EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6377
6378/**
6379 * Tells the intel_ips driver that the i915 driver is now loaded, if
6380 * IPS got loaded first.
6381 *
6382 * This awkward dance is so that neither module has to depend on the
6383 * other in order for IPS to do the appropriate communication of
6384 * GPU turbo limits to i915.
6385 */
6386static void
6387ips_ping_for_i915_load(void)
6388{
6389 void (*link)(void);
6390
6391 link = symbol_get(ips_link_to_i915_driver);
6392 if (link) {
6393 link();
6394 symbol_put(ips_link_to_i915_driver);
6395 }
6396}
6397
6398void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6399{
Daniel Vetter02d71952012-08-09 16:44:54 +02006400 /* We only register the i915 ips part with intel-ips once everything is
6401 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006402 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006403 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006404 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006405
6406 ips_ping_for_i915_load();
6407}
6408
6409void intel_gpu_ips_teardown(void)
6410{
Daniel Vetter92703882012-08-09 16:46:01 +02006411 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006413 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006414}
Deepak S76c3552f2014-01-30 23:08:16 +05306415
Chris Wilsondc979972016-05-10 14:10:04 +01006416static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006417{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006418 u32 lcfuse;
6419 u8 pxw[16];
6420 int i;
6421
6422 /* Disable to program */
6423 I915_WRITE(ECR, 0);
6424 POSTING_READ(ECR);
6425
6426 /* Program energy weights for various events */
6427 I915_WRITE(SDEW, 0x15040d00);
6428 I915_WRITE(CSIEW0, 0x007f0000);
6429 I915_WRITE(CSIEW1, 0x1e220004);
6430 I915_WRITE(CSIEW2, 0x04000004);
6431
6432 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006433 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006434 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006435 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006436
6437 /* Program P-state weights to account for frequency power adjustment */
6438 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006439 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006440 unsigned long freq = intel_pxfreq(pxvidfreq);
6441 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6442 PXVFREQ_PX_SHIFT;
6443 unsigned long val;
6444
6445 val = vid * vid;
6446 val *= (freq / 1000);
6447 val *= 255;
6448 val /= (127*127*900);
6449 if (val > 0xff)
6450 DRM_ERROR("bad pxval: %ld\n", val);
6451 pxw[i] = val;
6452 }
6453 /* Render standby states get 0 weight */
6454 pxw[14] = 0;
6455 pxw[15] = 0;
6456
6457 for (i = 0; i < 4; i++) {
6458 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6459 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006460 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006461 }
6462
6463 /* Adjust magic regs to magic values (more experimental results) */
6464 I915_WRITE(OGW0, 0);
6465 I915_WRITE(OGW1, 0);
6466 I915_WRITE(EG0, 0x00007f00);
6467 I915_WRITE(EG1, 0x0000000e);
6468 I915_WRITE(EG2, 0x000e0000);
6469 I915_WRITE(EG3, 0x68000300);
6470 I915_WRITE(EG4, 0x42000000);
6471 I915_WRITE(EG5, 0x00140031);
6472 I915_WRITE(EG6, 0);
6473 I915_WRITE(EG7, 0);
6474
6475 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006476 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006477
6478 /* Enable PMON + select events */
6479 I915_WRITE(ECR, 0x80000019);
6480
6481 lcfuse = I915_READ(LCFUSE02);
6482
Daniel Vetter20e4d402012-08-08 23:35:39 +02006483 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006484}
6485
Chris Wilsondc979972016-05-10 14:10:04 +01006486void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006487{
Imre Deakb268c692015-12-15 20:10:31 +02006488 /*
6489 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6490 * requirement.
6491 */
6492 if (!i915.enable_rc6) {
6493 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6494 intel_runtime_pm_get(dev_priv);
6495 }
Imre Deake6069ca2014-04-18 16:01:02 +03006496
Chris Wilson773ea9a2016-07-13 09:10:33 +01006497 mutex_lock(&dev_priv->rps.hw_lock);
6498
6499 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006500 if (IS_CHERRYVIEW(dev_priv))
6501 cherryview_init_gt_powersave(dev_priv);
6502 else if (IS_VALLEYVIEW(dev_priv))
6503 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006504 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006505 gen6_init_rps_frequencies(dev_priv);
6506
6507 /* Derive initial user preferences/limits from the hardware limits */
6508 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6509 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6510
6511 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6512 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6513
6514 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6515 dev_priv->rps.min_freq_softlimit =
6516 max_t(int,
6517 dev_priv->rps.efficient_freq,
6518 intel_freq_opcode(dev_priv, 450));
6519
Chris Wilson99ac9612016-07-13 09:10:34 +01006520 /* After setting max-softlimit, find the overclock max freq */
6521 if (IS_GEN6(dev_priv) ||
6522 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6523 u32 params = 0;
6524
6525 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6526 if (params & BIT(31)) { /* OC supported */
6527 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6528 (dev_priv->rps.max_freq & 0xff) * 50,
6529 (params & 0xff) * 50);
6530 dev_priv->rps.max_freq = params & 0xff;
6531 }
6532 }
6533
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006534 /* Finally allow us to boost to max by default */
6535 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6536
Chris Wilson773ea9a2016-07-13 09:10:33 +01006537 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson54b4f682016-07-21 21:16:19 +01006538
6539 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006540}
6541
Chris Wilsondc979972016-05-10 14:10:04 +01006542void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006543{
Chris Wilsondc979972016-05-10 14:10:04 +01006544 if (IS_CHERRYVIEW(dev_priv))
Deepak S38807742014-05-23 21:00:15 +05306545 return;
Chris Wilsondc979972016-05-10 14:10:04 +01006546 else if (IS_VALLEYVIEW(dev_priv))
6547 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006548
6549 if (!i915.enable_rc6)
6550 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006551}
6552
Chris Wilson54b4f682016-07-21 21:16:19 +01006553/**
6554 * intel_suspend_gt_powersave - suspend PM work and helper threads
6555 * @dev_priv: i915 device
6556 *
6557 * We don't want to disable RC6 or other features here, we just want
6558 * to make sure any work we've queued has finished and won't bother
6559 * us while we're suspended.
6560 */
6561void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6562{
6563 if (INTEL_GEN(dev_priv) < 6)
6564 return;
6565
6566 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6567 intel_runtime_pm_put(dev_priv);
6568
6569 /* gen6_rps_idle() will be called later to disable interrupts */
6570}
6571
Chris Wilsonb7137e02016-07-13 09:10:37 +01006572void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6573{
6574 dev_priv->rps.enabled = true; /* force disabling */
6575 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006576
6577 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006578}
6579
Chris Wilsondc979972016-05-10 14:10:04 +01006580void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006581{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006582 if (!READ_ONCE(dev_priv->rps.enabled))
6583 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006584
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006585 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006586
Chris Wilsonb7137e02016-07-13 09:10:37 +01006587 if (INTEL_GEN(dev_priv) >= 9) {
6588 gen9_disable_rc6(dev_priv);
6589 gen9_disable_rps(dev_priv);
6590 } else if (IS_CHERRYVIEW(dev_priv)) {
6591 cherryview_disable_rps(dev_priv);
6592 } else if (IS_VALLEYVIEW(dev_priv)) {
6593 valleyview_disable_rps(dev_priv);
6594 } else if (INTEL_GEN(dev_priv) >= 6) {
6595 gen6_disable_rps(dev_priv);
6596 } else if (IS_IRONLAKE_M(dev_priv)) {
6597 ironlake_disable_drps(dev_priv);
6598 }
6599
6600 dev_priv->rps.enabled = false;
6601 mutex_unlock(&dev_priv->rps.hw_lock);
6602}
6603
6604void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6605{
Chris Wilson54b4f682016-07-21 21:16:19 +01006606 /* We shouldn't be disabling as we submit, so this should be less
6607 * racy than it appears!
6608 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006609 if (READ_ONCE(dev_priv->rps.enabled))
6610 return;
6611
6612 /* Powersaving is controlled by the host when inside a VM */
6613 if (intel_vgpu_active(dev_priv))
6614 return;
6615
6616 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006617
Chris Wilsondc979972016-05-10 14:10:04 +01006618 if (IS_CHERRYVIEW(dev_priv)) {
6619 cherryview_enable_rps(dev_priv);
6620 } else if (IS_VALLEYVIEW(dev_priv)) {
6621 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006622 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006623 gen9_enable_rc6(dev_priv);
6624 gen9_enable_rps(dev_priv);
6625 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006626 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006627 } else if (IS_BROADWELL(dev_priv)) {
6628 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006629 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006630 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006631 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006632 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006633 } else if (IS_IRONLAKE_M(dev_priv)) {
6634 ironlake_enable_drps(dev_priv);
6635 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006636 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006637
6638 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6639 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6640
6641 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6642 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6643
Chris Wilson54b4f682016-07-21 21:16:19 +01006644 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006645 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006646}
Imre Deakc6df39b2014-04-14 20:24:29 +03006647
Chris Wilson54b4f682016-07-21 21:16:19 +01006648static void __intel_autoenable_gt_powersave(struct work_struct *work)
6649{
6650 struct drm_i915_private *dev_priv =
6651 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6652 struct intel_engine_cs *rcs;
6653 struct drm_i915_gem_request *req;
6654
6655 if (READ_ONCE(dev_priv->rps.enabled))
6656 goto out;
6657
6658 rcs = &dev_priv->engine[RCS];
6659 if (rcs->last_context)
6660 goto out;
6661
6662 if (!rcs->init_context)
6663 goto out;
6664
6665 mutex_lock(&dev_priv->drm.struct_mutex);
6666
6667 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6668 if (IS_ERR(req))
6669 goto unlock;
6670
6671 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6672 rcs->init_context(req);
6673
6674 /* Mark the device busy, calling intel_enable_gt_powersave() */
6675 i915_add_request_no_flush(req);
6676
6677unlock:
6678 mutex_unlock(&dev_priv->drm.struct_mutex);
6679out:
6680 intel_runtime_pm_put(dev_priv);
6681}
6682
6683void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6684{
6685 if (READ_ONCE(dev_priv->rps.enabled))
6686 return;
6687
6688 if (IS_IRONLAKE_M(dev_priv)) {
6689 ironlake_enable_drps(dev_priv);
6690 mutex_lock(&dev_priv->drm.struct_mutex);
6691 intel_init_emon(dev_priv);
6692 mutex_unlock(&dev_priv->drm.struct_mutex);
6693 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6694 /*
6695 * PCU communication is slow and this doesn't need to be
6696 * done at any specific time, so do this out of our fast path
6697 * to make resume and init faster.
6698 *
6699 * We depend on the HW RC6 power context save/restore
6700 * mechanism when entering D3 through runtime PM suspend. So
6701 * disable RPM until RPS/RC6 is properly setup. We can only
6702 * get here via the driver load/system resume/runtime resume
6703 * paths, so the _noresume version is enough (and in case of
6704 * runtime resume it's necessary).
6705 */
6706 if (queue_delayed_work(dev_priv->wq,
6707 &dev_priv->rps.autoenable_work,
6708 round_jiffies_up_relative(HZ)))
6709 intel_runtime_pm_get_noresume(dev_priv);
6710 }
6711}
6712
Daniel Vetter3107bd42012-10-31 22:52:31 +01006713static void ibx_init_clock_gating(struct drm_device *dev)
6714{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006715 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006716
6717 /*
6718 * On Ibex Peak and Cougar Point, we need to disable clock
6719 * gating for the panel power sequencer or it will fail to
6720 * start up when no ports are active.
6721 */
6722 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6723}
6724
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006725static void g4x_disable_trickle_feed(struct drm_device *dev)
6726{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006727 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006728 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006729
Damien Lespiau055e3932014-08-18 13:49:10 +01006730 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006731 I915_WRITE(DSPCNTR(pipe),
6732 I915_READ(DSPCNTR(pipe)) |
6733 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006734
6735 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6736 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006737 }
6738}
6739
Ville Syrjälä017636c2013-12-05 15:51:37 +02006740static void ilk_init_lp_watermarks(struct drm_device *dev)
6741{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006742 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006743
6744 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6745 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6746 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6747
6748 /*
6749 * Don't touch WM1S_LP_EN here.
6750 * Doing so could cause underruns.
6751 */
6752}
6753
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006754static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006755{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006756 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006757 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006758
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006759 /*
6760 * Required for FBC
6761 * WaFbcDisableDpfcClockGating:ilk
6762 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006763 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6764 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6765 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006766
6767 I915_WRITE(PCH_3DCGDIS0,
6768 MARIUNIT_CLOCK_GATE_DISABLE |
6769 SVSMUNIT_CLOCK_GATE_DISABLE);
6770 I915_WRITE(PCH_3DCGDIS1,
6771 VFMUNIT_CLOCK_GATE_DISABLE);
6772
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006773 /*
6774 * According to the spec the following bits should be set in
6775 * order to enable memory self-refresh
6776 * The bit 22/21 of 0x42004
6777 * The bit 5 of 0x42020
6778 * The bit 15 of 0x45000
6779 */
6780 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6781 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6782 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006783 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006784 I915_WRITE(DISP_ARB_CTL,
6785 (I915_READ(DISP_ARB_CTL) |
6786 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006787
6788 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006789
6790 /*
6791 * Based on the document from hardware guys the following bits
6792 * should be set unconditionally in order to enable FBC.
6793 * The bit 22 of 0x42000
6794 * The bit 22 of 0x42004
6795 * The bit 7,8,9 of 0x42020.
6796 */
6797 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006798 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006799 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6800 I915_READ(ILK_DISPLAY_CHICKEN1) |
6801 ILK_FBCQ_DIS);
6802 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6803 I915_READ(ILK_DISPLAY_CHICKEN2) |
6804 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006805 }
6806
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006807 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6808
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006809 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6810 I915_READ(ILK_DISPLAY_CHICKEN2) |
6811 ILK_ELPIN_409_SELECT);
6812 I915_WRITE(_3D_CHICKEN2,
6813 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6814 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006815
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006816 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006817 I915_WRITE(CACHE_MODE_0,
6818 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006819
Akash Goel4e046322014-04-04 17:14:38 +05306820 /* WaDisable_RenderCache_OperationalFlush:ilk */
6821 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6822
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006823 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006824
Daniel Vetter3107bd42012-10-31 22:52:31 +01006825 ibx_init_clock_gating(dev);
6826}
6827
6828static void cpt_init_clock_gating(struct drm_device *dev)
6829{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006830 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006831 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006832 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006833
6834 /*
6835 * On Ibex Peak and Cougar Point, we need to disable clock
6836 * gating for the panel power sequencer or it will fail to
6837 * start up when no ports are active.
6838 */
Jesse Barnescd664072013-10-02 10:34:19 -07006839 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6840 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6841 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006842 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6843 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006844 /* The below fixes the weird display corruption, a few pixels shifted
6845 * downward, on (only) LVDS of some HP laptops with IVY.
6846 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006847 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006848 val = I915_READ(TRANS_CHICKEN2(pipe));
6849 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6850 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006851 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006852 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006853 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6854 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6855 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006856 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6857 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006858 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006859 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006860 I915_WRITE(TRANS_CHICKEN1(pipe),
6861 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6862 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006863}
6864
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006865static void gen6_check_mch_setup(struct drm_device *dev)
6866{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006867 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006868 uint32_t tmp;
6869
6870 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006871 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6872 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6873 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006874}
6875
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006876static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006877{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006878 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006879 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006880
Damien Lespiau231e54f2012-10-19 17:55:41 +01006881 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006882
6883 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6884 I915_READ(ILK_DISPLAY_CHICKEN2) |
6885 ILK_ELPIN_409_SELECT);
6886
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006887 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006888 I915_WRITE(_3D_CHICKEN,
6889 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6890
Akash Goel4e046322014-04-04 17:14:38 +05306891 /* WaDisable_RenderCache_OperationalFlush:snb */
6892 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6893
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006894 /*
6895 * BSpec recoomends 8x4 when MSAA is used,
6896 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006897 *
6898 * Note that PS/WM thread counts depend on the WIZ hashing
6899 * disable bit, which we don't touch here, but it's good
6900 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006901 */
6902 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006903 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006904
Ville Syrjälä017636c2013-12-05 15:51:37 +02006905 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006906
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006908 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006909
6910 I915_WRITE(GEN6_UCGCTL1,
6911 I915_READ(GEN6_UCGCTL1) |
6912 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6913 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6914
6915 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6916 * gating disable must be set. Failure to set it results in
6917 * flickering pixels due to Z write ordering failures after
6918 * some amount of runtime in the Mesa "fire" demo, and Unigine
6919 * Sanctuary and Tropics, and apparently anything else with
6920 * alpha test or pixel discard.
6921 *
6922 * According to the spec, bit 11 (RCCUNIT) must also be set,
6923 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006924 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006925 * WaDisableRCCUnitClockGating:snb
6926 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006927 */
6928 I915_WRITE(GEN6_UCGCTL2,
6929 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6930 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6931
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006932 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006933 I915_WRITE(_3D_CHICKEN3,
6934 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006935
6936 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006937 * Bspec says:
6938 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6939 * 3DSTATE_SF number of SF output attributes is more than 16."
6940 */
6941 I915_WRITE(_3D_CHICKEN3,
6942 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6943
6944 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006945 * According to the spec the following bits should be
6946 * set in order to enable memory self-refresh and fbc:
6947 * The bit21 and bit22 of 0x42000
6948 * The bit21 and bit22 of 0x42004
6949 * The bit5 and bit7 of 0x42020
6950 * The bit14 of 0x70180
6951 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006952 *
6953 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006954 */
6955 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6956 I915_READ(ILK_DISPLAY_CHICKEN1) |
6957 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6958 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6959 I915_READ(ILK_DISPLAY_CHICKEN2) |
6960 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006961 I915_WRITE(ILK_DSPCLK_GATE_D,
6962 I915_READ(ILK_DSPCLK_GATE_D) |
6963 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6964 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006965
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006966 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006967
Daniel Vetter3107bd42012-10-31 22:52:31 +01006968 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006969
6970 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006971}
6972
6973static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6974{
6975 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6976
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006977 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006978 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006979 *
6980 * This actually overrides the dispatch
6981 * mode for all thread types.
6982 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006983 reg &= ~GEN7_FF_SCHED_MASK;
6984 reg |= GEN7_FF_TS_SCHED_HW;
6985 reg |= GEN7_FF_VS_SCHED_HW;
6986 reg |= GEN7_FF_DS_SCHED_HW;
6987
6988 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6989}
6990
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006991static void lpt_init_clock_gating(struct drm_device *dev)
6992{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006993 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006994
6995 /*
6996 * TODO: this bit should only be enabled when really needed, then
6997 * disabled when not needed anymore in order to save power.
6998 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006999 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007000 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7001 I915_READ(SOUTH_DSPCLK_GATE_D) |
7002 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007003
7004 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007005 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7006 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007007 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007008}
7009
Imre Deak7d708ee2013-04-17 14:04:50 +03007010static void lpt_suspend_hw(struct drm_device *dev)
7011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007012 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007013
Ville Syrjäläc2699522015-08-27 23:55:59 +03007014 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007015 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7016
7017 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7018 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7019 }
7020}
7021
Imre Deak450174f2016-05-03 15:54:21 +03007022static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7023 int general_prio_credits,
7024 int high_prio_credits)
7025{
7026 u32 misccpctl;
7027
7028 /* WaTempDisableDOPClkGating:bdw */
7029 misccpctl = I915_READ(GEN7_MISCCPCTL);
7030 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7031
7032 I915_WRITE(GEN8_L3SQCREG1,
7033 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7034 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7035
7036 /*
7037 * Wait at least 100 clocks before re-enabling clock gating.
7038 * See the definition of L3SQCREG1 in BSpec.
7039 */
7040 POSTING_READ(GEN8_L3SQCREG1);
7041 udelay(1);
7042 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7043}
7044
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007045static void kabylake_init_clock_gating(struct drm_device *dev)
7046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007047 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007048
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007049 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007050
7051 /* WaDisableSDEUnitClockGating:kbl */
7052 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7053 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7054 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007055
7056 /* WaDisableGamClockGating:kbl */
7057 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7058 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7059 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007060
7061 /* WaFbcNukeOnHostModify:kbl */
7062 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7063 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007064}
7065
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007066static void skylake_init_clock_gating(struct drm_device *dev)
7067{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007068 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007069
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007070 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007071
7072 /* WAC6entrylatency:skl */
7073 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7074 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007075
7076 /* WaFbcNukeOnHostModify:skl */
7077 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7078 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007079}
7080
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007081static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007083 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007084 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007085
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007086 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007087
Ben Widawskyab57fff2013-12-12 15:28:04 -08007088 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007089 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007090
Ben Widawskyab57fff2013-12-12 15:28:04 -08007091 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007092 I915_WRITE(CHICKEN_PAR1_1,
7093 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7094
Ben Widawskyab57fff2013-12-12 15:28:04 -08007095 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007096 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007097 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007098 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007099 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007100 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007101
Ben Widawskyab57fff2013-12-12 15:28:04 -08007102 /* WaVSRefCountFullforceMissDisable:bdw */
7103 /* WaDSRefCountFullforceMissDisable:bdw */
7104 I915_WRITE(GEN7_FF_THREAD_MODE,
7105 I915_READ(GEN7_FF_THREAD_MODE) &
7106 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007107
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007108 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7109 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007110
7111 /* WaDisableSDEUnitClockGating:bdw */
7112 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7113 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007114
Imre Deak450174f2016-05-03 15:54:21 +03007115 /* WaProgramL3SqcReg1Default:bdw */
7116 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007117
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007118 /*
7119 * WaGttCachingOffByDefault:bdw
7120 * GTT cache may not work with big pages, so if those
7121 * are ever enabled GTT cache may need to be disabled.
7122 */
7123 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7124
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007125 /* WaKVMNotificationOnConfigChange:bdw */
7126 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7127 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7128
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007129 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007130}
7131
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007132static void haswell_init_clock_gating(struct drm_device *dev)
7133{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007134 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007135
Ville Syrjälä017636c2013-12-05 15:51:37 +02007136 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007137
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007138 /* L3 caching of data atomics doesn't work -- disable it. */
7139 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7140 I915_WRITE(HSW_ROW_CHICKEN3,
7141 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7142
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007143 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007144 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7145 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7146 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7147
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007148 /* WaVSRefCountFullforceMissDisable:hsw */
7149 I915_WRITE(GEN7_FF_THREAD_MODE,
7150 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007151
Akash Goel4e046322014-04-04 17:14:38 +05307152 /* WaDisable_RenderCache_OperationalFlush:hsw */
7153 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7154
Chia-I Wufe27c602014-01-28 13:29:33 +08007155 /* enable HiZ Raw Stall Optimization */
7156 I915_WRITE(CACHE_MODE_0_GEN7,
7157 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7158
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007159 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007160 I915_WRITE(CACHE_MODE_1,
7161 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007162
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007163 /*
7164 * BSpec recommends 8x4 when MSAA is used,
7165 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007166 *
7167 * Note that PS/WM thread counts depend on the WIZ hashing
7168 * disable bit, which we don't touch here, but it's good
7169 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007170 */
7171 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007172 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007173
Kenneth Graunke94411592014-12-31 16:23:00 -08007174 /* WaSampleCChickenBitEnable:hsw */
7175 I915_WRITE(HALF_SLICE_CHICKEN3,
7176 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7177
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007178 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007179 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7180
Paulo Zanoni90a88642013-05-03 17:23:45 -03007181 /* WaRsPkgCStateDisplayPMReq:hsw */
7182 I915_WRITE(CHICKEN_PAR1_1,
7183 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007184
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007185 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007186}
7187
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007188static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007189{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007190 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007191 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007192
Ville Syrjälä017636c2013-12-05 15:51:37 +02007193 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007194
Damien Lespiau231e54f2012-10-19 17:55:41 +01007195 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007196
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007197 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007198 I915_WRITE(_3D_CHICKEN3,
7199 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7200
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007201 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007202 I915_WRITE(IVB_CHICKEN3,
7203 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7204 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7205
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007206 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07007207 if (IS_IVB_GT1(dev))
7208 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7209 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007210
Akash Goel4e046322014-04-04 17:14:38 +05307211 /* WaDisable_RenderCache_OperationalFlush:ivb */
7212 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7213
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007214 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007215 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7216 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7217
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007218 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007219 I915_WRITE(GEN7_L3CNTLREG1,
7220 GEN7_WA_FOR_GEN7_L3_CONTROL);
7221 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007222 GEN7_WA_L3_CHICKEN_MODE);
7223 if (IS_IVB_GT1(dev))
7224 I915_WRITE(GEN7_ROW_CHICKEN2,
7225 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007226 else {
7227 /* must write both registers */
7228 I915_WRITE(GEN7_ROW_CHICKEN2,
7229 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007230 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7231 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007232 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007233
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007234 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007235 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7236 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7237
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007238 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007239 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007240 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007241 */
7242 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007243 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007244
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007245 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007246 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7247 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7248 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7249
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007250 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007251
7252 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007253
Chris Wilson22721342014-03-04 09:41:43 +00007254 if (0) { /* causes HiZ corruption on ivb:gt1 */
7255 /* enable HiZ Raw Stall Optimization */
7256 I915_WRITE(CACHE_MODE_0_GEN7,
7257 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7258 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007259
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007260 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007261 I915_WRITE(CACHE_MODE_1,
7262 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007263
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007264 /*
7265 * BSpec recommends 8x4 when MSAA is used,
7266 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007267 *
7268 * Note that PS/WM thread counts depend on the WIZ hashing
7269 * disable bit, which we don't touch here, but it's good
7270 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007271 */
7272 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007273 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007274
Ben Widawsky20848222012-05-04 18:58:59 -07007275 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7276 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7277 snpcr |= GEN6_MBC_SNPCR_MED;
7278 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007279
Ben Widawskyab5c6082013-04-05 13:12:41 -07007280 if (!HAS_PCH_NOP(dev))
7281 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007282
7283 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007284}
7285
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007286static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007287{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007288 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007289
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007290 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007291 I915_WRITE(_3D_CHICKEN3,
7292 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7293
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007294 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007295 I915_WRITE(IVB_CHICKEN3,
7296 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7297 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7298
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007299 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007300 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007301 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007302 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7303 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007304
Akash Goel4e046322014-04-04 17:14:38 +05307305 /* WaDisable_RenderCache_OperationalFlush:vlv */
7306 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7307
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007308 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007309 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7310 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007312 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007313 I915_WRITE(GEN7_ROW_CHICKEN2,
7314 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7315
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007316 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007317 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7318 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7319 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7320
Ville Syrjälä46680e02014-01-22 21:33:01 +02007321 gen7_setup_fixed_func_scheduler(dev_priv);
7322
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007323 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007324 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007325 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007326 */
7327 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007328 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007329
Akash Goelc98f5062014-03-24 23:00:07 +05307330 /* WaDisableL3Bank2xClockGate:vlv
7331 * Disabling L3 clock gating- MMIO 940c[25] = 1
7332 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7333 I915_WRITE(GEN7_UCGCTL4,
7334 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007335
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007336 /*
7337 * BSpec says this must be set, even though
7338 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7339 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007340 I915_WRITE(CACHE_MODE_1,
7341 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007342
7343 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007344 * BSpec recommends 8x4 when MSAA is used,
7345 * however in practice 16x4 seems fastest.
7346 *
7347 * Note that PS/WM thread counts depend on the WIZ hashing
7348 * disable bit, which we don't touch here, but it's good
7349 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7350 */
7351 I915_WRITE(GEN7_GT_MODE,
7352 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7353
7354 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007355 * WaIncreaseL3CreditsForVLVB0:vlv
7356 * This is the hardware default actually.
7357 */
7358 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7359
7360 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007361 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007362 * Disable clock gating on th GCFG unit to prevent a delay
7363 * in the reporting of vblank events.
7364 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007365 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007366}
7367
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007368static void cherryview_init_clock_gating(struct drm_device *dev)
7369{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007370 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007371
Ville Syrjälä232ce332014-04-09 13:28:35 +03007372 /* WaVSRefCountFullforceMissDisable:chv */
7373 /* WaDSRefCountFullforceMissDisable:chv */
7374 I915_WRITE(GEN7_FF_THREAD_MODE,
7375 I915_READ(GEN7_FF_THREAD_MODE) &
7376 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007377
7378 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7379 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7380 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007381
7382 /* WaDisableCSUnitClockGating:chv */
7383 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7384 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007385
7386 /* WaDisableSDEUnitClockGating:chv */
7387 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7388 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007389
7390 /*
Imre Deak450174f2016-05-03 15:54:21 +03007391 * WaProgramL3SqcReg1Default:chv
7392 * See gfxspecs/Related Documents/Performance Guide/
7393 * LSQC Setting Recommendations.
7394 */
7395 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7396
7397 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007398 * GTT cache may not work with big pages, so if those
7399 * are ever enabled GTT cache may need to be disabled.
7400 */
7401 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007402}
7403
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007404static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007405{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007406 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007407 uint32_t dspclk_gate;
7408
7409 I915_WRITE(RENCLK_GATE_D1, 0);
7410 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7411 GS_UNIT_CLOCK_GATE_DISABLE |
7412 CL_UNIT_CLOCK_GATE_DISABLE);
7413 I915_WRITE(RAMCLK_GATE_D, 0);
7414 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7415 OVRUNIT_CLOCK_GATE_DISABLE |
7416 OVCUNIT_CLOCK_GATE_DISABLE;
7417 if (IS_GM45(dev))
7418 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7419 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007420
7421 /* WaDisableRenderCachePipelinedFlush */
7422 I915_WRITE(CACHE_MODE_0,
7423 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007424
Akash Goel4e046322014-04-04 17:14:38 +05307425 /* WaDisable_RenderCache_OperationalFlush:g4x */
7426 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7427
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007428 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007429}
7430
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007431static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007432{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007433 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007434
7435 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7436 I915_WRITE(RENCLK_GATE_D2, 0);
7437 I915_WRITE(DSPCLK_GATE_D, 0);
7438 I915_WRITE(RAMCLK_GATE_D, 0);
7439 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007440 I915_WRITE(MI_ARB_STATE,
7441 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307442
7443 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7444 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007445}
7446
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007447static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007448{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007449 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007450
7451 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7452 I965_RCC_CLOCK_GATE_DISABLE |
7453 I965_RCPB_CLOCK_GATE_DISABLE |
7454 I965_ISC_CLOCK_GATE_DISABLE |
7455 I965_FBC_CLOCK_GATE_DISABLE);
7456 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007457 I915_WRITE(MI_ARB_STATE,
7458 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307459
7460 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7461 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007462}
7463
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007464static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007465{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007466 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007467 u32 dstate = I915_READ(D_STATE);
7468
7469 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7470 DSTATE_DOT_CLOCK_GATING;
7471 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007472
7473 if (IS_PINEVIEW(dev))
7474 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007475
7476 /* IIR "flip pending" means done if this bit is set */
7477 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007478
7479 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007480 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007481
7482 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7483 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007484
7485 I915_WRITE(MI_ARB_STATE,
7486 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007487}
7488
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007489static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007490{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007491 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007492
7493 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007494
7495 /* interrupts should cause a wake up from C3 */
7496 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7497 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007498
7499 I915_WRITE(MEM_MODE,
7500 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007501}
7502
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007503static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007504{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007505 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007506
7507 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007508
7509 I915_WRITE(MEM_MODE,
7510 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7511 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007512}
7513
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007514void intel_init_clock_gating(struct drm_device *dev)
7515{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007516 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007517
Imre Deakbb400da2016-03-16 13:38:54 +02007518 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007519}
7520
Imre Deak7d708ee2013-04-17 14:04:50 +03007521void intel_suspend_hw(struct drm_device *dev)
7522{
7523 if (HAS_PCH_LPT(dev))
7524 lpt_suspend_hw(dev);
7525}
7526
Imre Deakbb400da2016-03-16 13:38:54 +02007527static void nop_init_clock_gating(struct drm_device *dev)
7528{
7529 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7530}
7531
7532/**
7533 * intel_init_clock_gating_hooks - setup the clock gating hooks
7534 * @dev_priv: device private
7535 *
7536 * Setup the hooks that configure which clocks of a given platform can be
7537 * gated and also apply various GT and display specific workarounds for these
7538 * platforms. Note that some GT specific workarounds are applied separately
7539 * when GPU contexts or batchbuffers start their execution.
7540 */
7541void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7542{
7543 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007544 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007545 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007546 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007547 else if (IS_BROXTON(dev_priv))
7548 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7549 else if (IS_BROADWELL(dev_priv))
7550 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7551 else if (IS_CHERRYVIEW(dev_priv))
7552 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7553 else if (IS_HASWELL(dev_priv))
7554 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7555 else if (IS_IVYBRIDGE(dev_priv))
7556 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7557 else if (IS_VALLEYVIEW(dev_priv))
7558 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7559 else if (IS_GEN6(dev_priv))
7560 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7561 else if (IS_GEN5(dev_priv))
7562 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7563 else if (IS_G4X(dev_priv))
7564 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7565 else if (IS_CRESTLINE(dev_priv))
7566 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7567 else if (IS_BROADWATER(dev_priv))
7568 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7569 else if (IS_GEN3(dev_priv))
7570 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7571 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7572 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7573 else if (IS_GEN2(dev_priv))
7574 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7575 else {
7576 MISSING_CASE(INTEL_DEVID(dev_priv));
7577 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7578 }
7579}
7580
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007581/* Set up chip specific power management-related functions */
7582void intel_init_pm(struct drm_device *dev)
7583{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007584 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007585
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007586 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007587
Daniel Vetterc921aba2012-04-26 23:28:17 +02007588 /* For cxsr */
7589 if (IS_PINEVIEW(dev))
7590 i915_pineview_get_mem_freq(dev);
7591 else if (IS_GEN5(dev))
7592 i915_ironlake_get_mem_freq(dev);
7593
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007594 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007595 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007596 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007597 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007598 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307599 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007600 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007601
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007602 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7603 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7604 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7605 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007606 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007607 dev_priv->display.compute_intermediate_wm =
7608 ilk_compute_intermediate_wm;
7609 dev_priv->display.initial_watermarks =
7610 ilk_initial_watermarks;
7611 dev_priv->display.optimize_watermarks =
7612 ilk_optimize_watermarks;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007613 } else {
7614 DRM_DEBUG_KMS("Failed to read display plane latency. "
7615 "Disable CxSR\n");
7616 }
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007617 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007618 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007619 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007620 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007621 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007622 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007623 } else if (IS_PINEVIEW(dev)) {
7624 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7625 dev_priv->is_ddr3,
7626 dev_priv->fsb_freq,
7627 dev_priv->mem_freq)) {
7628 DRM_INFO("failed to find known CxSR latency "
7629 "(found ddr%s fsb freq %d, mem freq %d), "
7630 "disabling CxSR\n",
7631 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7632 dev_priv->fsb_freq, dev_priv->mem_freq);
7633 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007634 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007635 dev_priv->display.update_wm = NULL;
7636 } else
7637 dev_priv->display.update_wm = pineview_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007638 } else if (IS_G4X(dev)) {
7639 dev_priv->display.update_wm = g4x_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007640 } else if (IS_GEN4(dev)) {
7641 dev_priv->display.update_wm = i965_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007642 } else if (IS_GEN3(dev)) {
7643 dev_priv->display.update_wm = i9xx_update_wm;
7644 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007645 } else if (IS_GEN2(dev)) {
7646 if (INTEL_INFO(dev)->num_pipes == 1) {
7647 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007648 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007649 } else {
7650 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007651 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007652 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007653 } else {
7654 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007655 }
7656}
7657
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007658int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007659{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007660 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007661
Chris Wilson3f5582d2016-06-30 15:32:45 +01007662 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7663 * use te fw I915_READ variants to reduce the amount of work
7664 * required when reading/writing.
7665 */
7666
7667 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007668 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7669 return -EAGAIN;
7670 }
7671
Chris Wilson3f5582d2016-06-30 15:32:45 +01007672 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7673 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7674 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007675
Chris Wilson3f5582d2016-06-30 15:32:45 +01007676 if (intel_wait_for_register_fw(dev_priv,
7677 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7678 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007679 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7680 return -ETIMEDOUT;
7681 }
7682
Chris Wilson3f5582d2016-06-30 15:32:45 +01007683 *val = I915_READ_FW(GEN6_PCODE_DATA);
7684 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007685
7686 return 0;
7687}
7688
Chris Wilson3f5582d2016-06-30 15:32:45 +01007689int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
7690 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007691{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007692 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007693
Chris Wilson3f5582d2016-06-30 15:32:45 +01007694 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7695 * use te fw I915_READ variants to reduce the amount of work
7696 * required when reading/writing.
7697 */
7698
7699 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007700 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7701 return -EAGAIN;
7702 }
7703
Chris Wilson3f5582d2016-06-30 15:32:45 +01007704 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7705 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007706
Chris Wilson3f5582d2016-06-30 15:32:45 +01007707 if (intel_wait_for_register_fw(dev_priv,
7708 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7709 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007710 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7711 return -ETIMEDOUT;
7712 }
7713
Chris Wilson3f5582d2016-06-30 15:32:45 +01007714 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007715
7716 return 0;
7717}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007718
Ville Syrjälädd06f882014-11-10 22:55:12 +02007719static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7720{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007721 /*
7722 * N = val - 0xb7
7723 * Slow = Fast = GPLL ref * N
7724 */
7725 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007726}
7727
Fengguang Wub55dd642014-07-12 11:21:39 +02007728static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007729{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007730 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007731}
7732
Fengguang Wub55dd642014-07-12 11:21:39 +02007733static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307734{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007735 /*
7736 * N = val / 2
7737 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7738 */
7739 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307740}
7741
Fengguang Wub55dd642014-07-12 11:21:39 +02007742static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307743{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007744 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007745 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307746}
7747
Ville Syrjälä616bc822015-01-23 21:04:25 +02007748int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7749{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007750 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007751 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7752 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007753 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007754 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007755 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007756 return byt_gpu_freq(dev_priv, val);
7757 else
7758 return val * GT_FREQUENCY_MULTIPLIER;
7759}
7760
Ville Syrjälä616bc822015-01-23 21:04:25 +02007761int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7762{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007763 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007764 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7765 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007766 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007767 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007768 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007769 return byt_freq_opcode(dev_priv, val);
7770 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007771 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307772}
7773
Chris Wilson6ad790c2015-04-07 16:20:31 +01007774struct request_boost {
7775 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007776 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007777};
7778
7779static void __intel_rps_boost_work(struct work_struct *work)
7780{
7781 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007782 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007783
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007784 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007785 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007786
Chris Wilsone8a261e2016-07-20 13:31:49 +01007787 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007788 kfree(boost);
7789}
7790
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007791void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007792{
7793 struct request_boost *boost;
7794
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007795 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007796 return;
7797
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007798 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007799 return;
7800
Chris Wilson6ad790c2015-04-07 16:20:31 +01007801 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7802 if (boost == NULL)
7803 return;
7804
Chris Wilsone8a261e2016-07-20 13:31:49 +01007805 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007806
7807 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007808 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007809}
7810
Daniel Vetterf742a552013-12-06 10:17:53 +01007811void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007812{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007813 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01007814
Daniel Vetterf742a552013-12-06 10:17:53 +01007815 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007816 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007817
Chris Wilson54b4f682016-07-21 21:16:19 +01007818 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7819 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007820 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007821
Paulo Zanoni33688d92014-03-07 20:08:19 -03007822 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007823 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02007824 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007825}