Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Atheros AR71xx/AR724x/AR913x specific interrupt handling |
| 3 | * |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 4 | * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com> |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 5 | * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org> |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 6 | * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> |
| 7 | * |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 8 | * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published |
| 12 | * by the Free Software Foundation. |
| 13 | */ |
| 14 | |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/irq.h> |
| 19 | |
| 20 | #include <asm/irq_cpu.h> |
| 21 | #include <asm/mipsregs.h> |
| 22 | |
| 23 | #include <asm/mach-ath79/ath79.h> |
| 24 | #include <asm/mach-ath79/ar71xx_regs.h> |
| 25 | #include "common.h" |
| 26 | |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 27 | static void (*ath79_ip2_handler)(void); |
| 28 | static void (*ath79_ip3_handler)(void); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 29 | |
| 30 | static void ath79_misc_irq_handler(unsigned int irq, struct irq_desc *desc) |
| 31 | { |
| 32 | void __iomem *base = ath79_reset_base; |
| 33 | u32 pending; |
| 34 | |
| 35 | pending = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS) & |
| 36 | __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 37 | |
Gabor Juhos | 9c099c4 | 2013-01-29 16:13:17 +0000 | [diff] [blame] | 38 | if (!pending) { |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 39 | spurious_interrupt(); |
Gabor Juhos | 9c099c4 | 2013-01-29 16:13:17 +0000 | [diff] [blame] | 40 | return; |
| 41 | } |
| 42 | |
| 43 | while (pending) { |
| 44 | int bit = __ffs(pending); |
| 45 | |
| 46 | generic_handle_irq(ATH79_MISC_IRQ(bit)); |
| 47 | pending &= ~BIT(bit); |
| 48 | } |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 49 | } |
| 50 | |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 51 | static void ar71xx_misc_irq_unmask(struct irq_data *d) |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 52 | { |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 53 | unsigned int irq = d->irq - ATH79_MISC_IRQ_BASE; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 54 | void __iomem *base = ath79_reset_base; |
| 55 | u32 t; |
| 56 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 57 | t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 58 | __raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 59 | |
| 60 | /* flush write */ |
| 61 | __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 62 | } |
| 63 | |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 64 | static void ar71xx_misc_irq_mask(struct irq_data *d) |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 65 | { |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 66 | unsigned int irq = d->irq - ATH79_MISC_IRQ_BASE; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 67 | void __iomem *base = ath79_reset_base; |
| 68 | u32 t; |
| 69 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 70 | t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 71 | __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 72 | |
| 73 | /* flush write */ |
| 74 | __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 75 | } |
| 76 | |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 77 | static void ar724x_misc_irq_ack(struct irq_data *d) |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 78 | { |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 79 | unsigned int irq = d->irq - ATH79_MISC_IRQ_BASE; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 80 | void __iomem *base = ath79_reset_base; |
| 81 | u32 t; |
| 82 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 83 | t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS); |
| 84 | __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_MISC_INT_STATUS); |
| 85 | |
| 86 | /* flush write */ |
| 87 | __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS); |
| 88 | } |
| 89 | |
| 90 | static struct irq_chip ath79_misc_irq_chip = { |
| 91 | .name = "MISC", |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 92 | .irq_unmask = ar71xx_misc_irq_unmask, |
| 93 | .irq_mask = ar71xx_misc_irq_mask, |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | static void __init ath79_misc_irq_init(void) |
| 97 | { |
| 98 | void __iomem *base = ath79_reset_base; |
| 99 | int i; |
| 100 | |
| 101 | __raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_ENABLE); |
| 102 | __raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_STATUS); |
| 103 | |
| 104 | if (soc_is_ar71xx() || soc_is_ar913x()) |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 105 | ath79_misc_irq_chip.irq_mask_ack = ar71xx_misc_irq_mask; |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 106 | else if (soc_is_ar724x() || |
| 107 | soc_is_ar933x() || |
| 108 | soc_is_ar934x() || |
| 109 | soc_is_qca955x()) |
Thomas Gleixner | 3fb8818 | 2011-03-23 21:08:47 +0000 | [diff] [blame] | 110 | ath79_misc_irq_chip.irq_ack = ar724x_misc_irq_ack; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 111 | else |
| 112 | BUG(); |
| 113 | |
| 114 | for (i = ATH79_MISC_IRQ_BASE; |
| 115 | i < ATH79_MISC_IRQ_BASE + ATH79_MISC_IRQ_COUNT; i++) { |
Thomas Gleixner | e4ec798 | 2011-03-27 15:19:28 +0200 | [diff] [blame] | 116 | irq_set_chip_and_handler(i, &ath79_misc_irq_chip, |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 117 | handle_level_irq); |
| 118 | } |
| 119 | |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 120 | irq_set_chained_handler(ATH79_CPU_IRQ(6), ath79_misc_irq_handler); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 121 | } |
| 122 | |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 123 | static void ar934x_ip2_irq_dispatch(unsigned int irq, struct irq_desc *desc) |
| 124 | { |
| 125 | u32 status; |
| 126 | |
| 127 | disable_irq_nosync(irq); |
| 128 | |
| 129 | status = ath79_reset_rr(AR934X_RESET_REG_PCIE_WMAC_INT_STATUS); |
| 130 | |
| 131 | if (status & AR934X_PCIE_WMAC_INT_PCIE_ALL) { |
| 132 | ath79_ddr_wb_flush(AR934X_DDR_REG_FLUSH_PCIE); |
| 133 | generic_handle_irq(ATH79_IP2_IRQ(0)); |
| 134 | } else if (status & AR934X_PCIE_WMAC_INT_WMAC_ALL) { |
| 135 | ath79_ddr_wb_flush(AR934X_DDR_REG_FLUSH_WMAC); |
| 136 | generic_handle_irq(ATH79_IP2_IRQ(1)); |
| 137 | } else { |
| 138 | spurious_interrupt(); |
| 139 | } |
| 140 | |
| 141 | enable_irq(irq); |
| 142 | } |
| 143 | |
| 144 | static void ar934x_ip2_irq_init(void) |
| 145 | { |
| 146 | int i; |
| 147 | |
| 148 | for (i = ATH79_IP2_IRQ_BASE; |
| 149 | i < ATH79_IP2_IRQ_BASE + ATH79_IP2_IRQ_COUNT; i++) |
| 150 | irq_set_chip_and_handler(i, &dummy_irq_chip, |
| 151 | handle_level_irq); |
| 152 | |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 153 | irq_set_chained_handler(ATH79_CPU_IRQ(2), ar934x_ip2_irq_dispatch); |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 154 | } |
| 155 | |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 156 | static void qca955x_ip2_irq_dispatch(unsigned int irq, struct irq_desc *desc) |
| 157 | { |
| 158 | u32 status; |
| 159 | |
| 160 | disable_irq_nosync(irq); |
| 161 | |
| 162 | status = ath79_reset_rr(QCA955X_RESET_REG_EXT_INT_STATUS); |
| 163 | status &= QCA955X_EXT_INT_PCIE_RC1_ALL | QCA955X_EXT_INT_WMAC_ALL; |
| 164 | |
| 165 | if (status == 0) { |
| 166 | spurious_interrupt(); |
| 167 | goto enable; |
| 168 | } |
| 169 | |
| 170 | if (status & QCA955X_EXT_INT_PCIE_RC1_ALL) { |
| 171 | /* TODO: flush DDR? */ |
| 172 | generic_handle_irq(ATH79_IP2_IRQ(0)); |
| 173 | } |
| 174 | |
| 175 | if (status & QCA955X_EXT_INT_WMAC_ALL) { |
| 176 | /* TODO: flush DDR? */ |
| 177 | generic_handle_irq(ATH79_IP2_IRQ(1)); |
| 178 | } |
| 179 | |
| 180 | enable: |
| 181 | enable_irq(irq); |
| 182 | } |
| 183 | |
| 184 | static void qca955x_ip3_irq_dispatch(unsigned int irq, struct irq_desc *desc) |
| 185 | { |
| 186 | u32 status; |
| 187 | |
| 188 | disable_irq_nosync(irq); |
| 189 | |
| 190 | status = ath79_reset_rr(QCA955X_RESET_REG_EXT_INT_STATUS); |
| 191 | status &= QCA955X_EXT_INT_PCIE_RC2_ALL | |
| 192 | QCA955X_EXT_INT_USB1 | |
| 193 | QCA955X_EXT_INT_USB2; |
| 194 | |
| 195 | if (status == 0) { |
| 196 | spurious_interrupt(); |
| 197 | goto enable; |
| 198 | } |
| 199 | |
| 200 | if (status & QCA955X_EXT_INT_USB1) { |
| 201 | /* TODO: flush DDR? */ |
| 202 | generic_handle_irq(ATH79_IP3_IRQ(0)); |
| 203 | } |
| 204 | |
| 205 | if (status & QCA955X_EXT_INT_USB2) { |
| 206 | /* TODO: flush DDR? */ |
| 207 | generic_handle_irq(ATH79_IP3_IRQ(1)); |
| 208 | } |
| 209 | |
| 210 | if (status & QCA955X_EXT_INT_PCIE_RC2_ALL) { |
| 211 | /* TODO: flush DDR? */ |
| 212 | generic_handle_irq(ATH79_IP3_IRQ(2)); |
| 213 | } |
| 214 | |
| 215 | enable: |
| 216 | enable_irq(irq); |
| 217 | } |
| 218 | |
| 219 | static void qca955x_irq_init(void) |
| 220 | { |
| 221 | int i; |
| 222 | |
| 223 | for (i = ATH79_IP2_IRQ_BASE; |
| 224 | i < ATH79_IP2_IRQ_BASE + ATH79_IP2_IRQ_COUNT; i++) |
| 225 | irq_set_chip_and_handler(i, &dummy_irq_chip, |
| 226 | handle_level_irq); |
| 227 | |
| 228 | irq_set_chained_handler(ATH79_CPU_IRQ(2), qca955x_ip2_irq_dispatch); |
| 229 | |
| 230 | for (i = ATH79_IP3_IRQ_BASE; |
| 231 | i < ATH79_IP3_IRQ_BASE + ATH79_IP3_IRQ_COUNT; i++) |
| 232 | irq_set_chip_and_handler(i, &dummy_irq_chip, |
| 233 | handle_level_irq); |
| 234 | |
| 235 | irq_set_chained_handler(ATH79_CPU_IRQ(3), qca955x_ip3_irq_dispatch); |
| 236 | } |
| 237 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 238 | asmlinkage void plat_irq_dispatch(void) |
| 239 | { |
| 240 | unsigned long pending; |
| 241 | |
| 242 | pending = read_c0_status() & read_c0_cause() & ST0_IM; |
| 243 | |
| 244 | if (pending & STATUSF_IP7) |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 245 | do_IRQ(ATH79_CPU_IRQ(7)); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 246 | |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 247 | else if (pending & STATUSF_IP2) |
| 248 | ath79_ip2_handler(); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 249 | |
| 250 | else if (pending & STATUSF_IP4) |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 251 | do_IRQ(ATH79_CPU_IRQ(4)); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 252 | |
| 253 | else if (pending & STATUSF_IP5) |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 254 | do_IRQ(ATH79_CPU_IRQ(5)); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 255 | |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 256 | else if (pending & STATUSF_IP3) |
| 257 | ath79_ip3_handler(); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 258 | |
| 259 | else if (pending & STATUSF_IP6) |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 260 | do_IRQ(ATH79_CPU_IRQ(6)); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 261 | |
| 262 | else |
| 263 | spurious_interrupt(); |
| 264 | } |
| 265 | |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 266 | /* |
| 267 | * The IP2/IP3 lines are tied to a PCI/WMAC/USB device. Drivers for |
| 268 | * these devices typically allocate coherent DMA memory, however the |
| 269 | * DMA controller may still have some unsynchronized data in the FIFO. |
| 270 | * Issue a flush in the handlers to ensure that the driver sees |
| 271 | * the update. |
| 272 | */ |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 273 | |
| 274 | static void ath79_default_ip2_handler(void) |
| 275 | { |
| 276 | do_IRQ(ATH79_CPU_IRQ(2)); |
| 277 | } |
| 278 | |
| 279 | static void ath79_default_ip3_handler(void) |
| 280 | { |
| 281 | do_IRQ(ATH79_CPU_IRQ(3)); |
| 282 | } |
| 283 | |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 284 | static void ar71xx_ip2_handler(void) |
| 285 | { |
| 286 | ath79_ddr_wb_flush(AR71XX_DDR_REG_FLUSH_PCI); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 287 | do_IRQ(ATH79_CPU_IRQ(2)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 288 | } |
| 289 | |
| 290 | static void ar724x_ip2_handler(void) |
| 291 | { |
| 292 | ath79_ddr_wb_flush(AR724X_DDR_REG_FLUSH_PCIE); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 293 | do_IRQ(ATH79_CPU_IRQ(2)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | static void ar913x_ip2_handler(void) |
| 297 | { |
| 298 | ath79_ddr_wb_flush(AR913X_DDR_REG_FLUSH_WMAC); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 299 | do_IRQ(ATH79_CPU_IRQ(2)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 300 | } |
| 301 | |
| 302 | static void ar933x_ip2_handler(void) |
| 303 | { |
| 304 | ath79_ddr_wb_flush(AR933X_DDR_REG_FLUSH_WMAC); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 305 | do_IRQ(ATH79_CPU_IRQ(2)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | static void ar71xx_ip3_handler(void) |
| 309 | { |
| 310 | ath79_ddr_wb_flush(AR71XX_DDR_REG_FLUSH_USB); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 311 | do_IRQ(ATH79_CPU_IRQ(3)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 312 | } |
| 313 | |
| 314 | static void ar724x_ip3_handler(void) |
| 315 | { |
| 316 | ath79_ddr_wb_flush(AR724X_DDR_REG_FLUSH_USB); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 317 | do_IRQ(ATH79_CPU_IRQ(3)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | static void ar913x_ip3_handler(void) |
| 321 | { |
| 322 | ath79_ddr_wb_flush(AR913X_DDR_REG_FLUSH_USB); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 323 | do_IRQ(ATH79_CPU_IRQ(3)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | static void ar933x_ip3_handler(void) |
| 327 | { |
| 328 | ath79_ddr_wb_flush(AR933X_DDR_REG_FLUSH_USB); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 329 | do_IRQ(ATH79_CPU_IRQ(3)); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 330 | } |
| 331 | |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 332 | static void ar934x_ip3_handler(void) |
| 333 | { |
| 334 | ath79_ddr_wb_flush(AR934X_DDR_REG_FLUSH_USB); |
Gabor Juhos | 7e69c10 | 2013-02-07 19:32:23 +0000 | [diff] [blame] | 335 | do_IRQ(ATH79_CPU_IRQ(3)); |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 336 | } |
| 337 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 338 | void __init arch_init_irq(void) |
| 339 | { |
| 340 | if (soc_is_ar71xx()) { |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 341 | ath79_ip2_handler = ar71xx_ip2_handler; |
| 342 | ath79_ip3_handler = ar71xx_ip3_handler; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 343 | } else if (soc_is_ar724x()) { |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 344 | ath79_ip2_handler = ar724x_ip2_handler; |
| 345 | ath79_ip3_handler = ar724x_ip3_handler; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 346 | } else if (soc_is_ar913x()) { |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 347 | ath79_ip2_handler = ar913x_ip2_handler; |
| 348 | ath79_ip3_handler = ar913x_ip3_handler; |
Gabor Juhos | 54eed4c | 2011-06-20 21:26:06 +0200 | [diff] [blame] | 349 | } else if (soc_is_ar933x()) { |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 350 | ath79_ip2_handler = ar933x_ip2_handler; |
| 351 | ath79_ip3_handler = ar933x_ip3_handler; |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 352 | } else if (soc_is_ar934x()) { |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 353 | ath79_ip2_handler = ath79_default_ip2_handler; |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 354 | ath79_ip3_handler = ar934x_ip3_handler; |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 355 | } else if (soc_is_qca955x()) { |
| 356 | ath79_ip2_handler = ath79_default_ip2_handler; |
| 357 | ath79_ip3_handler = ath79_default_ip3_handler; |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 358 | } else { |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 359 | BUG(); |
Gabor Juhos | 4dbcbdf | 2012-03-14 10:45:24 +0100 | [diff] [blame] | 360 | } |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 361 | |
Gabor Juhos | fd633cf | 2013-02-07 19:32:24 +0000 | [diff] [blame] | 362 | cp0_perfcount_irq = ATH79_MISC_IRQ(5); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 363 | mips_cpu_irq_init(); |
| 364 | ath79_misc_irq_init(); |
Gabor Juhos | fce5cc6 | 2012-03-14 10:45:25 +0100 | [diff] [blame] | 365 | |
| 366 | if (soc_is_ar934x()) |
| 367 | ar934x_ip2_irq_init(); |
Gabor Juhos | 5333033 | 2013-02-15 18:53:47 +0000 | [diff] [blame] | 368 | else if (soc_is_qca955x()) |
| 369 | qca955x_irq_init(); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 370 | } |