blob: bb40382e205deffd9a3312099723b72f84da18a5 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Pavel Machek22d3efe2016-11-28 12:55:59 +0100108/* By default the driver will use the ring mode to manage tx and rx descriptors,
109 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243}
244
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100246 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000247 * @priv: driver private structure
248 * Description: this function is to exit and disable EEE in case of
249 * LPI state is true. This is called by the xmit.
250 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251void stmmac_disable_eee_mode(struct stmmac_priv *priv)
252{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500253 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 del_timer_sync(&priv->eee_ctrl_timer);
255 priv->tx_path_in_lpi_mode = false;
256}
257
258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100259 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * @arg : data hook
261 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000262 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000263 * then MAC Transmitter can be moved to LPI state.
264 */
265static void stmmac_eee_ctrl_timer(unsigned long arg)
266{
267 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
268
269 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200270 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271}
272
273/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000275 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000276 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100277 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
278 * can also manage EEE, this function enable the LPI state and start related
279 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 */
281bool stmmac_eee_init(struct stmmac_priv *priv)
282{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200283 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100284 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285 bool ret = false;
286
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200287 /* Using PCS we cannot dial with the phy registers at this stage
288 * so we do not support extra feature like EEE.
289 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200290 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
291 (priv->hw->pcs == STMMAC_PCS_TBI) ||
292 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200300 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100308 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200332 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
LABBE Corentin38ddc592016-11-16 20:09:39 +0100337 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100345 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100352 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000356
357 if (!priv->hwts_tx_en)
358 return;
359
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000360 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800361 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000362 return;
363
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000364 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100365 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
366 /* get the valid tstamp */
367 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
370 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000371
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100372 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
373 /* pass tstamp to stack */
374 skb_tstamp_tx(skb, &shhwtstamp);
375 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000376
377 return;
378}
379
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100380/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000381 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100382 * @p : descriptor pointer
383 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000384 * @skb : the socket buffer
385 * Description :
386 * This function will read received packet's timestamp from the descriptor
387 * and pass it to stack. It also perform some sanity checks.
388 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100389static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
390 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391{
392 struct skb_shared_hwtstamps *shhwtstamp = NULL;
393 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000394
395 if (!priv->hwts_rx_en)
396 return;
397
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100398 /* Check if timestamp is available */
399 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
400 /* For GMAC4, the valid timestamp is from CTX next desc. */
401 if (priv->plat->has_gmac4)
402 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
403 else
404 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000405
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100406 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
407 shhwtstamp = skb_hwtstamps(skb);
408 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
409 shhwtstamp->hwtstamp = ns_to_ktime(ns);
410 } else {
411 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
412 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000413}
414
415/**
416 * stmmac_hwtstamp_ioctl - control hardware timestamping.
417 * @dev: device pointer.
418 * @ifr: An IOCTL specefic structure, that can contain a pointer to
419 * a proprietary structure used to pass information to the driver.
420 * Description:
421 * This function configures the MAC to enable/disable both outgoing(TX)
422 * and incoming(RX) packets time stamping based on user input.
423 * Return Value:
424 * 0 on success and an appropriate -ve integer on failure.
425 */
426static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
427{
428 struct stmmac_priv *priv = netdev_priv(dev);
429 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200430 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000431 u64 temp = 0;
432 u32 ptp_v2 = 0;
433 u32 tstamp_all = 0;
434 u32 ptp_over_ipv4_udp = 0;
435 u32 ptp_over_ipv6_udp = 0;
436 u32 ptp_over_ethernet = 0;
437 u32 snap_type_sel = 0;
438 u32 ts_master_en = 0;
439 u32 ts_event_en = 0;
440 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800441 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000442
443 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
444 netdev_alert(priv->dev, "No support for HW time stamping\n");
445 priv->hwts_tx_en = 0;
446 priv->hwts_rx_en = 0;
447
448 return -EOPNOTSUPP;
449 }
450
451 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000452 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000453 return -EFAULT;
454
LABBE Corentin38ddc592016-11-16 20:09:39 +0100455 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
456 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457
458 /* reserved for future extensions */
459 if (config.flags)
460 return -EINVAL;
461
Ben Hutchings5f3da322013-11-14 00:43:41 +0000462 if (config.tx_type != HWTSTAMP_TX_OFF &&
463 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465
466 if (priv->adv_ts) {
467 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000469 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 config.rx_filter = HWTSTAMP_FILTER_NONE;
471 break;
472
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000474 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
476 /* take time stamp for all event messages */
477 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
478
479 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
480 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
481 break;
482
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000483 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000484 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
486 /* take time stamp for SYNC messages only */
487 ts_event_en = PTP_TCR_TSEVNTENA;
488
489 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
490 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
491 break;
492
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000494 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
496 /* take time stamp for Delay_Req messages only */
497 ts_master_en = PTP_TCR_TSMSTRENA;
498 ts_event_en = PTP_TCR_TSEVNTENA;
499
500 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
501 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
502 break;
503
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000505 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
507 ptp_v2 = PTP_TCR_TSVER2ENA;
508 /* take time stamp for all event messages */
509 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
510
511 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
512 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
513 break;
514
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000515 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000516 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000517 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
518 ptp_v2 = PTP_TCR_TSVER2ENA;
519 /* take time stamp for SYNC messages only */
520 ts_event_en = PTP_TCR_TSEVNTENA;
521
522 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
523 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
524 break;
525
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000526 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000527 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
529 ptp_v2 = PTP_TCR_TSVER2ENA;
530 /* take time stamp for Delay_Req messages only */
531 ts_master_en = PTP_TCR_TSMSTRENA;
532 ts_event_en = PTP_TCR_TSEVNTENA;
533
534 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
535 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
536 break;
537
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000538 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
541 ptp_v2 = PTP_TCR_TSVER2ENA;
542 /* take time stamp for all event messages */
543 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
544
545 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
546 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
547 ptp_over_ethernet = PTP_TCR_TSIPENA;
548 break;
549
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000550 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000551 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
553 ptp_v2 = PTP_TCR_TSVER2ENA;
554 /* take time stamp for SYNC messages only */
555 ts_event_en = PTP_TCR_TSEVNTENA;
556
557 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
558 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
559 ptp_over_ethernet = PTP_TCR_TSIPENA;
560 break;
561
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000562 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000563 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
565 ptp_v2 = PTP_TCR_TSVER2ENA;
566 /* take time stamp for Delay_Req messages only */
567 ts_master_en = PTP_TCR_TSMSTRENA;
568 ts_event_en = PTP_TCR_TSEVNTENA;
569
570 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
571 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
572 ptp_over_ethernet = PTP_TCR_TSIPENA;
573 break;
574
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000576 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 config.rx_filter = HWTSTAMP_FILTER_ALL;
578 tstamp_all = PTP_TCR_TSENALL;
579 break;
580
581 default:
582 return -ERANGE;
583 }
584 } else {
585 switch (config.rx_filter) {
586 case HWTSTAMP_FILTER_NONE:
587 config.rx_filter = HWTSTAMP_FILTER_NONE;
588 break;
589 default:
590 /* PTP v1, UDP, any kind of event packet */
591 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
592 break;
593 }
594 }
595 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000596 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597
598 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100599 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 else {
601 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000602 tstamp_all | ptp_v2 | ptp_over_ethernet |
603 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
604 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100605 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000606
607 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800608 sec_inc = priv->hw->ptp->config_sub_second_increment(
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100609 priv->ptpaddr, priv->clk_ptp_rate,
610 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800611 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000612
613 /* calculate default added value:
614 * formula is :
615 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800616 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617 */
Phil Reid19d857c2015-12-14 11:32:01 +0800618 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200619 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100620 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 priv->default_addend);
622
623 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200624 ktime_get_real_ts64(&now);
625
626 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100627 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000628 now.tv_nsec);
629 }
630
631 return copy_to_user(ifr->ifr_data, &config,
632 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
633}
634
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000635/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100636 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000637 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100638 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100640 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000641 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000642static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000643{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000644 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
645 return -EOPNOTSUPP;
646
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200647 /* Fall-back to main clock in case of no PTP ref is passed */
648 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
649 if (IS_ERR(priv->clk_ptp_ref)) {
650 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
651 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200653 } else {
654 clk_prepare_enable(priv->clk_ptp_ref);
655 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200656 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200657 }
658
Vince Bridgers7cd01392013-12-20 11:19:34 -0600659 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200660 /* Check if adv_ts can be enabled for dwmac 4.x core */
661 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
662 priv->adv_ts = 1;
663 /* Dwmac 3.x core with extend_desc can support adv_ts */
664 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600665 priv->adv_ts = 1;
666
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200667 if (priv->dma_cap.time_stamp)
668 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600669
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200670 if (priv->adv_ts)
671 netdev_info(priv->dev,
672 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673
674 priv->hw->ptp = &stmmac_ptp;
675 priv->hwts_tx_en = 0;
676 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000677
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200678 stmmac_ptp_register(priv);
679
680 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000681}
682
683static void stmmac_release_ptp(struct stmmac_priv *priv)
684{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200685 if (priv->clk_ptp_ref)
686 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000687 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688}
689
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100691 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700692 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100693 * Description: this is the helper called by the physical abstraction layer
694 * drivers to communicate the phy link status. According the speed and duplex
695 * this driver can invoke registered glue-logic as well.
696 * It also invoke the eee initialization because it could happen when switch
697 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700698 */
699static void stmmac_adjust_link(struct net_device *dev)
700{
701 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200702 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703 unsigned long flags;
704 int new_state = 0;
705 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
706
707 if (phydev == NULL)
708 return;
709
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700710 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000711
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000713 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 /* Now we make sure that we can be in full duplex mode.
716 * If not, we operate in half-duplex mode. */
717 if (phydev->duplex != priv->oldduplex) {
718 new_state = 1;
719 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000720 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700721 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000722 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723 priv->oldduplex = phydev->duplex;
724 }
725 /* Flow Control operation */
726 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500727 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729
730 if (phydev->speed != priv->speed) {
731 new_state = 1;
732 switch (phydev->speed) {
733 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200734 if (likely((priv->plat->has_gmac) ||
735 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000736 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000737 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 break;
739 case 100:
740 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200741 if (likely((priv->plat->has_gmac) ||
742 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000743 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700744 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000745 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700746 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000747 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 }
749 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000750 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000752 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700753 break;
754 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100755 netif_warn(priv, link, priv->dev,
756 "Speed (%d) not 10/100\n",
757 phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700758 break;
759 }
760
761 priv->speed = phydev->speed;
762 }
763
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000764 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700765
766 if (!priv->oldlink) {
767 new_state = 1;
768 priv->oldlink = 1;
769 }
770 } else if (priv->oldlink) {
771 new_state = 1;
772 priv->oldlink = 0;
773 priv->speed = 0;
774 priv->oldduplex = -1;
775 }
776
777 if (new_state && netif_msg_link(priv))
778 phy_print_status(phydev);
779
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100780 spin_unlock_irqrestore(&priv->lock, flags);
781
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200782 if (phydev->is_pseudo_fixed_link)
783 /* Stop PHY layer to call the hook to adjust the link in case
784 * of a switch is attached to the stmmac driver.
785 */
786 phydev->irq = PHY_IGNORE_INTERRUPT;
787 else
788 /* At this stage, init the EEE if supported.
789 * Never called in case of fixed_link.
790 */
791 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700792}
793
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000794/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100795 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000796 * @priv: driver private structure
797 * Description: this is to verify if the HW supports the PCS.
798 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
799 * configured for the TBI, RTBI, or SGMII PHY interface.
800 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000801static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
802{
803 int interface = priv->plat->interface;
804
805 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900806 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
807 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
809 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100810 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200811 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900812 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100813 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200814 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000815 }
816 }
817}
818
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819/**
820 * stmmac_init_phy - PHY initialization
821 * @dev: net device structure
822 * Description: it initializes the driver's PHY state, and attaches the PHY
823 * to the mac driver.
824 * Return value:
825 * 0 on success
826 */
827static int stmmac_init_phy(struct net_device *dev)
828{
829 struct stmmac_priv *priv = netdev_priv(dev);
830 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000831 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000832 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000833 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000834 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835 priv->oldlink = 0;
836 priv->speed = 0;
837 priv->oldduplex = -1;
838
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700839 if (priv->plat->phy_node) {
840 phydev = of_phy_connect(dev, priv->plat->phy_node,
841 &stmmac_adjust_link, 0, interface);
842 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200843 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
844 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000845
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700846 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
847 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100848 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100849 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700850
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700851 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
852 interface);
853 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300855 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100856 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300857 if (!phydev)
858 return -ENODEV;
859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 return PTR_ERR(phydev);
861 }
862
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000863 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000864 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000865 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200866 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000867 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
868 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700870 /*
871 * Broken HW is sometimes missing the pull-up resistor on the
872 * MDIO line, which results in reads to non-existent devices returning
873 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
874 * device as well.
875 * Note: phydev->phy_id is the result of reading the UID PHY registers.
876 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700877 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878 phy_disconnect(phydev);
879 return -ENODEV;
880 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100881
Florian Fainellic51e4242016-11-13 17:50:35 -0800882 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
883 * subsequent PHY polling, make sure we force a link transition if
884 * we have a UP/DOWN/UP transition
885 */
886 if (phydev->is_pseudo_fixed_link)
887 phydev->irq = PHY_POLL;
888
LABBE Corentinde9a2162016-11-16 20:09:40 +0100889 netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
890 __func__, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892 return 0;
893}
894
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000895static void stmmac_display_rings(struct stmmac_priv *priv)
896{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200897 void *head_rx, *head_tx;
898
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200900 head_rx = (void *)priv->dma_erx;
901 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200903 head_rx = (void *)priv->dma_rx;
904 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200906
907 /* Display Rx ring */
908 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
909 /* Display Tx ring */
910 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000911}
912
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000913static int stmmac_set_bfsize(int mtu, int bufsize)
914{
915 int ret = bufsize;
916
917 if (mtu >= BUF_SIZE_4KiB)
918 ret = BUF_SIZE_8KiB;
919 else if (mtu >= BUF_SIZE_2KiB)
920 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100921 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000922 ret = BUF_SIZE_2KiB;
923 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100924 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000925
926 return ret;
927}
928
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000929/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100930 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000931 * @priv: driver private structure
932 * Description: this function is called to clear the tx and rx descriptors
933 * in case of both basic and extended descriptors are used.
934 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935static void stmmac_clear_descriptors(struct stmmac_priv *priv)
936{
937 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938
939 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100940 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000941 if (priv->extend_desc)
942 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
943 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100944 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000945 else
946 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
947 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100948 (i == DMA_RX_SIZE - 1));
949 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950 if (priv->extend_desc)
951 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
952 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100953 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954 else
955 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
956 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100957 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000958}
959
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100960/**
961 * stmmac_init_rx_buffers - init the RX descriptor buffer.
962 * @priv: driver private structure
963 * @p: descriptor pointer
964 * @i: descriptor index
965 * @flags: gfp flag.
966 * Description: this function is called to allocate a receive buffer, perform
967 * the DMA mapping and init the descriptor.
968 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000969static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100970 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000971{
972 struct sk_buff *skb;
973
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530974 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100976 netdev_err(priv->dev,
977 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200978 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980 priv->rx_skbuff[i] = skb;
981 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
982 priv->dma_buf_sz,
983 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200984 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100985 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200986 dev_kfree_skb_any(skb);
987 return -EINVAL;
988 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000989
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200990 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100991 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200992 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100993 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000994
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100995 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000996 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100997 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998
999 return 0;
1000}
1001
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001002static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1003{
1004 if (priv->rx_skbuff[i]) {
1005 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1006 priv->dma_buf_sz, DMA_FROM_DEVICE);
1007 dev_kfree_skb_any(priv->rx_skbuff[i]);
1008 }
1009 priv->rx_skbuff[i] = NULL;
1010}
1011
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012/**
1013 * init_dma_desc_rings - init the RX/TX descriptor rings
1014 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001015 * @flags: gfp flag.
1016 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001017 * and allocates the socket buffers. It suppors the chained and ring
1018 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001019 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001020static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021{
1022 int i;
1023 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001024 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001025 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001026
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001027 if (priv->hw->mode->set_16kib_bfsize)
1028 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001029
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001030 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001031 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001032
Vince Bridgers2618abb2014-01-20 05:39:01 -06001033 priv->dma_buf_sz = bfsize;
1034
LABBE Corentinb3e51062016-11-16 20:09:41 +01001035 netif_dbg(priv, probe, priv->dev,
1036 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1037 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001038
LABBE Corentinb3e51062016-11-16 20:09:41 +01001039 /* RX INITIALIZATION */
1040 netif_dbg(priv, probe, priv->dev,
1041 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1042
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001043 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001044 struct dma_desc *p;
1045 if (priv->extend_desc)
1046 p = &((priv->dma_erx + i)->basic);
1047 else
1048 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001049
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001050 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001051 if (ret)
1052 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053
LABBE Corentinb3e51062016-11-16 20:09:41 +01001054 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1055 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1056 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 }
1058 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001059 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001060 buf_sz = bfsize;
1061
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001062 /* Setup the chained descriptor addresses */
1063 if (priv->mode == STMMAC_CHAIN_MODE) {
1064 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001065 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001066 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001067 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001070 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001071 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001072 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001073 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001074 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001075 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001076
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001077 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001078 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001079 struct dma_desc *p;
1080 if (priv->extend_desc)
1081 p = &((priv->dma_etx + i)->basic);
1082 else
1083 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001084
1085 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1086 p->des0 = 0;
1087 p->des1 = 0;
1088 p->des2 = 0;
1089 p->des3 = 0;
1090 } else {
1091 p->des2 = 0;
1092 }
1093
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001094 priv->tx_skbuff_dma[i].buf = 0;
1095 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001096 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001097 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001098 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001099 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101 priv->dirty_tx = 0;
1102 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001103 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001104
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001105 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001106
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001107 if (netif_msg_hw(priv))
1108 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109
1110 return 0;
1111err_init_rx_buffers:
1112 while (--i >= 0)
1113 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001114 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001115}
1116
1117static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1118{
1119 int i;
1120
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001121 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001122 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001123}
1124
1125static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1126{
1127 int i;
1128
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001129 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001130 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001131
damuzi00075e43642014-01-17 23:47:59 +08001132 if (priv->extend_desc)
1133 p = &((priv->dma_etx + i)->basic);
1134 else
1135 p = priv->dma_tx + i;
1136
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 if (priv->tx_skbuff_dma[i].buf) {
1138 if (priv->tx_skbuff_dma[i].map_as_page)
1139 dma_unmap_page(priv->device,
1140 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001141 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001142 DMA_TO_DEVICE);
1143 else
1144 dma_unmap_single(priv->device,
1145 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001146 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001147 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001148 }
1149
1150 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001151 dev_kfree_skb_any(priv->tx_skbuff[i]);
1152 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001153 priv->tx_skbuff_dma[i].buf = 0;
1154 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001155 }
1156 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157}
1158
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001159/**
1160 * alloc_dma_desc_resources - alloc TX/RX resources.
1161 * @priv: private structure
1162 * Description: according to which descriptor can be used (extend or basic)
1163 * this function allocates the resources for TX and RX paths. In case of
1164 * reception, for example, it pre-allocated the RX socket buffer in order to
1165 * allow zero-copy mechanism.
1166 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1168{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001169 int ret = -ENOMEM;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001172 GFP_KERNEL);
1173 if (!priv->rx_skbuff_dma)
1174 return -ENOMEM;
1175
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001176 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001177 GFP_KERNEL);
1178 if (!priv->rx_skbuff)
1179 goto err_rx_skbuff;
1180
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001181 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001182 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 GFP_KERNEL);
1184 if (!priv->tx_skbuff_dma)
1185 goto err_tx_skbuff_dma;
1186
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001187 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001188 GFP_KERNEL);
1189 if (!priv->tx_skbuff)
1190 goto err_tx_skbuff;
1191
1192 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001193 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001194 sizeof(struct
1195 dma_extended_desc),
1196 &priv->dma_rx_phy,
1197 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001198 if (!priv->dma_erx)
1199 goto err_dma;
1200
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001201 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001202 sizeof(struct
1203 dma_extended_desc),
1204 &priv->dma_tx_phy,
1205 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001206 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001207 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001208 sizeof(struct dma_extended_desc),
1209 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001210 goto err_dma;
1211 }
1212 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001213 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001214 sizeof(struct dma_desc),
1215 &priv->dma_rx_phy,
1216 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001217 if (!priv->dma_rx)
1218 goto err_dma;
1219
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001220 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001221 sizeof(struct dma_desc),
1222 &priv->dma_tx_phy,
1223 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001224 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001225 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001226 sizeof(struct dma_desc),
1227 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001228 goto err_dma;
1229 }
1230 }
1231
1232 return 0;
1233
1234err_dma:
1235 kfree(priv->tx_skbuff);
1236err_tx_skbuff:
1237 kfree(priv->tx_skbuff_dma);
1238err_tx_skbuff_dma:
1239 kfree(priv->rx_skbuff);
1240err_rx_skbuff:
1241 kfree(priv->rx_skbuff_dma);
1242 return ret;
1243}
1244
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001245static void free_dma_desc_resources(struct stmmac_priv *priv)
1246{
1247 /* Release the DMA TX/RX socket buffers */
1248 dma_free_rx_skbufs(priv);
1249 dma_free_tx_skbufs(priv);
1250
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001251 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001252 if (!priv->extend_desc) {
1253 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001254 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001255 priv->dma_tx, priv->dma_tx_phy);
1256 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001257 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001258 priv->dma_rx, priv->dma_rx_phy);
1259 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001260 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001261 sizeof(struct dma_extended_desc),
1262 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001263 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001264 sizeof(struct dma_extended_desc),
1265 priv->dma_erx, priv->dma_rx_phy);
1266 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 kfree(priv->rx_skbuff_dma);
1268 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001269 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001270 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271}
1272
1273/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001275 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001276 * Description: it is used for configuring the DMA operation mode register in
1277 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278 */
1279static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1280{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001281 int rxfifosz = priv->plat->rx_fifo_size;
1282
Sonic Zhange2a240c2013-08-28 18:55:39 +08001283 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001284 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001285 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001286 /*
1287 * In case of GMAC, SF mode can be enabled
1288 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001289 * 1) TX COE if actually supported
1290 * 2) There is no bugged Jumbo frame support
1291 * that needs to not insert csum in the TDES.
1292 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001293 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1294 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001295 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001296 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001297 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1298 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299}
1300
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001302 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001303 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001304 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001306static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307{
Beniamino Galvani38979572015-01-21 19:07:27 +01001308 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001309 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001311 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001312
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001313 priv->xstats.tx_clean++;
1314
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001315 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001317 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001318 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001319
1320 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001321 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001322 else
1323 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001325 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001326 &priv->xstats, p,
1327 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001328 /* Check if the descriptor is owned by the DMA */
1329 if (unlikely(status & tx_dma_own))
1330 break;
1331
1332 /* Just consider the last segment and ...*/
1333 if (likely(!(status & tx_not_ls))) {
1334 /* ... verify the status error condition */
1335 if (unlikely(status & tx_err)) {
1336 priv->dev->stats.tx_errors++;
1337 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001338 priv->dev->stats.tx_packets++;
1339 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001340 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001341 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001342 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001343
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001344 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1345 if (priv->tx_skbuff_dma[entry].map_as_page)
1346 dma_unmap_page(priv->device,
1347 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001348 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001349 DMA_TO_DEVICE);
1350 else
1351 dma_unmap_single(priv->device,
1352 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001353 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001354 DMA_TO_DEVICE);
1355 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001356 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001357 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001358 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001359
1360 if (priv->hw->mode->clean_desc3)
1361 priv->hw->mode->clean_desc3(priv, p);
1362
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001363 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001364 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001365
1366 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001367 pkts_compl++;
1368 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001369 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001370 priv->tx_skbuff[entry] = NULL;
1371 }
1372
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001373 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001375 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001377 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001378
1379 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1380
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001382 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1383 netif_dbg(priv, tx_done, priv->dev,
1384 "%s: restart transmit\n", __func__);
1385 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001386 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001387
1388 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1389 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001390 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001391 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001392 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393}
1394
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001395static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001397 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001400static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001402 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001406 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001407 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001409 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410 */
1411static void stmmac_tx_err(struct stmmac_priv *priv)
1412{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001413 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414 netif_stop_queue(priv->dev);
1415
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001416 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001418 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001419 if (priv->extend_desc)
1420 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1421 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001422 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001423 else
1424 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1425 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001426 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427 priv->dirty_tx = 0;
1428 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001429 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001430 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431
1432 priv->dev->stats.tx_errors++;
1433 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434}
1435
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001436/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001437 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001438 * @priv: driver private structure
1439 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001440 * It calls the dwmac dma routine and schedule poll method in case of some
1441 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001442 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001443static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001445 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001446 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001447
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001448 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001449 if (likely((status & handle_rx)) || (status & handle_tx)) {
1450 if (likely(napi_schedule_prep(&priv->napi))) {
1451 stmmac_disable_dma_irq(priv);
1452 __napi_schedule(&priv->napi);
1453 }
1454 }
1455 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001457 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1458 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001459 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001460 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001461 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1462 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001463 else
1464 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001465 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001467 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 } else if (unlikely(status == tx_hard_error))
1469 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001470}
1471
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001472/**
1473 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1474 * @priv: driver private structure
1475 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1476 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001477static void stmmac_mmc_setup(struct stmmac_priv *priv)
1478{
1479 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001480 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001481
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001482 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1483 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001484 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001485 } else {
1486 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001487 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001488 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001489
1490 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001491
1492 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001493 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001494 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1495 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001496 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001497}
1498
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001499/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001501 * @priv: driver private structure
1502 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001503 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1504 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001505 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001506static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1507{
1508 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001509 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001510
1511 /* GMAC older than 3.50 has no extended descriptors */
1512 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001513 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001514 priv->extend_desc = 1;
1515 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001516 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001517
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001518 priv->hw->desc = &enh_desc_ops;
1519 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001520 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001521 priv->hw->desc = &ndesc_ops;
1522 }
1523}
1524
1525/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001526 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001527 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001528 * Description:
1529 * new GMAC chip generations have a new register to indicate the
1530 * presence of the optional feature/functions.
1531 * This can be also used to override the value passed through the
1532 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001533 */
1534static int stmmac_get_hw_features(struct stmmac_priv *priv)
1535{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001536 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001537
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001538 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001539 priv->hw->dma->get_hw_feature(priv->ioaddr,
1540 &priv->dma_cap);
1541 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001542 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001543
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001544 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001545}
1546
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001547/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001548 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001549 * @priv: driver private structure
1550 * Description:
1551 * it is to verify if the MAC address is valid, in case of failures it
1552 * generates a random MAC address
1553 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001554static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1555{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001556 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001557 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001558 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001559 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001560 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001561 netdev_info(priv->dev, "device MAC address %pM\n",
1562 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001563 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001564}
1565
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001566/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001567 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001568 * @priv: driver private structure
1569 * Description:
1570 * It inits the DMA invoking the specific MAC/GMAC callback.
1571 * Some DMA parameters can be passed from the platform;
1572 * in case of these are not passed a default is kept for the MAC or GMAC.
1573 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001574static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1575{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001576 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001577 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001578
Niklas Cassela332e2f2016-12-07 15:20:05 +01001579 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1580 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001581 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001582 }
1583
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001584 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1585 atds = 1;
1586
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001587 ret = priv->hw->dma->reset(priv->ioaddr);
1588 if (ret) {
1589 dev_err(priv->device, "Failed to reset the dma\n");
1590 return ret;
1591 }
1592
Niklas Cassel50ca9032016-12-07 15:20:04 +01001593 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001594 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001595
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001596 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1597 priv->rx_tail_addr = priv->dma_rx_phy +
1598 (DMA_RX_SIZE * sizeof(struct dma_desc));
1599 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1600 STMMAC_CHAN0);
1601
1602 priv->tx_tail_addr = priv->dma_tx_phy +
1603 (DMA_TX_SIZE * sizeof(struct dma_desc));
1604 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1605 STMMAC_CHAN0);
1606 }
1607
1608 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001609 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1610
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001611 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001612}
1613
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001614/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001615 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001616 * @data: data pointer
1617 * Description:
1618 * This is the timer handler to directly invoke the stmmac_tx_clean.
1619 */
1620static void stmmac_tx_timer(unsigned long data)
1621{
1622 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1623
1624 stmmac_tx_clean(priv);
1625}
1626
1627/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001628 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001629 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001630 * Description:
1631 * This inits the transmit coalesce parameters: i.e. timer rate,
1632 * timer handler and default threshold used for enabling the
1633 * interrupt on completion bit.
1634 */
1635static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1636{
1637 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1638 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1639 init_timer(&priv->txtimer);
1640 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1641 priv->txtimer.data = (unsigned long)priv;
1642 priv->txtimer.function = stmmac_tx_timer;
1643 add_timer(&priv->txtimer);
1644}
1645
1646/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001647 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001648 * @dev : pointer to the device structure.
1649 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001650 * this is the main function to setup the HW in a usable state because the
1651 * dma engine is reset, the core registers are configured (e.g. AXI,
1652 * Checksum features, timers). The DMA is ready to start receiving and
1653 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001654 * Return value:
1655 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1656 * file on failure.
1657 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001658static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001659{
1660 struct stmmac_priv *priv = netdev_priv(dev);
1661 int ret;
1662
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001663 /* DMA initialization and SW reset */
1664 ret = stmmac_init_dma_engine(priv);
1665 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001666 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1667 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001668 return ret;
1669 }
1670
1671 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001672 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001673
1674 /* If required, perform hw setup of the bus. */
1675 if (priv->plat->bus_setup)
1676 priv->plat->bus_setup(priv->ioaddr);
1677
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001678 /* PS and related bits will be programmed according to the speed */
1679 if (priv->hw->pcs) {
1680 int speed = priv->plat->mac_port_sel_speed;
1681
1682 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1683 (speed == SPEED_1000)) {
1684 priv->hw->ps = speed;
1685 } else {
1686 dev_warn(priv->device, "invalid port speed\n");
1687 priv->hw->ps = 0;
1688 }
1689 }
1690
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001691 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001692 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001693
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001694 ret = priv->hw->mac->rx_ipc(priv->hw);
1695 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001696 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001697 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001698 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001699 }
1700
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001701 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001702 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1703 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1704 else
1705 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001706
1707 /* Set the HW DMA mode and the COE */
1708 stmmac_dma_operation_mode(priv);
1709
1710 stmmac_mmc_setup(priv);
1711
Huacai Chenfe1319292014-12-19 22:38:18 +08001712 if (init_ptp) {
1713 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001714 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001715 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001716 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001718#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001719 ret = stmmac_init_fs(dev);
1720 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001721 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1722 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001723#endif
1724 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001725 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726 priv->hw->dma->start_tx(priv->ioaddr);
1727 priv->hw->dma->start_rx(priv->ioaddr);
1728
1729 /* Dump DMA/MAC registers */
1730 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001731 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732 priv->hw->dma->dump_regs(priv->ioaddr);
1733 }
1734 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1735
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001736 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1737 priv->rx_riwt = MAX_DMA_RIWT;
1738 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1739 }
1740
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001741 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001742 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001743
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001744 /* set TX ring length */
1745 if (priv->hw->dma->set_tx_ring_len)
1746 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1747 (DMA_TX_SIZE - 1));
1748 /* set RX ring length */
1749 if (priv->hw->dma->set_rx_ring_len)
1750 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1751 (DMA_RX_SIZE - 1));
1752 /* Enable TSO */
1753 if (priv->tso)
1754 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1755
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001756 return 0;
1757}
1758
1759/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001760 * stmmac_open - open entry point of the driver
1761 * @dev : pointer to the device structure.
1762 * Description:
1763 * This function is the open entry point of the driver.
1764 * Return value:
1765 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1766 * file on failure.
1767 */
1768static int stmmac_open(struct net_device *dev)
1769{
1770 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771 int ret;
1772
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001773 stmmac_check_ether_addr(priv);
1774
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001775 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1776 priv->hw->pcs != STMMAC_PCS_TBI &&
1777 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001778 ret = stmmac_init_phy(dev);
1779 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001780 netdev_err(priv->dev,
1781 "%s: Cannot attach to PHY (error: %d)\n",
1782 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001783 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001784 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001785 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001787 /* Extra statistics */
1788 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1789 priv->xstats.threshold = tc;
1790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001792 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001793
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001794 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001795 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001796 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1797 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001798 goto dma_desc_error;
1799 }
1800
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001801 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1802 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001803 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1804 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001805 goto init_error;
1806 }
1807
Huacai Chenfe1319292014-12-19 22:38:18 +08001808 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001809 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001810 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001811 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 }
1813
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001814 stmmac_init_tx_coalesce(priv);
1815
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001816 if (dev->phydev)
1817 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001819 /* Request the IRQ lines */
1820 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001821 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001823 netdev_err(priv->dev,
1824 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1825 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001826 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001827 }
1828
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001829 /* Request the Wake IRQ in case of another line is used for WoL */
1830 if (priv->wol_irq != dev->irq) {
1831 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1832 IRQF_SHARED, dev->name, dev);
1833 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001834 netdev_err(priv->dev,
1835 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1836 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001837 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001838 }
1839 }
1840
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001841 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001842 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001843 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1844 dev->name, dev);
1845 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001846 netdev_err(priv->dev,
1847 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1848 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001849 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001850 }
1851 }
1852
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001853 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001855
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001857
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001858lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 if (priv->wol_irq != dev->irq)
1860 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001861wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001862 free_irq(dev->irq, dev);
1863
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864init_error:
1865 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001866dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001867 if (dev->phydev)
1868 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001869
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001870 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871}
1872
1873/**
1874 * stmmac_release - close entry point of the driver
1875 * @dev : device pointer.
1876 * Description:
1877 * This is the stop entry point of the driver.
1878 */
1879static int stmmac_release(struct net_device *dev)
1880{
1881 struct stmmac_priv *priv = netdev_priv(dev);
1882
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001883 if (priv->eee_enabled)
1884 del_timer_sync(&priv->eee_ctrl_timer);
1885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001887 if (dev->phydev) {
1888 phy_stop(dev->phydev);
1889 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890 }
1891
1892 netif_stop_queue(dev);
1893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001896 del_timer_sync(&priv->txtimer);
1897
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 /* Free the IRQ lines */
1899 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001900 if (priv->wol_irq != dev->irq)
1901 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001902 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001903 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904
1905 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001906 priv->hw->dma->stop_tx(priv->ioaddr);
1907 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
1909 /* Release and free the Rx/Tx resources */
1910 free_dma_desc_resources(priv);
1911
avisconti19449bf2010-10-25 18:58:14 +00001912 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001913 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914
1915 netif_carrier_off(dev);
1916
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001917#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001918 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001920
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001921 stmmac_release_ptp(priv);
1922
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 return 0;
1924}
1925
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001927 * stmmac_tso_allocator - close entry point of the driver
1928 * @priv: driver private structure
1929 * @des: buffer start address
1930 * @total_len: total length to fill in descriptors
1931 * @last_segmant: condition for the last descriptor
1932 * Description:
1933 * This function fills descriptor and request new descriptors according to
1934 * buffer length to fill
1935 */
1936static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1937 int total_len, bool last_segment)
1938{
1939 struct dma_desc *desc;
1940 int tmp_len;
1941 u32 buff_size;
1942
1943 tmp_len = total_len;
1944
1945 while (tmp_len > 0) {
1946 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1947 desc = priv->dma_tx + priv->cur_tx;
1948
Michael Weiserf8be0d72016-11-14 18:58:05 +01001949 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001950 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1951 TSO_MAX_BUFF_SIZE : tmp_len;
1952
1953 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1954 0, 1,
1955 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1956 0, 0);
1957
1958 tmp_len -= TSO_MAX_BUFF_SIZE;
1959 }
1960}
1961
1962/**
1963 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1964 * @skb : the socket buffer
1965 * @dev : device pointer
1966 * Description: this is the transmit function that is called on TSO frames
1967 * (support available on GMAC4 and newer chips).
1968 * Diagram below show the ring programming in case of TSO frames:
1969 *
1970 * First Descriptor
1971 * --------
1972 * | DES0 |---> buffer1 = L2/L3/L4 header
1973 * | DES1 |---> TCP Payload (can continue on next descr...)
1974 * | DES2 |---> buffer 1 and 2 len
1975 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1976 * --------
1977 * |
1978 * ...
1979 * |
1980 * --------
1981 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1982 * | DES1 | --|
1983 * | DES2 | --> buffer 1 and 2 len
1984 * | DES3 |
1985 * --------
1986 *
1987 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1988 */
1989static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1990{
1991 u32 pay_len, mss;
1992 int tmp_pay_len = 0;
1993 struct stmmac_priv *priv = netdev_priv(dev);
1994 int nfrags = skb_shinfo(skb)->nr_frags;
1995 unsigned int first_entry, des;
1996 struct dma_desc *desc, *first, *mss_desc = NULL;
1997 u8 proto_hdr_len;
1998 int i;
1999
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002000 /* Compute header lengths */
2001 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2002
2003 /* Desc availability based on threshold should be enough safe */
2004 if (unlikely(stmmac_tx_avail(priv) <
2005 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2006 if (!netif_queue_stopped(dev)) {
2007 netif_stop_queue(dev);
2008 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002009 netdev_err(priv->dev,
2010 "%s: Tx Ring full when queue awake\n",
2011 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002012 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002013 return NETDEV_TX_BUSY;
2014 }
2015
2016 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2017
2018 mss = skb_shinfo(skb)->gso_size;
2019
2020 /* set new MSS value if needed */
2021 if (mss != priv->mss) {
2022 mss_desc = priv->dma_tx + priv->cur_tx;
2023 priv->hw->desc->set_mss(mss_desc, mss);
2024 priv->mss = mss;
2025 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2026 }
2027
2028 if (netif_msg_tx_queued(priv)) {
2029 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2030 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2031 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2032 skb->data_len);
2033 }
2034
2035 first_entry = priv->cur_tx;
2036
2037 desc = priv->dma_tx + first_entry;
2038 first = desc;
2039
2040 /* first descriptor: fill Headers on Buf1 */
2041 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2042 DMA_TO_DEVICE);
2043 if (dma_mapping_error(priv->device, des))
2044 goto dma_map_err;
2045
2046 priv->tx_skbuff_dma[first_entry].buf = des;
2047 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2048 priv->tx_skbuff[first_entry] = skb;
2049
Michael Weiserf8be0d72016-11-14 18:58:05 +01002050 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002051
2052 /* Fill start of payload in buff2 of first descriptor */
2053 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002054 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002055
2056 /* If needed take extra descriptors to fill the remaining payload */
2057 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2058
2059 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2060
2061 /* Prepare fragments */
2062 for (i = 0; i < nfrags; i++) {
2063 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2064
2065 des = skb_frag_dma_map(priv->device, frag, 0,
2066 skb_frag_size(frag),
2067 DMA_TO_DEVICE);
2068
2069 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2070 (i == nfrags - 1));
2071
2072 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2073 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2074 priv->tx_skbuff[priv->cur_tx] = NULL;
2075 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2076 }
2077
2078 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2079
2080 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2081
2082 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002083 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2084 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002085 netif_stop_queue(dev);
2086 }
2087
2088 dev->stats.tx_bytes += skb->len;
2089 priv->xstats.tx_tso_frames++;
2090 priv->xstats.tx_tso_nfrags += nfrags;
2091
2092 /* Manage tx mitigation */
2093 priv->tx_count_frames += nfrags + 1;
2094 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2095 mod_timer(&priv->txtimer,
2096 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2097 } else {
2098 priv->tx_count_frames = 0;
2099 priv->hw->desc->set_tx_ic(desc);
2100 priv->xstats.tx_set_ic_bit++;
2101 }
2102
2103 if (!priv->hwts_tx_en)
2104 skb_tx_timestamp(skb);
2105
2106 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2107 priv->hwts_tx_en)) {
2108 /* declare that device is doing timestamping */
2109 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2110 priv->hw->desc->enable_tx_timestamp(first);
2111 }
2112
2113 /* Complete the first descriptor before granting the DMA */
2114 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2115 proto_hdr_len,
2116 pay_len,
2117 1, priv->tx_skbuff_dma[first_entry].last_segment,
2118 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2119
2120 /* If context desc is used to change MSS */
2121 if (mss_desc)
2122 priv->hw->desc->set_tx_owner(mss_desc);
2123
2124 /* The own bit must be the latest setting done when prepare the
2125 * descriptor and then barrier is needed to make sure that
2126 * all is coherent before granting the DMA engine.
2127 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002128 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002129
2130 if (netif_msg_pktdata(priv)) {
2131 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2132 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2133 priv->cur_tx, first, nfrags);
2134
2135 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2136 0);
2137
2138 pr_info(">>> frame to be transmitted: ");
2139 print_pkt(skb->data, skb_headlen(skb));
2140 }
2141
2142 netdev_sent_queue(dev, skb->len);
2143
2144 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2145 STMMAC_CHAN0);
2146
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002147 return NETDEV_TX_OK;
2148
2149dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002150 dev_err(priv->device, "Tx dma map failed\n");
2151 dev_kfree_skb(skb);
2152 priv->dev->stats.tx_dropped++;
2153 return NETDEV_TX_OK;
2154}
2155
2156/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002157 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 * @skb : the socket buffer
2159 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002160 * Description : this is the tx entry point of the driver.
2161 * It programs the chain or the ring and supports oversized frames
2162 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163 */
2164static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2165{
2166 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002167 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002168 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002169 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002170 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002171 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002172 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002173 unsigned int des;
2174
2175 /* Manage oversized TCP frames for GMAC4 device */
2176 if (skb_is_gso(skb) && priv->tso) {
2177 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2178 return stmmac_tso_xmit(skb, dev);
2179 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002180
2181 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2182 if (!netif_queue_stopped(dev)) {
2183 netif_stop_queue(dev);
2184 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002185 netdev_err(priv->dev,
2186 "%s: Tx Ring full when queue awake\n",
2187 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 }
2189 return NETDEV_TX_BUSY;
2190 }
2191
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002192 if (priv->tx_path_in_lpi_mode)
2193 stmmac_disable_eee_mode(priv);
2194
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002195 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002196 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002197
Michał Mirosław5e982f32011-04-09 02:46:55 +00002198 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002200 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002201 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002202 else
2203 desc = priv->dma_tx + entry;
2204
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 first = desc;
2206
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002207 priv->tx_skbuff[first_entry] = skb;
2208
2209 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002210 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002211 if (enh_desc)
2212 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2213
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002214 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2215 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002216 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002217 if (unlikely(entry < 0))
2218 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002219 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220
2221 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002222 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2223 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002224 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002225
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002226 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2227
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002228 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002229 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002230 else
2231 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002232
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002233 des = skb_frag_dma_map(priv->device, frag, 0, len,
2234 DMA_TO_DEVICE);
2235 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002236 goto dma_map_err; /* should reuse desc w/o issues */
2237
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002238 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002239
Michael Weiserf8be0d72016-11-14 18:58:05 +01002240 priv->tx_skbuff_dma[entry].buf = des;
2241 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2242 desc->des0 = cpu_to_le32(des);
2243 else
2244 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002245
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002246 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002247 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002248 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2249
2250 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002251 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002252 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002253 }
2254
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002255 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2256
2257 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002260 void *tx_head;
2261
LABBE Corentin38ddc592016-11-16 20:09:39 +01002262 netdev_dbg(priv->dev,
2263 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2264 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2265 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002266
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002267 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002268 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002269 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002270 tx_head = (void *)priv->dma_tx;
2271
2272 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002273
LABBE Corentin38ddc592016-11-16 20:09:39 +01002274 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275 print_pkt(skb->data, skb->len);
2276 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002277
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002279 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2280 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 netif_stop_queue(dev);
2282 }
2283
2284 dev->stats.tx_bytes += skb->len;
2285
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002286 /* According to the coalesce parameter the IC bit for the latest
2287 * segment is reset and the timer re-started to clean the tx status.
2288 * This approach takes care about the fragments: desc is the first
2289 * element in case of no SG.
2290 */
2291 priv->tx_count_frames += nfrags + 1;
2292 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2293 mod_timer(&priv->txtimer,
2294 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2295 } else {
2296 priv->tx_count_frames = 0;
2297 priv->hw->desc->set_tx_ic(desc);
2298 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002299 }
2300
2301 if (!priv->hwts_tx_en)
2302 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002303
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002304 /* Ready to fill the first descriptor and set the OWN bit w/o any
2305 * problems because all the descriptors are actually ready to be
2306 * passed to the DMA engine.
2307 */
2308 if (likely(!is_jumbo)) {
2309 bool last_segment = (nfrags == 0);
2310
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002311 des = dma_map_single(priv->device, skb->data,
2312 nopaged_len, DMA_TO_DEVICE);
2313 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002314 goto dma_map_err;
2315
Michael Weiserf8be0d72016-11-14 18:58:05 +01002316 priv->tx_skbuff_dma[first_entry].buf = des;
2317 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2318 first->des0 = cpu_to_le32(des);
2319 else
2320 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002321
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002322 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2323 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2324
2325 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2326 priv->hwts_tx_en)) {
2327 /* declare that device is doing timestamping */
2328 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2329 priv->hw->desc->enable_tx_timestamp(first);
2330 }
2331
2332 /* Prepare the first descriptor setting the OWN bit too */
2333 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2334 csum_insertion, priv->mode, 1,
2335 last_segment);
2336
2337 /* The own bit must be the latest setting done when prepare the
2338 * descriptor and then barrier is needed to make sure that
2339 * all is coherent before granting the DMA engine.
2340 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002341 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002342 }
2343
Beniamino Galvani38979572015-01-21 19:07:27 +01002344 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002345
2346 if (priv->synopsys_id < DWMAC_CORE_4_00)
2347 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2348 else
2349 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2350 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002351
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002352 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002353
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002354dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002355 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002356 dev_kfree_skb(skb);
2357 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002358 return NETDEV_TX_OK;
2359}
2360
Vince Bridgersb9381982014-01-14 13:42:05 -06002361static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2362{
2363 struct ethhdr *ehdr;
2364 u16 vlanid;
2365
2366 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2367 NETIF_F_HW_VLAN_CTAG_RX &&
2368 !__vlan_get_tag(skb, &vlanid)) {
2369 /* pop the vlan tag */
2370 ehdr = (struct ethhdr *)skb->data;
2371 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2372 skb_pull(skb, VLAN_HLEN);
2373 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2374 }
2375}
2376
2377
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002378static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2379{
2380 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2381 return 0;
2382
2383 return 1;
2384}
2385
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002386/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002387 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002388 * @priv: driver private structure
2389 * Description : this is to reallocate the skb for the reception process
2390 * that is based on zero-copy.
2391 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002392static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2393{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002394 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002395 unsigned int entry = priv->dirty_rx;
2396 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002398 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002399 struct dma_desc *p;
2400
2401 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002402 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002403 else
2404 p = priv->dma_rx + entry;
2405
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002406 if (likely(priv->rx_skbuff[entry] == NULL)) {
2407 struct sk_buff *skb;
2408
Eric Dumazetacb600d2012-10-05 06:23:55 +00002409 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002410 if (unlikely(!skb)) {
2411 /* so for a while no zero-copy! */
2412 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2413 if (unlikely(net_ratelimit()))
2414 dev_err(priv->device,
2415 "fail to alloc skb entry %d\n",
2416 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002417 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002418 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002419
2420 priv->rx_skbuff[entry] = skb;
2421 priv->rx_skbuff_dma[entry] =
2422 dma_map_single(priv->device, skb->data, bfsize,
2423 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002424 if (dma_mapping_error(priv->device,
2425 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002426 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002427 dev_kfree_skb(skb);
2428 break;
2429 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002430
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002431 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002432 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002433 p->des1 = 0;
2434 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002435 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002436 }
2437 if (priv->hw->mode->refill_desc3)
2438 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002439
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002440 if (priv->rx_zeroc_thresh > 0)
2441 priv->rx_zeroc_thresh--;
2442
LABBE Corentinb3e51062016-11-16 20:09:41 +01002443 netif_dbg(priv, rx_status, priv->dev,
2444 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002445 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002446 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002447
2448 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2449 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2450 else
2451 priv->hw->desc->set_rx_owner(p);
2452
Pavel Machekad688cd2016-12-18 21:38:12 +01002453 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002454
2455 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002456 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002457 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002458}
2459
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002460/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002461 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002462 * @priv: driver private structure
2463 * @limit: napi bugget.
2464 * Description : this the function called by the napi poll method.
2465 * It gets all the frames inside the ring.
2466 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467static int stmmac_rx(struct stmmac_priv *priv, int limit)
2468{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002469 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002470 unsigned int next_entry;
2471 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002472 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002474 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002475 void *rx_head;
2476
LABBE Corentin38ddc592016-11-16 20:09:39 +01002477 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002478 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002479 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002480 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002481 rx_head = (void *)priv->dma_rx;
2482
2483 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002484 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002486 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002487 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002488 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002490 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002491 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002492 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002493 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002494
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002495 /* read the status of the incoming frame */
2496 status = priv->hw->desc->rx_status(&priv->dev->stats,
2497 &priv->xstats, p);
2498 /* check if managed by the DMA otherwise go ahead */
2499 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002500 break;
2501
2502 count++;
2503
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002504 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2505 next_entry = priv->cur_rx;
2506
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002507 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002508 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002509 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002510 np = priv->dma_rx + next_entry;
2511
2512 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002514 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2515 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2516 &priv->xstats,
2517 priv->dma_erx +
2518 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002519 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002520 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002521 if (priv->hwts_rx_en && !priv->extend_desc) {
2522 /* DESC2 & DESC3 will be overwitten by device
2523 * with timestamp value, hence reinitialize
2524 * them in stmmac_rx_refill() function so that
2525 * device can reuse it.
2526 */
2527 priv->rx_skbuff[entry] = NULL;
2528 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002529 priv->rx_skbuff_dma[entry],
2530 priv->dma_buf_sz,
2531 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002532 }
2533 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002534 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002535 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002536 unsigned int des;
2537
2538 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002539 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002540 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002541 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002542
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002543 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2544
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002545 /* If frame length is greather than skb buffer size
2546 * (preallocated during init) then the packet is
2547 * ignored
2548 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002549 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002550 netdev_err(priv->dev,
2551 "len %d larger than size (%d)\n",
2552 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002553 priv->dev->stats.rx_length_errors++;
2554 break;
2555 }
2556
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002557 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002558 * Type frames (LLC/LLC-SNAP)
2559 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002560 if (unlikely(status != llc_snap))
2561 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002562
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002563 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002564 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2565 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002566 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002567 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2568 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002569 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002570
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002571 /* The zero-copy is always used for all the sizes
2572 * in case of GMAC4 because it needs
2573 * to refill the used descriptors, always.
2574 */
2575 if (unlikely(!priv->plat->has_gmac4 &&
2576 ((frame_len < priv->rx_copybreak) ||
2577 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002578 skb = netdev_alloc_skb_ip_align(priv->dev,
2579 frame_len);
2580 if (unlikely(!skb)) {
2581 if (net_ratelimit())
2582 dev_warn(priv->device,
2583 "packet dropped\n");
2584 priv->dev->stats.rx_dropped++;
2585 break;
2586 }
2587
2588 dma_sync_single_for_cpu(priv->device,
2589 priv->rx_skbuff_dma
2590 [entry], frame_len,
2591 DMA_FROM_DEVICE);
2592 skb_copy_to_linear_data(skb,
2593 priv->
2594 rx_skbuff[entry]->data,
2595 frame_len);
2596
2597 skb_put(skb, frame_len);
2598 dma_sync_single_for_device(priv->device,
2599 priv->rx_skbuff_dma
2600 [entry], frame_len,
2601 DMA_FROM_DEVICE);
2602 } else {
2603 skb = priv->rx_skbuff[entry];
2604 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002605 netdev_err(priv->dev,
2606 "%s: Inconsistent Rx chain\n",
2607 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002608 priv->dev->stats.rx_dropped++;
2609 break;
2610 }
2611 prefetch(skb->data - NET_IP_ALIGN);
2612 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002613 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002614
2615 skb_put(skb, frame_len);
2616 dma_unmap_single(priv->device,
2617 priv->rx_skbuff_dma[entry],
2618 priv->dma_buf_sz,
2619 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002622 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002623 netdev_dbg(priv->dev, "frame received (%dbytes)",
2624 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 print_pkt(skb->data, frame_len);
2626 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002627
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002628 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2629
Vince Bridgersb9381982014-01-14 13:42:05 -06002630 stmmac_rx_vlan(priv->dev, skb);
2631
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 skb->protocol = eth_type_trans(skb, priv->dev);
2633
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002634 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002635 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002636 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002637 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002638
2639 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640
2641 priv->dev->stats.rx_packets++;
2642 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
2644 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 }
2646
2647 stmmac_rx_refill(priv);
2648
2649 priv->xstats.rx_pkt_n += count;
2650
2651 return count;
2652}
2653
2654/**
2655 * stmmac_poll - stmmac poll method (NAPI)
2656 * @napi : pointer to the napi structure.
2657 * @budget : maximum number of packets that the current CPU can receive from
2658 * all interfaces.
2659 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002660 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 */
2662static int stmmac_poll(struct napi_struct *napi, int budget)
2663{
2664 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2665 int work_done = 0;
2666
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002667 priv->xstats.napi_poll++;
2668 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002670 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002671 if (work_done < budget) {
2672 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002673 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674 }
2675 return work_done;
2676}
2677
2678/**
2679 * stmmac_tx_timeout
2680 * @dev : Pointer to net device structure
2681 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002682 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002683 * netdev structure and arrange for the device to be reset to a sane state
2684 * in order to transmit a new packet.
2685 */
2686static void stmmac_tx_timeout(struct net_device *dev)
2687{
2688 struct stmmac_priv *priv = netdev_priv(dev);
2689
2690 /* Clear Tx resources and restart transmitting again */
2691 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692}
2693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694/**
Jiri Pirko01789342011-08-16 06:29:00 +00002695 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696 * @dev : pointer to the device structure
2697 * Description:
2698 * This function is a driver entry point which gets called by the kernel
2699 * whenever multicast addresses must be enabled/disabled.
2700 * Return value:
2701 * void.
2702 */
Jiri Pirko01789342011-08-16 06:29:00 +00002703static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704{
2705 struct stmmac_priv *priv = netdev_priv(dev);
2706
Vince Bridgers3b57de92014-07-31 15:49:17 -05002707 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708}
2709
2710/**
2711 * stmmac_change_mtu - entry point to change MTU size for the device.
2712 * @dev : device pointer.
2713 * @new_mtu : the new MTU size for the device.
2714 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2715 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2716 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2717 * Return value:
2718 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2719 * file on failure.
2720 */
2721static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2722{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002723 struct stmmac_priv *priv = netdev_priv(dev);
2724
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002725 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002726 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727 return -EBUSY;
2728 }
2729
Michał Mirosław5e982f32011-04-09 02:46:55 +00002730 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002731
Michał Mirosław5e982f32011-04-09 02:46:55 +00002732 netdev_update_features(dev);
2733
2734 return 0;
2735}
2736
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002737static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002738 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002739{
2740 struct stmmac_priv *priv = netdev_priv(dev);
2741
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002742 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002743 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002744
Michał Mirosław5e982f32011-04-09 02:46:55 +00002745 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002746 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002747
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002748 /* Some GMAC devices have a bugged Jumbo frame support that
2749 * needs to have the Tx COE disabled for oversized frames
2750 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002751 * the TX csum insertionin the TDES and not use SF.
2752 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002753 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002754 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002755
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002756 /* Disable tso if asked by ethtool */
2757 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2758 if (features & NETIF_F_TSO)
2759 priv->tso = true;
2760 else
2761 priv->tso = false;
2762 }
2763
Michał Mirosław5e982f32011-04-09 02:46:55 +00002764 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002765}
2766
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002767static int stmmac_set_features(struct net_device *netdev,
2768 netdev_features_t features)
2769{
2770 struct stmmac_priv *priv = netdev_priv(netdev);
2771
2772 /* Keep the COE Type in case of csum is supporting */
2773 if (features & NETIF_F_RXCSUM)
2774 priv->hw->rx_csum = priv->plat->rx_coe;
2775 else
2776 priv->hw->rx_csum = 0;
2777 /* No check needed because rx_coe has been set before and it will be
2778 * fixed in case of issue.
2779 */
2780 priv->hw->mac->rx_ipc(priv->hw);
2781
2782 return 0;
2783}
2784
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002785/**
2786 * stmmac_interrupt - main ISR
2787 * @irq: interrupt number.
2788 * @dev_id: to pass the net device pointer.
2789 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002790 * It can call:
2791 * o DMA service routine (to manage incoming frame reception and transmission
2792 * status)
2793 * o Core interrupts to manage: remote wake-up, management counter, LPI
2794 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002795 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002796static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2797{
2798 struct net_device *dev = (struct net_device *)dev_id;
2799 struct stmmac_priv *priv = netdev_priv(dev);
2800
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002801 if (priv->irq_wake)
2802 pm_wakeup_event(priv->device, 0);
2803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002804 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002805 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002806 return IRQ_NONE;
2807 }
2808
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002809 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002810 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002811 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002812 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002813 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002814 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002815 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002817 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002818 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002819 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002820 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2821 priv->rx_tail_addr,
2822 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002823 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002824
2825 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002826 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002827 if (priv->xstats.pcs_link)
2828 netif_carrier_on(dev);
2829 else
2830 netif_carrier_off(dev);
2831 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002832 }
2833
2834 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002835 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002836
2837 return IRQ_HANDLED;
2838}
2839
2840#ifdef CONFIG_NET_POLL_CONTROLLER
2841/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002842 * to allow network I/O with interrupts disabled.
2843 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844static void stmmac_poll_controller(struct net_device *dev)
2845{
2846 disable_irq(dev->irq);
2847 stmmac_interrupt(dev->irq, dev);
2848 enable_irq(dev->irq);
2849}
2850#endif
2851
2852/**
2853 * stmmac_ioctl - Entry point for the Ioctl
2854 * @dev: Device pointer.
2855 * @rq: An IOCTL specefic structure, that can contain a pointer to
2856 * a proprietary structure used to pass information to the driver.
2857 * @cmd: IOCTL command
2858 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002859 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002860 */
2861static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2862{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002863 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002864
2865 if (!netif_running(dev))
2866 return -EINVAL;
2867
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002868 switch (cmd) {
2869 case SIOCGMIIPHY:
2870 case SIOCGMIIREG:
2871 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002872 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002873 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002874 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002875 break;
2876 case SIOCSHWTSTAMP:
2877 ret = stmmac_hwtstamp_ioctl(dev, rq);
2878 break;
2879 default:
2880 break;
2881 }
Richard Cochran28b04112010-07-17 08:48:55 +00002882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002883 return ret;
2884}
2885
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002886#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002887static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002888
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002889static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002890 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002891{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002892 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002893 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2894 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002896 for (i = 0; i < size; i++) {
2897 u64 x;
2898 if (extend_desc) {
2899 x = *(u64 *) ep;
2900 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002901 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002902 le32_to_cpu(ep->basic.des0),
2903 le32_to_cpu(ep->basic.des1),
2904 le32_to_cpu(ep->basic.des2),
2905 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002906 ep++;
2907 } else {
2908 x = *(u64 *) p;
2909 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002910 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002911 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2912 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913 p++;
2914 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915 seq_printf(seq, "\n");
2916 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002917}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002918
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002919static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2920{
2921 struct net_device *dev = seq->private;
2922 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002923
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002924 if (priv->extend_desc) {
2925 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002926 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002927 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002928 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002929 } else {
2930 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002931 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002932 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002933 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002934 }
2935
2936 return 0;
2937}
2938
2939static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2940{
2941 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2942}
2943
Pavel Machek22d3efe2016-11-28 12:55:59 +01002944/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2945
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002946static const struct file_operations stmmac_rings_status_fops = {
2947 .owner = THIS_MODULE,
2948 .open = stmmac_sysfs_ring_open,
2949 .read = seq_read,
2950 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002951 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002952};
2953
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002954static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2955{
2956 struct net_device *dev = seq->private;
2957 struct stmmac_priv *priv = netdev_priv(dev);
2958
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002959 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002960 seq_printf(seq, "DMA HW features not supported\n");
2961 return 0;
2962 }
2963
2964 seq_printf(seq, "==============================\n");
2965 seq_printf(seq, "\tDMA HW features\n");
2966 seq_printf(seq, "==============================\n");
2967
Pavel Machek22d3efe2016-11-28 12:55:59 +01002968 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002969 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002970 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002971 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002972 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002973 (priv->dma_cap.half_duplex) ? "Y" : "N");
2974 seq_printf(seq, "\tHash Filter: %s\n",
2975 (priv->dma_cap.hash_filter) ? "Y" : "N");
2976 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2977 (priv->dma_cap.multi_addr) ? "Y" : "N");
2978 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2979 (priv->dma_cap.pcs) ? "Y" : "N");
2980 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2981 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2982 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2983 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2984 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2985 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2986 seq_printf(seq, "\tRMON module: %s\n",
2987 (priv->dma_cap.rmon) ? "Y" : "N");
2988 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2989 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002990 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002991 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002992 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002993 (priv->dma_cap.eee) ? "Y" : "N");
2994 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2995 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2996 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002997 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2998 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2999 (priv->dma_cap.rx_coe) ? "Y" : "N");
3000 } else {
3001 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3002 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3003 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3004 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3005 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003006 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3007 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3008 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3009 priv->dma_cap.number_rx_channel);
3010 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3011 priv->dma_cap.number_tx_channel);
3012 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3013 (priv->dma_cap.enh_desc) ? "Y" : "N");
3014
3015 return 0;
3016}
3017
3018static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3019{
3020 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3021}
3022
3023static const struct file_operations stmmac_dma_cap_fops = {
3024 .owner = THIS_MODULE,
3025 .open = stmmac_sysfs_dma_cap_open,
3026 .read = seq_read,
3027 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003028 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003029};
3030
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003031static int stmmac_init_fs(struct net_device *dev)
3032{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003033 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003034
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003035 /* Create per netdev entries */
3036 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3037
3038 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003039 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003040
3041 return -ENOMEM;
3042 }
3043
3044 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003045 priv->dbgfs_rings_status =
3046 debugfs_create_file("descriptors_status", S_IRUGO,
3047 priv->dbgfs_dir, dev,
3048 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003049
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003050 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003051 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003052 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003053
3054 return -ENOMEM;
3055 }
3056
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003057 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003058 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3059 priv->dbgfs_dir,
3060 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003061
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003062 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003063 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003064 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003065
3066 return -ENOMEM;
3067 }
3068
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003069 return 0;
3070}
3071
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003073{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003074 struct stmmac_priv *priv = netdev_priv(dev);
3075
3076 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003077}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003078#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003079
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080static const struct net_device_ops stmmac_netdev_ops = {
3081 .ndo_open = stmmac_open,
3082 .ndo_start_xmit = stmmac_xmit,
3083 .ndo_stop = stmmac_release,
3084 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003085 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003086 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003087 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088 .ndo_tx_timeout = stmmac_tx_timeout,
3089 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090#ifdef CONFIG_NET_POLL_CONTROLLER
3091 .ndo_poll_controller = stmmac_poll_controller,
3092#endif
3093 .ndo_set_mac_address = eth_mac_addr,
3094};
3095
3096/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003097 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003098 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003099 * Description: this function is to configure the MAC device according to
3100 * some platform parameters or the HW capability register. It prepares the
3101 * driver to use either ring or chain modes and to setup either enhanced or
3102 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 */
3104static int stmmac_hw_init(struct stmmac_priv *priv)
3105{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003106 struct mac_device_info *mac;
3107
3108 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003109 if (priv->plat->has_gmac) {
3110 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003111 mac = dwmac1000_setup(priv->ioaddr,
3112 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003113 priv->plat->unicast_filter_entries,
3114 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003115 } else if (priv->plat->has_gmac4) {
3116 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3117 mac = dwmac4_setup(priv->ioaddr,
3118 priv->plat->multicast_filter_bins,
3119 priv->plat->unicast_filter_entries,
3120 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003121 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003122 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003123 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003124 if (!mac)
3125 return -ENOMEM;
3126
3127 priv->hw = mac;
3128
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003129 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3131 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003132 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003133 if (chain_mode) {
3134 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003135 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 priv->mode = STMMAC_CHAIN_MODE;
3137 } else {
3138 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003139 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003140 priv->mode = STMMAC_RING_MODE;
3141 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003142 }
3143
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003144 /* Get the HW capability (new GMAC newer than 3.50a) */
3145 priv->hw_cap_support = stmmac_get_hw_features(priv);
3146 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003147 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003148
3149 /* We can override some gmac/dma configuration fields: e.g.
3150 * enh_desc, tx_coe (e.g. that are passed through the
3151 * platform) with the values from the HW capability
3152 * register (if supported).
3153 */
3154 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003155 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003156 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003157
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003158 /* TXCOE doesn't work in thresh DMA mode */
3159 if (priv->plat->force_thresh_dma_mode)
3160 priv->plat->tx_coe = 0;
3161 else
3162 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003164 /* In case of GMAC4 rx_coe is from HW cap register. */
3165 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003166
3167 if (priv->dma_cap.rx_coe_type2)
3168 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3169 else if (priv->dma_cap.rx_coe_type1)
3170 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3171
LABBE Corentin38ddc592016-11-16 20:09:39 +01003172 } else {
3173 dev_info(priv->device, "No HW DMA feature register supported\n");
3174 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003175
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003176 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3177 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3178 priv->hw->desc = &dwmac4_desc_ops;
3179 else
3180 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003181
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003182 if (priv->plat->rx_coe) {
3183 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003184 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003185 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003186 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003187 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003188 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003189 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003190
3191 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003192 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003193 device_set_wakeup_capable(priv->device, 1);
3194 }
3195
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003196 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003197 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003198
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003199 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003200}
3201
3202/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003203 * stmmac_dvr_probe
3204 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003205 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003206 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003207 * Description: this is the main probe function used to
3208 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003209 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003210 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003212int stmmac_dvr_probe(struct device *device,
3213 struct plat_stmmacenet_data *plat_dat,
3214 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003215{
3216 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003217 struct net_device *ndev = NULL;
3218 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003220 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003221 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003222 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003223
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003224 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003225
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003226 priv = netdev_priv(ndev);
3227 priv->device = device;
3228 priv->dev = ndev;
3229
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003230 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003231 priv->pause = pause;
3232 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003233 priv->ioaddr = res->addr;
3234 priv->dev->base_addr = (unsigned long)res->addr;
3235
3236 priv->dev->irq = res->irq;
3237 priv->wol_irq = res->wol_irq;
3238 priv->lpi_irq = res->lpi_irq;
3239
3240 if (res->mac)
3241 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003242
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003243 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003244
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003245 /* Verify driver arguments */
3246 stmmac_verify_args();
3247
3248 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003249 * this needs to have multiple instances
3250 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003251 if ((phyaddr >= 0) && (phyaddr <= 31))
3252 priv->plat->phy_addr = phyaddr;
3253
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003254 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3255 if (IS_ERR(priv->stmmac_clk)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003256 netdev_warn(priv->dev, "%s: warning: cannot get CSR clock\n",
3257 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003258 /* If failed to obtain stmmac_clk and specific clk_csr value
3259 * is NOT passed from the platform, probe fail.
3260 */
3261 if (!priv->plat->clk_csr) {
3262 ret = PTR_ERR(priv->stmmac_clk);
3263 goto error_clk_get;
3264 } else {
3265 priv->stmmac_clk = NULL;
3266 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003267 }
3268 clk_prepare_enable(priv->stmmac_clk);
3269
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003270 priv->pclk = devm_clk_get(priv->device, "pclk");
3271 if (IS_ERR(priv->pclk)) {
3272 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3273 ret = -EPROBE_DEFER;
3274 goto error_pclk_get;
3275 }
3276 priv->pclk = NULL;
3277 }
3278 clk_prepare_enable(priv->pclk);
3279
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003280 priv->stmmac_rst = devm_reset_control_get(priv->device,
3281 STMMAC_RESOURCE_NAME);
3282 if (IS_ERR(priv->stmmac_rst)) {
3283 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3284 ret = -EPROBE_DEFER;
3285 goto error_hw_init;
3286 }
3287 dev_info(priv->device, "no reset control found\n");
3288 priv->stmmac_rst = NULL;
3289 }
3290 if (priv->stmmac_rst)
3291 reset_control_deassert(priv->stmmac_rst);
3292
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003293 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294 ret = stmmac_hw_init(priv);
3295 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003296 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003297
3298 ndev->netdev_ops = &stmmac_netdev_ops;
3299
3300 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3301 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003302
3303 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3304 ndev->hw_features |= NETIF_F_TSO;
3305 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003306 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003307 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003308 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3309 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310#ifdef STMMAC_VLAN_TAG_USED
3311 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003312 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003313#endif
3314 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3315
Jarod Wilson44770e12016-10-17 15:54:17 -04003316 /* MTU range: 46 - hw-specific max */
3317 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3318 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3319 ndev->max_mtu = JUMBO_LEN;
3320 else
3321 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3322 if (priv->plat->maxmtu < ndev->max_mtu)
3323 ndev->max_mtu = priv->plat->maxmtu;
3324
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003325 if (flow_ctrl)
3326 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3327
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003328 /* Rx Watchdog is available in the COREs newer than the 3.40.
3329 * In some case, for example on bugged HW this feature
3330 * has to be disable and this can be done by passing the
3331 * riwt_off field from the platform.
3332 */
3333 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3334 priv->use_riwt = 1;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003335 netdev_info(priv->dev, "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003336 }
3337
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003338 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003339
Vlad Lunguf8e96162010-11-29 22:52:52 +00003340 spin_lock_init(&priv->lock);
3341
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003342 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003344 netdev_err(priv->dev, "%s: ERROR %i registering the device\n",
3345 __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003346 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347 }
3348
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003349 /* If a specific clk_csr value is passed from the platform
3350 * this means that the CSR Clock Range selection cannot be
3351 * changed at run-time and it is fixed. Viceversa the driver'll try to
3352 * set the MDC clock dynamically according to the csr actual
3353 * clock input.
3354 */
3355 if (!priv->plat->clk_csr)
3356 stmmac_clk_csr_set(priv);
3357 else
3358 priv->clk_csr = priv->plat->clk_csr;
3359
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003360 stmmac_check_pcs_mode(priv);
3361
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003362 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3363 priv->hw->pcs != STMMAC_PCS_TBI &&
3364 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003365 /* MDIO bus Registration */
3366 ret = stmmac_mdio_register(ndev);
3367 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003368 netdev_err(priv->dev,
3369 "%s: MDIO bus (id: %d) registration failed",
3370 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003371 goto error_mdio_register;
3372 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003373 }
3374
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003375 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Viresh Kumar6a81c262012-07-30 14:39:41 -07003377error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003378 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003379error_netdev_register:
3380 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003381error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003382 clk_disable_unprepare(priv->pclk);
3383error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003384 clk_disable_unprepare(priv->stmmac_clk);
3385error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003386 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003388 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003389}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003390EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391
3392/**
3393 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003394 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003396 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003398int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003400 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003401 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003402
LABBE Corentin38ddc592016-11-16 20:09:39 +01003403 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003404
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003405 priv->hw->dma->stop_rx(priv->ioaddr);
3406 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003407
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003408 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003409 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003410 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003411 if (priv->stmmac_rst)
3412 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003413 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003414 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003415 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3416 priv->hw->pcs != STMMAC_PCS_TBI &&
3417 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003418 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419 free_netdev(ndev);
3420
3421 return 0;
3422}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003423EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003424
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003425/**
3426 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003427 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003428 * Description: this is the function to suspend the device and it is called
3429 * by the platform driver to stop the network queue, release the resources,
3430 * program the PMT register (for WoL), clean and release driver resources.
3431 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003432int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003434 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003435 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003436 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003438 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439 return 0;
3440
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003441 if (ndev->phydev)
3442 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003443
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003444 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003445
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003446 netif_device_detach(ndev);
3447 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003448
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003449 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003450
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003451 /* Stop TX/RX DMA */
3452 priv->hw->dma->stop_tx(priv->ioaddr);
3453 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003454
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003455 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003456 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003457 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003458 priv->irq_wake = 1;
3459 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003460 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003461 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003462 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003463 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003464 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003465 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003466 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003467
3468 priv->oldlink = 0;
3469 priv->speed = 0;
3470 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471 return 0;
3472}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003473EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003474
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003475/**
3476 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003477 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003478 * Description: when resume this function is invoked to setup the DMA and CORE
3479 * in a usable state.
3480 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003481int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003482{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003483 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003484 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003485 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003486
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003487 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003488 return 0;
3489
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003490 /* Power Down bit, into the PM register, is cleared
3491 * automatically as soon as a magic packet or a Wake-up frame
3492 * is received. Anyway, it's better to manually clear
3493 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003494 * from another devices (e.g. serial console).
3495 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003496 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003497 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003498 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003499 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003500 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003501 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003502 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003503 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003504 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003505 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003506 /* reset the phy so that it's ready */
3507 if (priv->mii)
3508 stmmac_mdio_reset(priv->mii);
3509 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003510
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003511 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003513 spin_lock_irqsave(&priv->lock, flags);
3514
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003515 priv->cur_rx = 0;
3516 priv->dirty_rx = 0;
3517 priv->dirty_tx = 0;
3518 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003519 /* reset private mss value to force mss context settings at
3520 * next tso xmit (only used for gmac4).
3521 */
3522 priv->mss = 0;
3523
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003524 stmmac_clear_descriptors(priv);
3525
Huacai Chenfe1319292014-12-19 22:38:18 +08003526 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003527 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003528 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003529
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530 napi_enable(&priv->napi);
3531
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003532 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003534 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003535
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003536 if (ndev->phydev)
3537 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003538
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539 return 0;
3540}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003541EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003542
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003543#ifndef MODULE
3544static int __init stmmac_cmdline_opt(char *str)
3545{
3546 char *opt;
3547
3548 if (!str || !*str)
3549 return -EINVAL;
3550 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003551 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003552 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003553 goto err;
3554 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003555 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003556 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003557 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003558 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003559 goto err;
3560 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003561 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003562 goto err;
3563 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003564 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003565 goto err;
3566 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003567 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003568 goto err;
3569 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003570 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003571 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003572 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003573 if (kstrtoint(opt + 10, 0, &eee_timer))
3574 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003575 } else if (!strncmp(opt, "chain_mode:", 11)) {
3576 if (kstrtoint(opt + 11, 0, &chain_mode))
3577 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003578 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003579 }
3580 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003581
3582err:
3583 pr_err("%s: ERROR broken module parameter conversion", __func__);
3584 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003585}
3586
3587__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003588#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003589
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003590static int __init stmmac_init(void)
3591{
3592#ifdef CONFIG_DEBUG_FS
3593 /* Create debugfs main directory if it doesn't exist yet */
3594 if (!stmmac_fs_dir) {
3595 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3596
3597 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3598 pr_err("ERROR %s, debugfs create directory failed\n",
3599 STMMAC_RESOURCE_NAME);
3600
3601 return -ENOMEM;
3602 }
3603 }
3604#endif
3605
3606 return 0;
3607}
3608
3609static void __exit stmmac_exit(void)
3610{
3611#ifdef CONFIG_DEBUG_FS
3612 debugfs_remove_recursive(stmmac_fs_dir);
3613#endif
3614}
3615
3616module_init(stmmac_init)
3617module_exit(stmmac_exit)
3618
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003619MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3620MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3621MODULE_LICENSE("GPL");