blob: b463769b93e5d354a63689aa4f5e8686d5e5c9bc [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_on(struct intel_dp *intel_dp);
96static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
98static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010099intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700101 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700102 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
104 switch (max_link_bw) {
105 case DP_LINK_BW_1_62:
106 case DP_LINK_BW_2_7:
107 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300108 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700109 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
110 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
111 max_link_bw = DP_LINK_BW_5_4;
112 else
113 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300114 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700115 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300116 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
117 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700118 max_link_bw = DP_LINK_BW_1_62;
119 break;
120 }
121 return max_link_bw;
122}
123
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400124/*
125 * The units on the numbers in the next two are... bizarre. Examples will
126 * make it clearer; this one parallels an example in the eDP spec.
127 *
128 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
129 *
130 * 270000 * 1 * 8 / 10 == 216000
131 *
132 * The actual data capacity of that configuration is 2.16Gbit/s, so the
133 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
134 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
135 * 119000. At 18bpp that's 2142000 kilobits per second.
136 *
137 * Thus the strange-looking division by 10 in intel_dp_link_required, to
138 * get the result in decakilobits instead of kilobits.
139 */
140
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141static int
Keith Packardc8982612012-01-25 08:16:25 -0800142intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400144 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145}
146
147static int
Dave Airliefe27d532010-06-30 11:46:17 +1000148intel_dp_max_data_rate(int max_link_clock, int max_lanes)
149{
150 return (max_link_clock * max_lanes * 8) / 10;
151}
152
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000153static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154intel_dp_mode_valid(struct drm_connector *connector,
155 struct drm_display_mode *mode)
156{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100157 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300158 struct intel_connector *intel_connector = to_intel_connector(connector);
159 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100160 int target_clock = mode->clock;
161 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162
Jani Nikuladd06f902012-10-19 14:51:50 +0300163 if (is_edp(intel_dp) && fixed_mode) {
164 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100165 return MODE_PANEL;
166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100168 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200169
170 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100171 }
172
Daniel Vetter36008362013-03-27 00:44:59 +0100173 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
174 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
175
176 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
177 mode_rate = intel_dp_link_required(target_clock, 18);
178
179 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200180 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181
182 if (mode->clock < 10000)
183 return MODE_CLOCK_LOW;
184
Daniel Vetter0af78a22012-05-23 11:30:55 +0200185 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
186 return MODE_H_ILLEGAL;
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188 return MODE_OK;
189}
190
191static uint32_t
192pack_aux(uint8_t *src, int src_bytes)
193{
194 int i;
195 uint32_t v = 0;
196
197 if (src_bytes > 4)
198 src_bytes = 4;
199 for (i = 0; i < src_bytes; i++)
200 v |= ((uint32_t) src[i]) << ((3-i) * 8);
201 return v;
202}
203
204static void
205unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
206{
207 int i;
208 if (dst_bytes > 4)
209 dst_bytes = 4;
210 for (i = 0; i < dst_bytes; i++)
211 dst[i] = src >> ((3-i) * 8);
212}
213
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700214/* hrawclock is 1/4 the FSB frequency */
215static int
216intel_hrawclk(struct drm_device *dev)
217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
219 uint32_t clkcfg;
220
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530221 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
222 if (IS_VALLEYVIEW(dev))
223 return 200;
224
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700225 clkcfg = I915_READ(CLKCFG);
226 switch (clkcfg & CLKCFG_FSB_MASK) {
227 case CLKCFG_FSB_400:
228 return 100;
229 case CLKCFG_FSB_533:
230 return 133;
231 case CLKCFG_FSB_667:
232 return 166;
233 case CLKCFG_FSB_800:
234 return 200;
235 case CLKCFG_FSB_1067:
236 return 266;
237 case CLKCFG_FSB_1333:
238 return 333;
239 /* these two are just a guess; one of them might be right */
240 case CLKCFG_FSB_1600:
241 case CLKCFG_FSB_1600_ALT:
242 return 400;
243 default:
244 return 133;
245 }
246}
247
Jani Nikulabf13e812013-09-06 07:40:05 +0300248static void
249intel_dp_init_panel_power_sequencer(struct drm_device *dev,
250 struct intel_dp *intel_dp,
251 struct edp_power_seq *out);
252static void
253intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
254 struct intel_dp *intel_dp,
255 struct edp_power_seq *out);
256
257static enum pipe
258vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
259{
260 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
261 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
262 struct drm_device *dev = intel_dig_port->base.base.dev;
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 enum port port = intel_dig_port->port;
265 enum pipe pipe;
266
267 /* modeset should have pipe */
268 if (crtc)
269 return to_intel_crtc(crtc)->pipe;
270
271 /* init time, try to find a pipe with this port selected */
272 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
273 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
274 PANEL_PORT_SELECT_MASK;
275 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
276 return pipe;
277 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
278 return pipe;
279 }
280
281 /* shrug */
282 return PIPE_A;
283}
284
285static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
286{
287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
288
289 if (HAS_PCH_SPLIT(dev))
290 return PCH_PP_CONTROL;
291 else
292 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
293}
294
295static u32 _pp_stat_reg(struct intel_dp *intel_dp)
296{
297 struct drm_device *dev = intel_dp_to_dev(intel_dp);
298
299 if (HAS_PCH_SPLIT(dev))
300 return PCH_PP_STATUS;
301 else
302 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
303}
304
Daniel Vetter4be73782014-01-17 14:39:48 +0100305static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Daniel Vetter4be73782014-01-17 14:39:48 +0100313static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700314{
Paulo Zanoni30add222012-10-26 19:05:45 -0200315 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700316 struct drm_i915_private *dev_priv = dev->dev_private;
317
Jani Nikulabf13e812013-09-06 07:40:05 +0300318 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700319}
320
Keith Packard9b984da2011-09-19 13:54:47 -0700321static void
322intel_dp_check_edp(struct intel_dp *intel_dp)
323{
Paulo Zanoni30add222012-10-26 19:05:45 -0200324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700326
Keith Packard9b984da2011-09-19 13:54:47 -0700327 if (!is_edp(intel_dp))
328 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700329
Daniel Vetter4be73782014-01-17 14:39:48 +0100330 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700331 WARN(1, "eDP powered off while attempting aux channel communication.\n");
332 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300333 I915_READ(_pp_stat_reg(intel_dp)),
334 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700335 }
336}
337
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100338static uint32_t
339intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
340{
341 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
342 struct drm_device *dev = intel_dig_port->base.base.dev;
343 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300344 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100345 uint32_t status;
346 bool done;
347
Daniel Vetteref04f002012-12-01 21:03:59 +0100348#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100349 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300350 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300351 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100352 else
353 done = wait_for_atomic(C, 10) == 0;
354 if (!done)
355 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
356 has_aux_irq);
357#undef C
358
359 return status;
360}
361
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000362static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
363{
364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
365 struct drm_device *dev = intel_dig_port->base.base.dev;
366
367 /*
368 * The clock divider is based off the hrawclk, and would like to run at
369 * 2MHz. So, take the hrawclk value and divide by 2 and use that
370 */
371 return index ? 0 : intel_hrawclk(dev) / 2;
372}
373
374static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
375{
376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
377 struct drm_device *dev = intel_dig_port->base.base.dev;
378
379 if (index)
380 return 0;
381
382 if (intel_dig_port->port == PORT_A) {
383 if (IS_GEN6(dev) || IS_GEN7(dev))
384 return 200; /* SNB & IVB eDP input clock at 400Mhz */
385 else
386 return 225; /* eDP input clock at 450Mhz */
387 } else {
388 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
389 }
390}
391
392static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300393{
394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
395 struct drm_device *dev = intel_dig_port->base.base.dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000398 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100399 if (index)
400 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300402 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
403 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100404 switch (index) {
405 case 0: return 63;
406 case 1: return 72;
407 default: return 0;
408 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000409 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100410 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300411 }
412}
413
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000414static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
415{
416 return index ? 0 : 100;
417}
418
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000419static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
420 bool has_aux_irq,
421 int send_bytes,
422 uint32_t aux_clock_divider)
423{
424 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
425 struct drm_device *dev = intel_dig_port->base.base.dev;
426 uint32_t precharge, timeout;
427
428 if (IS_GEN6(dev))
429 precharge = 3;
430 else
431 precharge = 5;
432
433 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
434 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
435 else
436 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
437
438 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000439 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000440 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000441 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000442 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000443 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000444 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
445 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000446 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000447}
448
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100450intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 uint8_t *send, int send_bytes,
452 uint8_t *recv, int recv_size)
453{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200454 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
455 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700456 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300457 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100460 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000462 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100463 bool has_aux_irq = HAS_AUX_IRQ(dev);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
465 /* dp aux is extremely sensitive to irq latency, hence request the
466 * lowest possible wakeup latency and so prevent the cpu from going into
467 * deep sleep states.
468 */
469 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700470
Keith Packard9b984da2011-09-19 13:54:47 -0700471 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800472
Paulo Zanonic67a4702013-08-19 13:18:09 -0300473 intel_aux_display_runtime_get(dev_priv);
474
Jesse Barnes11bee432011-08-01 15:02:20 -0700475 /* Try to wait for any previous AUX channel activity */
476 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100477 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700478 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
479 break;
480 msleep(1);
481 }
482
483 if (try == 3) {
484 WARN(1, "dp_aux_ch not started status 0x%08x\n",
485 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100488 }
489
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300490 /* Only 5 data registers! */
491 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
492 ret = -E2BIG;
493 goto out;
494 }
495
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000496 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000497 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
498 has_aux_irq,
499 send_bytes,
500 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000501
Chris Wilsonbc866252013-07-21 16:00:03 +0100502 /* Must try at least 3 times according to DP spec */
503 for (try = 0; try < 5; try++) {
504 /* Load the send data into the aux channel data registers */
505 for (i = 0; i < send_bytes; i += 4)
506 I915_WRITE(ch_data + i,
507 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400508
Chris Wilsonbc866252013-07-21 16:00:03 +0100509 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000510 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100511
Chris Wilsonbc866252013-07-21 16:00:03 +0100512 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400513
Chris Wilsonbc866252013-07-21 16:00:03 +0100514 /* Clear done status and any errors */
515 I915_WRITE(ch_ctl,
516 status |
517 DP_AUX_CH_CTL_DONE |
518 DP_AUX_CH_CTL_TIME_OUT_ERROR |
519 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400520
Chris Wilsonbc866252013-07-21 16:00:03 +0100521 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
522 DP_AUX_CH_CTL_RECEIVE_ERROR))
523 continue;
524 if (status & DP_AUX_CH_CTL_DONE)
525 break;
526 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100527 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 break;
529 }
530
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700532 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100533 ret = -EBUSY;
534 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 }
536
537 /* Check for timeout or receive error.
538 * Timeouts occur when the sink is not connected
539 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700540 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700541 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100542 ret = -EIO;
543 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700544 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700545
546 /* Timeouts occur when the device isn't connected, so they're
547 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700548 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800549 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100550 ret = -ETIMEDOUT;
551 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552 }
553
554 /* Unload any bytes sent back from the other side */
555 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
556 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700557 if (recv_bytes > recv_size)
558 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400559
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100560 for (i = 0; i < recv_bytes; i += 4)
561 unpack_aux(I915_READ(ch_data + i),
562 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100564 ret = recv_bytes;
565out:
566 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300567 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100568
569 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570}
571
572/* Write data to the aux channel in native mode */
573static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100574intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575 uint16_t address, uint8_t *send, int send_bytes)
576{
577 int ret;
578 uint8_t msg[20];
579 int msg_bytes;
580 uint8_t ack;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200581 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700582
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300583 if (WARN_ON(send_bytes > 16))
584 return -E2BIG;
585
Keith Packard9b984da2011-09-19 13:54:47 -0700586 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100587 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700588 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800589 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700590 msg[3] = send_bytes - 1;
591 memcpy(&msg[4], send, send_bytes);
592 msg_bytes = send_bytes + 4;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200593 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100594 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700595 if (ret < 0)
596 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100597 ack >>= 4;
598 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200599 return send_bytes;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100600 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200601 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700603 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200605
606 DRM_ERROR("too many retries, giving up\n");
607 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608}
609
610/* Write a single byte to the aux channel in native mode */
611static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100612intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613 uint16_t address, uint8_t byte)
614{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700616}
617
618/* read bytes from a native aux channel */
619static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100620intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621 uint16_t address, uint8_t *recv, int recv_bytes)
622{
623 uint8_t msg[4];
624 int msg_bytes;
625 uint8_t reply[20];
626 int reply_bytes;
627 uint8_t ack;
628 int ret;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200629 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700630
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300631 if (WARN_ON(recv_bytes > 19))
632 return -E2BIG;
633
Keith Packard9b984da2011-09-19 13:54:47 -0700634 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100635 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 msg[1] = address >> 8;
637 msg[2] = address & 0xff;
638 msg[3] = recv_bytes - 1;
639
640 msg_bytes = 4;
641 reply_bytes = recv_bytes + 1;
642
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200643 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100644 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700645 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700646 if (ret == 0)
647 return -EPROTO;
648 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100650 ack = reply[0] >> 4;
651 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652 memcpy(recv, reply + 1, ret - 1);
653 return ret - 1;
654 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100655 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200656 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700657 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700658 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200660
661 DRM_ERROR("too many retries, giving up\n");
662 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663}
664
665static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000666intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
667 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668{
Dave Airlieab2c0672009-12-04 10:55:24 +1000669 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 struct intel_dp *intel_dp = container_of(adapter,
671 struct intel_dp,
672 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000673 uint16_t address = algo_data->address;
674 uint8_t msg[5];
675 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000676 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000677 int msg_bytes;
678 int reply_bytes;
679 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680
Daniel Vetter4be73782014-01-17 14:39:48 +0100681 edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700682 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000683 /* Set up the command byte */
684 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100685 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000686 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100687 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000688
689 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100690 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000691
692 msg[1] = address >> 8;
693 msg[2] = address;
694
695 switch (mode) {
696 case MODE_I2C_WRITE:
697 msg[3] = 0;
698 msg[4] = write_byte;
699 msg_bytes = 5;
700 reply_bytes = 1;
701 break;
702 case MODE_I2C_READ:
703 msg[3] = 0;
704 msg_bytes = 4;
705 reply_bytes = 2;
706 break;
707 default:
708 msg_bytes = 3;
709 reply_bytes = 1;
710 break;
711 }
712
Jani Nikula58c67ce2013-09-20 16:42:14 +0300713 /*
714 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
715 * required to retry at least seven times upon receiving AUX_DEFER
716 * before giving up the AUX transaction.
717 */
718 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000719 ret = intel_dp_aux_ch(intel_dp,
720 msg, msg_bytes,
721 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000723 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200724 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000725 }
David Flynn8316f332010-12-08 16:10:21 +0000726
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100727 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
728 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000729 /* I2C-over-AUX Reply field is only valid
730 * when paired with AUX ACK.
731 */
732 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100733 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000734 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200735 ret = -EREMOTEIO;
736 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100737 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300738 /*
739 * For now, just give more slack to branch devices. We
740 * could check the DPCD for I2C bit rate capabilities,
741 * and if available, adjust the interval. We could also
742 * be more careful with DP-to-Legacy adapters where a
743 * long legacy cable may force very low I2C bit rates.
744 */
745 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
746 DP_DWN_STRM_PORT_PRESENT)
747 usleep_range(500, 600);
748 else
749 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000750 continue;
751 default:
752 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
753 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200754 ret = -EREMOTEIO;
755 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000756 }
757
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100758 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
759 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000760 if (mode == MODE_I2C_READ) {
761 *read_byte = reply[1];
762 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200763 ret = reply_bytes - 1;
764 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100765 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000766 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200767 ret = -EREMOTEIO;
768 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100769 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000770 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000771 udelay(100);
772 break;
773 default:
David Flynn8316f332010-12-08 16:10:21 +0000774 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200775 ret = -EREMOTEIO;
776 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000777 }
778 }
David Flynn8316f332010-12-08 16:10:21 +0000779
780 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200781 ret = -EREMOTEIO;
782
783out:
Daniel Vetter4be73782014-01-17 14:39:48 +0100784 edp_panel_vdd_off(intel_dp, false);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200785 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786}
787
Imre Deak80f65de2014-02-11 17:12:49 +0200788static void
789intel_dp_connector_unregister(struct intel_connector *intel_connector)
790{
791 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
792
793 sysfs_remove_link(&intel_connector->base.kdev->kobj,
794 intel_dp->adapter.dev.kobj.name);
795 intel_connector_unregister(intel_connector);
796}
797
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100799intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800800 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801{
Keith Packard0b5c5412011-09-28 16:41:05 -0700802 int ret;
803
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800804 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100805 intel_dp->algo.running = false;
806 intel_dp->algo.address = 0;
807 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808
Akshay Joshi0206e352011-08-16 15:34:10 -0400809 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100810 intel_dp->adapter.owner = THIS_MODULE;
811 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400812 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100813 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
814 intel_dp->adapter.algo_data = &intel_dp->algo;
Imre Deak80f65de2014-02-11 17:12:49 +0200815 intel_dp->adapter.dev.parent = intel_connector->base.dev->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100816
Keith Packard0b5c5412011-09-28 16:41:05 -0700817 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Imre Deak80f65de2014-02-11 17:12:49 +0200818 if (ret < 0)
819 return ret;
820
821 ret = sysfs_create_link(&intel_connector->base.kdev->kobj,
822 &intel_dp->adapter.dev.kobj,
823 intel_dp->adapter.dev.kobj.name);
824
825 if (ret < 0)
826 i2c_del_adapter(&intel_dp->adapter);
827
Keith Packard0b5c5412011-09-28 16:41:05 -0700828 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700829}
830
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200831static void
832intel_dp_set_clock(struct intel_encoder *encoder,
833 struct intel_crtc_config *pipe_config, int link_bw)
834{
835 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800836 const struct dp_link_dpll *divisor = NULL;
837 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200838
839 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800840 divisor = gen4_dpll;
841 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200842 } else if (IS_HASWELL(dev)) {
843 /* Haswell has special-purpose DP DDI clocks. */
844 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800845 divisor = pch_dpll;
846 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200847 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800848 divisor = vlv_dpll;
849 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200850 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800851
852 if (divisor && count) {
853 for (i = 0; i < count; i++) {
854 if (link_bw == divisor[i].link_bw) {
855 pipe_config->dpll = divisor[i].dpll;
856 pipe_config->clock_set = true;
857 break;
858 }
859 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200860 }
861}
862
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200863bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100864intel_dp_compute_config(struct intel_encoder *encoder,
865 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700866{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100867 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100868 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100869 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100870 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300871 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700872 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300873 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200875 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700876 /* Conveniently, the link BW constants become indices with a shift...*/
877 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200878 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700879 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200880 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Imre Deakbc7d38a2013-05-16 14:40:36 +0300882 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100883 pipe_config->has_pch_encoder = true;
884
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200885 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886
Jani Nikuladd06f902012-10-19 14:51:50 +0300887 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
888 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
889 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700890 if (!HAS_PCH_SPLIT(dev))
891 intel_gmch_panel_fitting(intel_crtc, pipe_config,
892 intel_connector->panel.fitting_mode);
893 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700894 intel_pch_panel_fitting(intel_crtc, pipe_config,
895 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100896 }
897
Daniel Vettercb1793c2012-06-04 18:39:21 +0200898 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200899 return false;
900
Daniel Vetter083f9562012-04-20 20:23:49 +0200901 DRM_DEBUG_KMS("DP link computation with max lane count %i "
902 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100903 max_lane_count, bws[max_clock],
904 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200905
Daniel Vetter36008362013-03-27 00:44:59 +0100906 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
907 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200908 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300909 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
910 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300911 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
912 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300913 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300914 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200915
Daniel Vetter36008362013-03-27 00:44:59 +0100916 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100917 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
918 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200919
Daniel Vetter38aecea2014-03-03 11:18:10 +0100920 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
921 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100922 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
923 link_avail = intel_dp_max_data_rate(link_clock,
924 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200925
Daniel Vetter36008362013-03-27 00:44:59 +0100926 if (mode_rate <= link_avail) {
927 goto found;
928 }
929 }
930 }
931 }
932
933 return false;
934
935found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200936 if (intel_dp->color_range_auto) {
937 /*
938 * See:
939 * CEA-861-E - 5.1 Default Encoding Parameters
940 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
941 */
Thierry Reding18316c82012-12-20 15:41:44 +0100942 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200943 intel_dp->color_range = DP_COLOR_RANGE_16_235;
944 else
945 intel_dp->color_range = 0;
946 }
947
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200948 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100949 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200950
Daniel Vetter36008362013-03-27 00:44:59 +0100951 intel_dp->link_bw = bws[clock];
952 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200953 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200954 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200955
Daniel Vetter36008362013-03-27 00:44:59 +0100956 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
957 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200958 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100959 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
960 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200962 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100963 adjusted_mode->crtc_clock,
964 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200965 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200967 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
968
Daniel Vetter36008362013-03-27 00:44:59 +0100969 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970}
971
Daniel Vetter7c62a162013-06-01 17:16:20 +0200972static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100973{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200974 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
975 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
976 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100977 struct drm_i915_private *dev_priv = dev->dev_private;
978 u32 dpa_ctl;
979
Daniel Vetterff9a6752013-06-01 17:16:21 +0200980 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100981 dpa_ctl = I915_READ(DP_A);
982 dpa_ctl &= ~DP_PLL_FREQ_MASK;
983
Daniel Vetterff9a6752013-06-01 17:16:21 +0200984 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100985 /* For a long time we've carried around a ILK-DevA w/a for the
986 * 160MHz clock. If we're really unlucky, it's still required.
987 */
988 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100989 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200990 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100991 } else {
992 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200993 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100994 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100995
Daniel Vetterea9b6002012-11-29 15:59:31 +0100996 I915_WRITE(DP_A, dpa_ctl);
997
998 POSTING_READ(DP_A);
999 udelay(500);
1000}
1001
Daniel Vetterb934223d2013-07-21 21:37:05 +02001002static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001004 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001005 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001006 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001007 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001008 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1009 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010
Keith Packard417e8222011-11-01 19:54:11 -07001011 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001012 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001013 *
1014 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001015 * SNB CPU
1016 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001017 * CPT PCH
1018 *
1019 * IBX PCH and CPU are the same for almost everything,
1020 * except that the CPU DP PLL is configured in this
1021 * register
1022 *
1023 * CPT PCH is quite different, having many bits moved
1024 * to the TRANS_DP_CTL register instead. That
1025 * configuration happens (oddly) in ironlake_pch_enable
1026 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001027
Keith Packard417e8222011-11-01 19:54:11 -07001028 /* Preserve the BIOS-computed detected bit. This is
1029 * supposed to be read-only.
1030 */
1031 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001032
Keith Packard417e8222011-11-01 19:54:11 -07001033 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001034 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001035 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Wu Fengguange0dac652011-09-05 14:25:34 +08001037 if (intel_dp->has_audio) {
1038 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001039 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001040 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001041 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001042 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001043
Keith Packard417e8222011-11-01 19:54:11 -07001044 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001045
Imre Deakbc7d38a2013-05-16 14:40:36 +03001046 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001047 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1048 intel_dp->DP |= DP_SYNC_HS_HIGH;
1049 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1050 intel_dp->DP |= DP_SYNC_VS_HIGH;
1051 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1052
Jani Nikula6aba5b62013-10-04 15:08:10 +03001053 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001054 intel_dp->DP |= DP_ENHANCED_FRAMING;
1055
Daniel Vetter7c62a162013-06-01 17:16:20 +02001056 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001057 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001058 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001059 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001060
1061 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1062 intel_dp->DP |= DP_SYNC_HS_HIGH;
1063 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1064 intel_dp->DP |= DP_SYNC_VS_HIGH;
1065 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1066
Jani Nikula6aba5b62013-10-04 15:08:10 +03001067 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001068 intel_dp->DP |= DP_ENHANCED_FRAMING;
1069
Daniel Vetter7c62a162013-06-01 17:16:20 +02001070 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001071 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001072 } else {
1073 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001074 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001075
Imre Deakbc7d38a2013-05-16 14:40:36 +03001076 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001077 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001078}
1079
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001080#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1081#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001082
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001083#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1084#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001085
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001086#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1087#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001088
Daniel Vetter4be73782014-01-17 14:39:48 +01001089static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001090 u32 mask,
1091 u32 value)
1092{
Paulo Zanoni30add222012-10-26 19:05:45 -02001093 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001094 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 u32 pp_stat_reg, pp_ctrl_reg;
1096
Jani Nikulabf13e812013-09-06 07:40:05 +03001097 pp_stat_reg = _pp_stat_reg(intel_dp);
1098 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001099
1100 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001101 mask, value,
1102 I915_READ(pp_stat_reg),
1103 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001104
Jesse Barnes453c5422013-03-28 09:55:41 -07001105 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001106 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001107 I915_READ(pp_stat_reg),
1108 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001109 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001110
1111 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001112}
1113
Daniel Vetter4be73782014-01-17 14:39:48 +01001114static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001115{
1116 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001117 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001118}
1119
Daniel Vetter4be73782014-01-17 14:39:48 +01001120static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001121{
Keith Packardbd943152011-09-18 23:09:52 -07001122 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001123 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001124}
Keith Packardbd943152011-09-18 23:09:52 -07001125
Daniel Vetter4be73782014-01-17 14:39:48 +01001126static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001127{
1128 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001129
1130 /* When we disable the VDD override bit last we have to do the manual
1131 * wait. */
1132 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1133 intel_dp->panel_power_cycle_delay);
1134
Daniel Vetter4be73782014-01-17 14:39:48 +01001135 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001136}
Keith Packardbd943152011-09-18 23:09:52 -07001137
Daniel Vetter4be73782014-01-17 14:39:48 +01001138static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001139{
1140 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1141 intel_dp->backlight_on_delay);
1142}
1143
Daniel Vetter4be73782014-01-17 14:39:48 +01001144static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001145{
1146 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1147 intel_dp->backlight_off_delay);
1148}
Keith Packard99ea7122011-11-01 19:57:50 -07001149
Keith Packard832dd3c2011-11-01 19:34:06 -07001150/* Read the current pp_control value, unlocking the register if it
1151 * is locked
1152 */
1153
Jesse Barnes453c5422013-03-28 09:55:41 -07001154static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001155{
Jesse Barnes453c5422013-03-28 09:55:41 -07001156 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1157 struct drm_i915_private *dev_priv = dev->dev_private;
1158 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001159
Jani Nikulabf13e812013-09-06 07:40:05 +03001160 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001161 control &= ~PANEL_UNLOCK_MASK;
1162 control |= PANEL_UNLOCK_REGS;
1163 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001164}
1165
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001166static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001167{
Paulo Zanoni30add222012-10-26 19:05:45 -02001168 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001169 struct drm_i915_private *dev_priv = dev->dev_private;
1170 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001171 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001172 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001173
Keith Packard97af61f572011-09-28 16:23:51 -07001174 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001175 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001176
1177 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001178
Daniel Vetter4be73782014-01-17 14:39:48 +01001179 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001180 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001181
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001182 intel_runtime_pm_get(dev_priv);
1183
Paulo Zanonib0665d52013-10-30 19:50:27 -02001184 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001185
Daniel Vetter4be73782014-01-17 14:39:48 +01001186 if (!edp_have_panel_power(intel_dp))
1187 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001188
Jesse Barnes453c5422013-03-28 09:55:41 -07001189 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001190 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001191
Jani Nikulabf13e812013-09-06 07:40:05 +03001192 pp_stat_reg = _pp_stat_reg(intel_dp);
1193 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001194
1195 I915_WRITE(pp_ctrl_reg, pp);
1196 POSTING_READ(pp_ctrl_reg);
1197 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1198 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001199 /*
1200 * If the panel wasn't on, delay before accessing aux channel
1201 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001202 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001203 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001204 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001205 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001206
1207 return need_to_disable;
1208}
1209
1210static void edp_panel_vdd_on(struct intel_dp *intel_dp)
1211{
1212 if (is_edp(intel_dp)) {
1213 bool vdd = _edp_panel_vdd_on(intel_dp);
1214
1215 WARN(!vdd, "eDP VDD already requested on\n");
1216 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001217}
1218
Daniel Vetter4be73782014-01-17 14:39:48 +01001219static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001220{
Paulo Zanoni30add222012-10-26 19:05:45 -02001221 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001224 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001225
Daniel Vettera0e99e62012-12-02 01:05:46 +01001226 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1227
Daniel Vetter4be73782014-01-17 14:39:48 +01001228 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001229 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1230
Jesse Barnes453c5422013-03-28 09:55:41 -07001231 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001232 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001233
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001234 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1235 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001236
1237 I915_WRITE(pp_ctrl_reg, pp);
1238 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001239
Keith Packardbd943152011-09-18 23:09:52 -07001240 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001241 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1242 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001243
1244 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001245 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001246
1247 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001248 }
1249}
1250
Daniel Vetter4be73782014-01-17 14:39:48 +01001251static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001252{
1253 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1254 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001255 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001256
Keith Packard627f7672011-10-31 11:30:10 -07001257 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001258 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001259 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001260}
1261
Daniel Vetter4be73782014-01-17 14:39:48 +01001262static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001263{
Keith Packard97af61f572011-09-28 16:23:51 -07001264 if (!is_edp(intel_dp))
1265 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001266
Keith Packardbd943152011-09-18 23:09:52 -07001267 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001268
Keith Packardbd943152011-09-18 23:09:52 -07001269 intel_dp->want_panel_vdd = false;
1270
1271 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001272 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001273 } else {
1274 /*
1275 * Queue the timer to fire a long
1276 * time from now (relative to the power down delay)
1277 * to keep the panel power up across a sequence of operations
1278 */
1279 schedule_delayed_work(&intel_dp->panel_vdd_work,
1280 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1281 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001282}
1283
Daniel Vetter4be73782014-01-17 14:39:48 +01001284void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001285{
Paulo Zanoni30add222012-10-26 19:05:45 -02001286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001287 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001288 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001289 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001290
Keith Packard97af61f572011-09-28 16:23:51 -07001291 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001292 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001293
1294 DRM_DEBUG_KMS("Turn eDP power on\n");
1295
Daniel Vetter4be73782014-01-17 14:39:48 +01001296 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001297 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001298 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001299 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001300
Daniel Vetter4be73782014-01-17 14:39:48 +01001301 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001302
Jani Nikulabf13e812013-09-06 07:40:05 +03001303 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001304 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001305 if (IS_GEN5(dev)) {
1306 /* ILK workaround: disable reset around power sequence */
1307 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001308 I915_WRITE(pp_ctrl_reg, pp);
1309 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001310 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001311
Keith Packard1c0ae802011-09-19 13:59:29 -07001312 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001313 if (!IS_GEN5(dev))
1314 pp |= PANEL_POWER_RESET;
1315
Jesse Barnes453c5422013-03-28 09:55:41 -07001316 I915_WRITE(pp_ctrl_reg, pp);
1317 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001320 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001321
Keith Packard05ce1a42011-09-29 16:33:01 -07001322 if (IS_GEN5(dev)) {
1323 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001324 I915_WRITE(pp_ctrl_reg, pp);
1325 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001326 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001327}
1328
Daniel Vetter4be73782014-01-17 14:39:48 +01001329void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001330{
Paulo Zanoni30add222012-10-26 19:05:45 -02001331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001332 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001333 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001334 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001335
Keith Packard97af61f572011-09-28 16:23:51 -07001336 if (!is_edp(intel_dp))
1337 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001338
Keith Packard99ea7122011-11-01 19:57:50 -07001339 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001340
Daniel Vetter4be73782014-01-17 14:39:48 +01001341 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001342
Jesse Barnes453c5422013-03-28 09:55:41 -07001343 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001344 /* We need to switch off panel power _and_ force vdd, for otherwise some
1345 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001346 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1347 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001348
Jani Nikulabf13e812013-09-06 07:40:05 +03001349 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001350
1351 I915_WRITE(pp_ctrl_reg, pp);
1352 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001353
Paulo Zanonidce56b32013-12-19 14:29:40 -02001354 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001355 wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001356}
1357
Daniel Vetter4be73782014-01-17 14:39:48 +01001358void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001359{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001360 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1361 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001362 struct drm_i915_private *dev_priv = dev->dev_private;
1363 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001364 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001365
Keith Packardf01eca22011-09-28 16:48:10 -07001366 if (!is_edp(intel_dp))
1367 return;
1368
Zhao Yakui28c97732009-10-09 11:39:41 +08001369 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001370 /*
1371 * If we enable the backlight right away following a panel power
1372 * on, we may see slight flicker as the panel syncs with the eDP
1373 * link. So delay a bit to make sure the image is solid before
1374 * allowing it to appear.
1375 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001376 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001377 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001378 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001379
Jani Nikulabf13e812013-09-06 07:40:05 +03001380 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001381
1382 I915_WRITE(pp_ctrl_reg, pp);
1383 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001384
Jesse Barnes752aa882013-10-31 18:55:49 +02001385 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001386}
1387
Daniel Vetter4be73782014-01-17 14:39:48 +01001388void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001389{
Paulo Zanoni30add222012-10-26 19:05:45 -02001390 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001391 struct drm_i915_private *dev_priv = dev->dev_private;
1392 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001393 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001394
Keith Packardf01eca22011-09-28 16:48:10 -07001395 if (!is_edp(intel_dp))
1396 return;
1397
Jesse Barnes752aa882013-10-31 18:55:49 +02001398 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001399
Zhao Yakui28c97732009-10-09 11:39:41 +08001400 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001401 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001402 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001403
Jani Nikulabf13e812013-09-06 07:40:05 +03001404 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001405
1406 I915_WRITE(pp_ctrl_reg, pp);
1407 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001408 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001409}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001410
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001411static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001412{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001413 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1414 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1415 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001416 struct drm_i915_private *dev_priv = dev->dev_private;
1417 u32 dpa_ctl;
1418
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001419 assert_pipe_disabled(dev_priv,
1420 to_intel_crtc(crtc)->pipe);
1421
Jesse Barnesd240f202010-08-13 15:43:26 -07001422 DRM_DEBUG_KMS("\n");
1423 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001424 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1425 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1426
1427 /* We don't adjust intel_dp->DP while tearing down the link, to
1428 * facilitate link retraining (e.g. after hotplug). Hence clear all
1429 * enable bits here to ensure that we don't enable too much. */
1430 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1431 intel_dp->DP |= DP_PLL_ENABLE;
1432 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001433 POSTING_READ(DP_A);
1434 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001435}
1436
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001437static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001438{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1440 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1441 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 u32 dpa_ctl;
1444
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001445 assert_pipe_disabled(dev_priv,
1446 to_intel_crtc(crtc)->pipe);
1447
Jesse Barnesd240f202010-08-13 15:43:26 -07001448 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001449 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1450 "dp pll off, should be on\n");
1451 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1452
1453 /* We can't rely on the value tracked for the DP register in
1454 * intel_dp->DP because link_down must not change that (otherwise link
1455 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001456 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001457 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001458 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001459 udelay(200);
1460}
1461
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001462/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001463void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001464{
1465 int ret, i;
1466
1467 /* Should have a valid DPCD by this point */
1468 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1469 return;
1470
1471 if (mode != DRM_MODE_DPMS_ON) {
1472 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1473 DP_SET_POWER_D3);
1474 if (ret != 1)
1475 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1476 } else {
1477 /*
1478 * When turning on, we need to retry for 1ms to give the sink
1479 * time to wake up.
1480 */
1481 for (i = 0; i < 3; i++) {
1482 ret = intel_dp_aux_native_write_1(intel_dp,
1483 DP_SET_POWER,
1484 DP_SET_POWER_D0);
1485 if (ret == 1)
1486 break;
1487 msleep(1);
1488 }
1489 }
1490}
1491
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001492static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1493 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001494{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001495 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001496 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001497 struct drm_device *dev = encoder->base.dev;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001499 enum intel_display_power_domain power_domain;
1500 u32 tmp;
1501
1502 power_domain = intel_display_port_power_domain(encoder);
1503 if (!intel_display_power_enabled(dev_priv, power_domain))
1504 return false;
1505
1506 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001507
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001508 if (!(tmp & DP_PORT_EN))
1509 return false;
1510
Imre Deakbc7d38a2013-05-16 14:40:36 +03001511 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001512 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001513 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001514 *pipe = PORT_TO_PIPE(tmp);
1515 } else {
1516 u32 trans_sel;
1517 u32 trans_dp;
1518 int i;
1519
1520 switch (intel_dp->output_reg) {
1521 case PCH_DP_B:
1522 trans_sel = TRANS_DP_PORT_SEL_B;
1523 break;
1524 case PCH_DP_C:
1525 trans_sel = TRANS_DP_PORT_SEL_C;
1526 break;
1527 case PCH_DP_D:
1528 trans_sel = TRANS_DP_PORT_SEL_D;
1529 break;
1530 default:
1531 return true;
1532 }
1533
1534 for_each_pipe(i) {
1535 trans_dp = I915_READ(TRANS_DP_CTL(i));
1536 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1537 *pipe = i;
1538 return true;
1539 }
1540 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001541
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001542 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1543 intel_dp->output_reg);
1544 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001545
1546 return true;
1547}
1548
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001549static void intel_dp_get_config(struct intel_encoder *encoder,
1550 struct intel_crtc_config *pipe_config)
1551{
1552 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001553 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001554 struct drm_device *dev = encoder->base.dev;
1555 struct drm_i915_private *dev_priv = dev->dev_private;
1556 enum port port = dp_to_dig_port(intel_dp)->port;
1557 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001558 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001559
Xiong Zhang63000ef2013-06-28 12:59:06 +08001560 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1561 tmp = I915_READ(intel_dp->output_reg);
1562 if (tmp & DP_SYNC_HS_HIGH)
1563 flags |= DRM_MODE_FLAG_PHSYNC;
1564 else
1565 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001566
Xiong Zhang63000ef2013-06-28 12:59:06 +08001567 if (tmp & DP_SYNC_VS_HIGH)
1568 flags |= DRM_MODE_FLAG_PVSYNC;
1569 else
1570 flags |= DRM_MODE_FLAG_NVSYNC;
1571 } else {
1572 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1573 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1574 flags |= DRM_MODE_FLAG_PHSYNC;
1575 else
1576 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001577
Xiong Zhang63000ef2013-06-28 12:59:06 +08001578 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1579 flags |= DRM_MODE_FLAG_PVSYNC;
1580 else
1581 flags |= DRM_MODE_FLAG_NVSYNC;
1582 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001583
1584 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001585
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001586 pipe_config->has_dp_encoder = true;
1587
1588 intel_dp_get_m_n(crtc, pipe_config);
1589
Ville Syrjälä18442d02013-09-13 16:00:08 +03001590 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001591 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1592 pipe_config->port_clock = 162000;
1593 else
1594 pipe_config->port_clock = 270000;
1595 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001596
1597 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1598 &pipe_config->dp_m_n);
1599
1600 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1601 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1602
Damien Lespiau241bfc32013-09-25 16:45:37 +01001603 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001604
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001605 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1606 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1607 /*
1608 * This is a big fat ugly hack.
1609 *
1610 * Some machines in UEFI boot mode provide us a VBT that has 18
1611 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1612 * unknown we fail to light up. Yet the same BIOS boots up with
1613 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1614 * max, not what it tells us to use.
1615 *
1616 * Note: This will still be broken if the eDP panel is not lit
1617 * up by the BIOS, and thus we can't get the mode at module
1618 * load.
1619 */
1620 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1621 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1622 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1623 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001624}
1625
Rodrigo Vivia031d702013-10-03 16:15:06 -03001626static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001627{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001628 struct drm_i915_private *dev_priv = dev->dev_private;
1629
1630 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001631}
1632
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001633static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636
Ben Widawsky18b59922013-09-20 09:35:30 -07001637 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001638 return false;
1639
Ben Widawsky18b59922013-09-20 09:35:30 -07001640 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001641}
1642
1643static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1644 struct edp_vsc_psr *vsc_psr)
1645{
1646 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1647 struct drm_device *dev = dig_port->base.base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1650 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1651 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1652 uint32_t *data = (uint32_t *) vsc_psr;
1653 unsigned int i;
1654
1655 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1656 the video DIP being updated before program video DIP data buffer
1657 registers for DIP being updated. */
1658 I915_WRITE(ctl_reg, 0);
1659 POSTING_READ(ctl_reg);
1660
1661 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1662 if (i < sizeof(struct edp_vsc_psr))
1663 I915_WRITE(data_reg + i, *data++);
1664 else
1665 I915_WRITE(data_reg + i, 0);
1666 }
1667
1668 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1669 POSTING_READ(ctl_reg);
1670}
1671
1672static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1673{
1674 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676 struct edp_vsc_psr psr_vsc;
1677
1678 if (intel_dp->psr_setup_done)
1679 return;
1680
1681 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1682 memset(&psr_vsc, 0, sizeof(psr_vsc));
1683 psr_vsc.sdp_header.HB0 = 0;
1684 psr_vsc.sdp_header.HB1 = 0x7;
1685 psr_vsc.sdp_header.HB2 = 0x2;
1686 psr_vsc.sdp_header.HB3 = 0x8;
1687 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1688
1689 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001690 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001691 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001692
1693 intel_dp->psr_setup_done = true;
1694}
1695
1696static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1697{
1698 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1699 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001700 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001701 int precharge = 0x3;
1702 int msg_size = 5; /* Header(4) + Message(1) */
1703
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001704 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1705
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706 /* Enable PSR in sink */
1707 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1708 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1709 DP_PSR_ENABLE &
1710 ~DP_PSR_MAIN_LINK_ACTIVE);
1711 else
1712 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1713 DP_PSR_ENABLE |
1714 DP_PSR_MAIN_LINK_ACTIVE);
1715
1716 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001717 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1718 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1719 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001720 DP_AUX_CH_CTL_TIME_OUT_400us |
1721 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1722 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1723 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1724}
1725
1726static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1727{
1728 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1729 struct drm_i915_private *dev_priv = dev->dev_private;
1730 uint32_t max_sleep_time = 0x1f;
1731 uint32_t idle_frames = 1;
1732 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001733 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001734
1735 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1736 val |= EDP_PSR_LINK_STANDBY;
1737 val |= EDP_PSR_TP2_TP3_TIME_0us;
1738 val |= EDP_PSR_TP1_TIME_0us;
1739 val |= EDP_PSR_SKIP_AUX_EXIT;
1740 } else
1741 val |= EDP_PSR_LINK_DISABLE;
1742
Ben Widawsky18b59922013-09-20 09:35:30 -07001743 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001744 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1746 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1747 EDP_PSR_ENABLE);
1748}
1749
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001750static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1751{
1752 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1753 struct drm_device *dev = dig_port->base.base.dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct drm_crtc *crtc = dig_port->base.base.crtc;
1756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1757 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1758 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1759
Rodrigo Vivia031d702013-10-03 16:15:06 -03001760 dev_priv->psr.source_ok = false;
1761
Ben Widawsky18b59922013-09-20 09:35:30 -07001762 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001763 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001764 return false;
1765 }
1766
1767 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1768 (dig_port->port != PORT_A)) {
1769 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001770 return false;
1771 }
1772
Jani Nikulad330a952014-01-21 11:24:25 +02001773 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001774 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001775 return false;
1776 }
1777
Chris Wilsoncd234b02013-08-02 20:39:49 +01001778 crtc = dig_port->base.base.crtc;
1779 if (crtc == NULL) {
1780 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001781 return false;
1782 }
1783
1784 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001785 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001786 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001787 return false;
1788 }
1789
Chris Wilsoncd234b02013-08-02 20:39:49 +01001790 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001791 if (obj->tiling_mode != I915_TILING_X ||
1792 obj->fence_reg == I915_FENCE_REG_NONE) {
1793 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001794 return false;
1795 }
1796
1797 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1798 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001799 return false;
1800 }
1801
1802 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1803 S3D_ENABLE) {
1804 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001805 return false;
1806 }
1807
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001808 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001809 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001810 return false;
1811 }
1812
Rodrigo Vivia031d702013-10-03 16:15:06 -03001813 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001814 return true;
1815}
1816
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001817static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001818{
1819 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1820
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001821 if (!intel_edp_psr_match_conditions(intel_dp) ||
1822 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001823 return;
1824
1825 /* Setup PSR once */
1826 intel_edp_psr_setup(intel_dp);
1827
1828 /* Enable PSR on the panel */
1829 intel_edp_psr_enable_sink(intel_dp);
1830
1831 /* Enable PSR on the host */
1832 intel_edp_psr_enable_source(intel_dp);
1833}
1834
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001835void intel_edp_psr_enable(struct intel_dp *intel_dp)
1836{
1837 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1838
1839 if (intel_edp_psr_match_conditions(intel_dp) &&
1840 !intel_edp_is_psr_enabled(dev))
1841 intel_edp_psr_do_enable(intel_dp);
1842}
1843
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001844void intel_edp_psr_disable(struct intel_dp *intel_dp)
1845{
1846 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848
1849 if (!intel_edp_is_psr_enabled(dev))
1850 return;
1851
Ben Widawsky18b59922013-09-20 09:35:30 -07001852 I915_WRITE(EDP_PSR_CTL(dev),
1853 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001854
1855 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001856 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001857 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1858 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1859}
1860
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001861void intel_edp_psr_update(struct drm_device *dev)
1862{
1863 struct intel_encoder *encoder;
1864 struct intel_dp *intel_dp = NULL;
1865
1866 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1867 if (encoder->type == INTEL_OUTPUT_EDP) {
1868 intel_dp = enc_to_intel_dp(&encoder->base);
1869
Rodrigo Vivia031d702013-10-03 16:15:06 -03001870 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001871 return;
1872
1873 if (!intel_edp_psr_match_conditions(intel_dp))
1874 intel_edp_psr_disable(intel_dp);
1875 else
1876 if (!intel_edp_is_psr_enabled(dev))
1877 intel_edp_psr_do_enable(intel_dp);
1878 }
1879}
1880
Daniel Vettere8cb4552012-07-01 13:05:48 +02001881static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001882{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001883 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001884 enum port port = dp_to_dig_port(intel_dp)->port;
1885 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001886
1887 /* Make sure the panel is off before trying to change the mode. But also
1888 * ensure that we have vdd while we switch off the panel. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001889 edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001890 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001891 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001892 intel_edp_panel_off(intel_dp);
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001893 edp_panel_vdd_off(intel_dp, true);
Daniel Vetter37398502012-09-06 22:15:44 +02001894
1895 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001896 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001897 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001898}
1899
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001900static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001901{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001902 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001903 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001904 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001905
Imre Deak982a3862013-05-23 19:39:40 +03001906 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001907 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001908 if (!IS_VALLEYVIEW(dev))
1909 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001910 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001911}
1912
Daniel Vettere8cb4552012-07-01 13:05:48 +02001913static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001914{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001915 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1916 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001917 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001918 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001919
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001920 if (WARN_ON(dp_reg & DP_PORT_EN))
1921 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001922
Daniel Vetter4be73782014-01-17 14:39:48 +01001923 edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001924 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1925 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001926 intel_edp_panel_on(intel_dp);
1927 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001929 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001930}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001931
Jani Nikulaecff4f32013-09-06 07:38:29 +03001932static void g4x_enable_dp(struct intel_encoder *encoder)
1933{
Jani Nikula828f5c62013-09-05 16:44:45 +03001934 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1935
Jani Nikulaecff4f32013-09-06 07:38:29 +03001936 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001937 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001939
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001940static void vlv_enable_dp(struct intel_encoder *encoder)
1941{
Jani Nikula828f5c62013-09-05 16:44:45 +03001942 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1943
Daniel Vetter4be73782014-01-17 14:39:48 +01001944 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945}
1946
Jani Nikulaecff4f32013-09-06 07:38:29 +03001947static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001949 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001950 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001951
1952 if (dport->port == PORT_A)
1953 ironlake_edp_pll_on(intel_dp);
1954}
1955
1956static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1957{
1958 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1959 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001960 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001961 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001962 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001963 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001964 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001965 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001966 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001968 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001969
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001970 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001971 val = 0;
1972 if (pipe)
1973 val |= (1<<21);
1974 else
1975 val &= ~(1<<21);
1976 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001977 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1978 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1979 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001980
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001981 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001982
Imre Deak2cac6132014-01-30 16:50:42 +02001983 if (is_edp(intel_dp)) {
1984 /* init power sequencer on this pipe and port */
1985 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1986 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1987 &power_seq);
1988 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001989
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001990 intel_enable_dp(encoder);
1991
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001992 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001993}
1994
Jani Nikulaecff4f32013-09-06 07:38:29 +03001995static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001996{
1997 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1998 struct drm_device *dev = encoder->base.dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002000 struct intel_crtc *intel_crtc =
2001 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002002 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002003 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002004
Jesse Barnes89b667f2013-04-18 14:51:36 -07002005 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002006 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002007 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002008 DPIO_PCS_TX_LANE2_RESET |
2009 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002010 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002011 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2012 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2013 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2014 DPIO_PCS_CLK_SOFT_RESET);
2015
2016 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002017 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2018 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2019 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002020 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002021}
2022
2023/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002024 * Native read with retry for link status and receiver capability reads for
2025 * cases where the sink may still be asleep.
2026 */
2027static bool
2028intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
2029 uint8_t *recv, int recv_bytes)
2030{
2031 int ret, i;
2032
2033 /*
2034 * Sinks are *supposed* to come up within 1ms from an off state,
2035 * but we're also supposed to retry 3 times per the spec.
2036 */
2037 for (i = 0; i < 3; i++) {
2038 ret = intel_dp_aux_native_read(intel_dp, address, recv,
2039 recv_bytes);
2040 if (ret == recv_bytes)
2041 return true;
2042 msleep(1);
2043 }
2044
2045 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002046}
2047
2048/*
2049 * Fetch AUX CH registers 0x202 - 0x207 which contain
2050 * link status information
2051 */
2052static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002053intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002054{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002055 return intel_dp_aux_native_read_retry(intel_dp,
2056 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07002057 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002058 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002059}
2060
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002061/*
2062 * These are source-specific values; current Intel hardware supports
2063 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2064 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002065
2066static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002067intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002068{
Paulo Zanoni30add222012-10-26 19:05:45 -02002069 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002070 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002071
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002072 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002073 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002074 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002075 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002076 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002077 return DP_TRAIN_VOLTAGE_SWING_1200;
2078 else
2079 return DP_TRAIN_VOLTAGE_SWING_800;
2080}
2081
2082static uint8_t
2083intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2084{
Paulo Zanoni30add222012-10-26 19:05:45 -02002085 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002086 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002087
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002088 if (IS_BROADWELL(dev)) {
2089 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2090 case DP_TRAIN_VOLTAGE_SWING_400:
2091 case DP_TRAIN_VOLTAGE_SWING_600:
2092 return DP_TRAIN_PRE_EMPHASIS_6;
2093 case DP_TRAIN_VOLTAGE_SWING_800:
2094 return DP_TRAIN_PRE_EMPHASIS_3_5;
2095 case DP_TRAIN_VOLTAGE_SWING_1200:
2096 default:
2097 return DP_TRAIN_PRE_EMPHASIS_0;
2098 }
2099 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002100 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2101 case DP_TRAIN_VOLTAGE_SWING_400:
2102 return DP_TRAIN_PRE_EMPHASIS_9_5;
2103 case DP_TRAIN_VOLTAGE_SWING_600:
2104 return DP_TRAIN_PRE_EMPHASIS_6;
2105 case DP_TRAIN_VOLTAGE_SWING_800:
2106 return DP_TRAIN_PRE_EMPHASIS_3_5;
2107 case DP_TRAIN_VOLTAGE_SWING_1200:
2108 default:
2109 return DP_TRAIN_PRE_EMPHASIS_0;
2110 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002111 } else if (IS_VALLEYVIEW(dev)) {
2112 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2113 case DP_TRAIN_VOLTAGE_SWING_400:
2114 return DP_TRAIN_PRE_EMPHASIS_9_5;
2115 case DP_TRAIN_VOLTAGE_SWING_600:
2116 return DP_TRAIN_PRE_EMPHASIS_6;
2117 case DP_TRAIN_VOLTAGE_SWING_800:
2118 return DP_TRAIN_PRE_EMPHASIS_3_5;
2119 case DP_TRAIN_VOLTAGE_SWING_1200:
2120 default:
2121 return DP_TRAIN_PRE_EMPHASIS_0;
2122 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002123 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002124 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2125 case DP_TRAIN_VOLTAGE_SWING_400:
2126 return DP_TRAIN_PRE_EMPHASIS_6;
2127 case DP_TRAIN_VOLTAGE_SWING_600:
2128 case DP_TRAIN_VOLTAGE_SWING_800:
2129 return DP_TRAIN_PRE_EMPHASIS_3_5;
2130 default:
2131 return DP_TRAIN_PRE_EMPHASIS_0;
2132 }
2133 } else {
2134 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2135 case DP_TRAIN_VOLTAGE_SWING_400:
2136 return DP_TRAIN_PRE_EMPHASIS_6;
2137 case DP_TRAIN_VOLTAGE_SWING_600:
2138 return DP_TRAIN_PRE_EMPHASIS_6;
2139 case DP_TRAIN_VOLTAGE_SWING_800:
2140 return DP_TRAIN_PRE_EMPHASIS_3_5;
2141 case DP_TRAIN_VOLTAGE_SWING_1200:
2142 default:
2143 return DP_TRAIN_PRE_EMPHASIS_0;
2144 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145 }
2146}
2147
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002148static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2149{
2150 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002153 struct intel_crtc *intel_crtc =
2154 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002155 unsigned long demph_reg_value, preemph_reg_value,
2156 uniqtranscale_reg_value;
2157 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002158 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002159 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002160
2161 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2162 case DP_TRAIN_PRE_EMPHASIS_0:
2163 preemph_reg_value = 0x0004000;
2164 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2165 case DP_TRAIN_VOLTAGE_SWING_400:
2166 demph_reg_value = 0x2B405555;
2167 uniqtranscale_reg_value = 0x552AB83A;
2168 break;
2169 case DP_TRAIN_VOLTAGE_SWING_600:
2170 demph_reg_value = 0x2B404040;
2171 uniqtranscale_reg_value = 0x5548B83A;
2172 break;
2173 case DP_TRAIN_VOLTAGE_SWING_800:
2174 demph_reg_value = 0x2B245555;
2175 uniqtranscale_reg_value = 0x5560B83A;
2176 break;
2177 case DP_TRAIN_VOLTAGE_SWING_1200:
2178 demph_reg_value = 0x2B405555;
2179 uniqtranscale_reg_value = 0x5598DA3A;
2180 break;
2181 default:
2182 return 0;
2183 }
2184 break;
2185 case DP_TRAIN_PRE_EMPHASIS_3_5:
2186 preemph_reg_value = 0x0002000;
2187 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2188 case DP_TRAIN_VOLTAGE_SWING_400:
2189 demph_reg_value = 0x2B404040;
2190 uniqtranscale_reg_value = 0x5552B83A;
2191 break;
2192 case DP_TRAIN_VOLTAGE_SWING_600:
2193 demph_reg_value = 0x2B404848;
2194 uniqtranscale_reg_value = 0x5580B83A;
2195 break;
2196 case DP_TRAIN_VOLTAGE_SWING_800:
2197 demph_reg_value = 0x2B404040;
2198 uniqtranscale_reg_value = 0x55ADDA3A;
2199 break;
2200 default:
2201 return 0;
2202 }
2203 break;
2204 case DP_TRAIN_PRE_EMPHASIS_6:
2205 preemph_reg_value = 0x0000000;
2206 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2207 case DP_TRAIN_VOLTAGE_SWING_400:
2208 demph_reg_value = 0x2B305555;
2209 uniqtranscale_reg_value = 0x5570B83A;
2210 break;
2211 case DP_TRAIN_VOLTAGE_SWING_600:
2212 demph_reg_value = 0x2B2B4040;
2213 uniqtranscale_reg_value = 0x55ADDA3A;
2214 break;
2215 default:
2216 return 0;
2217 }
2218 break;
2219 case DP_TRAIN_PRE_EMPHASIS_9_5:
2220 preemph_reg_value = 0x0006000;
2221 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2222 case DP_TRAIN_VOLTAGE_SWING_400:
2223 demph_reg_value = 0x1B405555;
2224 uniqtranscale_reg_value = 0x55ADDA3A;
2225 break;
2226 default:
2227 return 0;
2228 }
2229 break;
2230 default:
2231 return 0;
2232 }
2233
Chris Wilson0980a602013-07-26 19:57:35 +01002234 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002235 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2236 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2237 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002238 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002239 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2240 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2241 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2242 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002243 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002244
2245 return 0;
2246}
2247
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002248static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002249intel_get_adjust_train(struct intel_dp *intel_dp,
2250 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002251{
2252 uint8_t v = 0;
2253 uint8_t p = 0;
2254 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002255 uint8_t voltage_max;
2256 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257
Jesse Barnes33a34e42010-09-08 12:42:02 -07002258 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002259 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2260 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261
2262 if (this_v > v)
2263 v = this_v;
2264 if (this_p > p)
2265 p = this_p;
2266 }
2267
Keith Packard1a2eb462011-11-16 16:26:07 -08002268 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002269 if (v >= voltage_max)
2270 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002271
Keith Packard1a2eb462011-11-16 16:26:07 -08002272 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2273 if (p >= preemph_max)
2274 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002275
2276 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002277 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002278}
2279
2280static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002281intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002282{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002283 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002285 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286 case DP_TRAIN_VOLTAGE_SWING_400:
2287 default:
2288 signal_levels |= DP_VOLTAGE_0_4;
2289 break;
2290 case DP_TRAIN_VOLTAGE_SWING_600:
2291 signal_levels |= DP_VOLTAGE_0_6;
2292 break;
2293 case DP_TRAIN_VOLTAGE_SWING_800:
2294 signal_levels |= DP_VOLTAGE_0_8;
2295 break;
2296 case DP_TRAIN_VOLTAGE_SWING_1200:
2297 signal_levels |= DP_VOLTAGE_1_2;
2298 break;
2299 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002300 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002301 case DP_TRAIN_PRE_EMPHASIS_0:
2302 default:
2303 signal_levels |= DP_PRE_EMPHASIS_0;
2304 break;
2305 case DP_TRAIN_PRE_EMPHASIS_3_5:
2306 signal_levels |= DP_PRE_EMPHASIS_3_5;
2307 break;
2308 case DP_TRAIN_PRE_EMPHASIS_6:
2309 signal_levels |= DP_PRE_EMPHASIS_6;
2310 break;
2311 case DP_TRAIN_PRE_EMPHASIS_9_5:
2312 signal_levels |= DP_PRE_EMPHASIS_9_5;
2313 break;
2314 }
2315 return signal_levels;
2316}
2317
Zhenyu Wange3421a12010-04-08 09:43:27 +08002318/* Gen6's DP voltage swing and pre-emphasis control */
2319static uint32_t
2320intel_gen6_edp_signal_levels(uint8_t train_set)
2321{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002322 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2323 DP_TRAIN_PRE_EMPHASIS_MASK);
2324 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002325 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002326 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2327 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2328 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2329 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002330 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002331 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2332 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002333 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002334 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2335 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002336 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002337 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2338 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002339 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002340 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2341 "0x%x\n", signal_levels);
2342 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002343 }
2344}
2345
Keith Packard1a2eb462011-11-16 16:26:07 -08002346/* Gen7's DP voltage swing and pre-emphasis control */
2347static uint32_t
2348intel_gen7_edp_signal_levels(uint8_t train_set)
2349{
2350 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2351 DP_TRAIN_PRE_EMPHASIS_MASK);
2352 switch (signal_levels) {
2353 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2354 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2355 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2356 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2357 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2358 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2359
2360 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2361 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2362 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2363 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2364
2365 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2366 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2367 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2368 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2369
2370 default:
2371 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2372 "0x%x\n", signal_levels);
2373 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2374 }
2375}
2376
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002377/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2378static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002379intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002380{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002381 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2382 DP_TRAIN_PRE_EMPHASIS_MASK);
2383 switch (signal_levels) {
2384 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2385 return DDI_BUF_EMP_400MV_0DB_HSW;
2386 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2387 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2388 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2389 return DDI_BUF_EMP_400MV_6DB_HSW;
2390 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2391 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002393 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2394 return DDI_BUF_EMP_600MV_0DB_HSW;
2395 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2396 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2397 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2398 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002399
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002400 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2401 return DDI_BUF_EMP_800MV_0DB_HSW;
2402 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2403 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2404 default:
2405 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2406 "0x%x\n", signal_levels);
2407 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002408 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002409}
2410
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002411static uint32_t
2412intel_bdw_signal_levels(uint8_t train_set)
2413{
2414 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2415 DP_TRAIN_PRE_EMPHASIS_MASK);
2416 switch (signal_levels) {
2417 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2418 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2419 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2420 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2421 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2422 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2423
2424 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2425 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2426 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2427 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2428 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2429 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2430
2431 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2432 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2433 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2434 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2435
2436 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2437 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2438
2439 default:
2440 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2441 "0x%x\n", signal_levels);
2442 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2443 }
2444}
2445
Paulo Zanonif0a34242012-12-06 16:51:50 -02002446/* Properly updates "DP" with the correct signal levels. */
2447static void
2448intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2449{
2450 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002451 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002452 struct drm_device *dev = intel_dig_port->base.base.dev;
2453 uint32_t signal_levels, mask;
2454 uint8_t train_set = intel_dp->train_set[0];
2455
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002456 if (IS_BROADWELL(dev)) {
2457 signal_levels = intel_bdw_signal_levels(train_set);
2458 mask = DDI_BUF_EMP_MASK;
2459 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002460 signal_levels = intel_hsw_signal_levels(train_set);
2461 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002462 } else if (IS_VALLEYVIEW(dev)) {
2463 signal_levels = intel_vlv_signal_levels(intel_dp);
2464 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002465 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002466 signal_levels = intel_gen7_edp_signal_levels(train_set);
2467 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002468 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002469 signal_levels = intel_gen6_edp_signal_levels(train_set);
2470 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2471 } else {
2472 signal_levels = intel_gen4_signal_levels(train_set);
2473 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2474 }
2475
2476 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2477
2478 *DP = (*DP & ~mask) | signal_levels;
2479}
2480
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002481static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002482intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002483 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002484 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002485{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002486 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2487 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002488 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002489 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002490 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2491 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002493 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002494 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002495
2496 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2497 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2498 else
2499 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2500
2501 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2502 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2503 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002504 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2505
2506 break;
2507 case DP_TRAINING_PATTERN_1:
2508 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2509 break;
2510 case DP_TRAINING_PATTERN_2:
2511 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2512 break;
2513 case DP_TRAINING_PATTERN_3:
2514 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2515 break;
2516 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002517 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002518
Imre Deakbc7d38a2013-05-16 14:40:36 +03002519 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002520 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002521
2522 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2523 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002524 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002525 break;
2526 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002527 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002528 break;
2529 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002530 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002531 break;
2532 case DP_TRAINING_PATTERN_3:
2533 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002534 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002535 break;
2536 }
2537
2538 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002539 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002540
2541 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2542 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002543 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002544 break;
2545 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002546 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002547 break;
2548 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002549 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002550 break;
2551 case DP_TRAINING_PATTERN_3:
2552 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002553 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002554 break;
2555 }
2556 }
2557
Jani Nikula70aff662013-09-27 15:10:44 +03002558 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002559 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002561 buf[0] = dp_train_pat;
2562 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002563 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002564 /* don't write DP_TRAINING_LANEx_SET on disable */
2565 len = 1;
2566 } else {
2567 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2568 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2569 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002570 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002572 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2573 buf, len);
2574
2575 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002576}
2577
Jani Nikula70aff662013-09-27 15:10:44 +03002578static bool
2579intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2580 uint8_t dp_train_pat)
2581{
Jani Nikula953d22e2013-10-04 15:08:47 +03002582 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002583 intel_dp_set_signal_levels(intel_dp, DP);
2584 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2585}
2586
2587static bool
2588intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002589 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002590{
2591 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2592 struct drm_device *dev = intel_dig_port->base.base.dev;
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 int ret;
2595
2596 intel_get_adjust_train(intel_dp, link_status);
2597 intel_dp_set_signal_levels(intel_dp, DP);
2598
2599 I915_WRITE(intel_dp->output_reg, *DP);
2600 POSTING_READ(intel_dp->output_reg);
2601
2602 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2603 intel_dp->train_set,
2604 intel_dp->lane_count);
2605
2606 return ret == intel_dp->lane_count;
2607}
2608
Imre Deak3ab9c632013-05-03 12:57:41 +03002609static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2610{
2611 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2612 struct drm_device *dev = intel_dig_port->base.base.dev;
2613 struct drm_i915_private *dev_priv = dev->dev_private;
2614 enum port port = intel_dig_port->port;
2615 uint32_t val;
2616
2617 if (!HAS_DDI(dev))
2618 return;
2619
2620 val = I915_READ(DP_TP_CTL(port));
2621 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2622 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2623 I915_WRITE(DP_TP_CTL(port), val);
2624
2625 /*
2626 * On PORT_A we can have only eDP in SST mode. There the only reason
2627 * we need to set idle transmission mode is to work around a HW issue
2628 * where we enable the pipe while not in idle link-training mode.
2629 * In this case there is requirement to wait for a minimum number of
2630 * idle patterns to be sent.
2631 */
2632 if (port == PORT_A)
2633 return;
2634
2635 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2636 1))
2637 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2638}
2639
Jesse Barnes33a34e42010-09-08 12:42:02 -07002640/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002641void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002642intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002644 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002645 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646 int i;
2647 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002648 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002649 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002650 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002651
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002652 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002653 intel_ddi_prepare_link_retrain(encoder);
2654
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002655 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002656 link_config[0] = intel_dp->link_bw;
2657 link_config[1] = intel_dp->lane_count;
2658 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2659 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2660 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2661
2662 link_config[0] = 0;
2663 link_config[1] = DP_SET_ANSI_8B10B;
2664 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002665
2666 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002667
Jani Nikula70aff662013-09-27 15:10:44 +03002668 /* clock recovery */
2669 if (!intel_dp_reset_link_train(intel_dp, &DP,
2670 DP_TRAINING_PATTERN_1 |
2671 DP_LINK_SCRAMBLING_DISABLE)) {
2672 DRM_ERROR("failed to enable link training\n");
2673 return;
2674 }
2675
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002677 voltage_tries = 0;
2678 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002679 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002680 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681
Daniel Vettera7c96552012-10-18 10:15:30 +02002682 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002683 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2684 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002686 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002687
Daniel Vetter01916272012-10-18 10:15:25 +02002688 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002689 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002690 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002691 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002692
2693 /* Check to see if we've tried the max voltage */
2694 for (i = 0; i < intel_dp->lane_count; i++)
2695 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2696 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002697 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002698 ++loop_tries;
2699 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002700 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002701 break;
2702 }
Jani Nikula70aff662013-09-27 15:10:44 +03002703 intel_dp_reset_link_train(intel_dp, &DP,
2704 DP_TRAINING_PATTERN_1 |
2705 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002706 voltage_tries = 0;
2707 continue;
2708 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002709
2710 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002711 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002712 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002713 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002714 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002715 break;
2716 }
2717 } else
2718 voltage_tries = 0;
2719 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002720
Jani Nikula70aff662013-09-27 15:10:44 +03002721 /* Update training set as requested by target */
2722 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2723 DRM_ERROR("failed to update link training\n");
2724 break;
2725 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726 }
2727
Jesse Barnes33a34e42010-09-08 12:42:02 -07002728 intel_dp->DP = DP;
2729}
2730
Paulo Zanonic19b0662012-10-15 15:51:41 -03002731void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002732intel_dp_complete_link_train(struct intel_dp *intel_dp)
2733{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002734 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002735 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002736 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002737 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2738
2739 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2740 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2741 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002742
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002743 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002744 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002745 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002746 DP_LINK_SCRAMBLING_DISABLE)) {
2747 DRM_ERROR("failed to start channel equalization\n");
2748 return;
2749 }
2750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002751 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002752 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002753 channel_eq = false;
2754 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002755 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002756
Jesse Barnes37f80972011-01-05 14:45:24 -08002757 if (cr_tries > 5) {
2758 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002759 break;
2760 }
2761
Daniel Vettera7c96552012-10-18 10:15:30 +02002762 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002763 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2764 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002765 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002766 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002767
Jesse Barnes37f80972011-01-05 14:45:24 -08002768 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002769 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002770 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002771 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002772 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002773 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002774 cr_tries++;
2775 continue;
2776 }
2777
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002778 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002779 channel_eq = true;
2780 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002781 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002782
Jesse Barnes37f80972011-01-05 14:45:24 -08002783 /* Try 5 times, then try clock recovery if that fails */
2784 if (tries > 5) {
2785 intel_dp_link_down(intel_dp);
2786 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002787 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002788 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002789 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002790 tries = 0;
2791 cr_tries++;
2792 continue;
2793 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002794
Jani Nikula70aff662013-09-27 15:10:44 +03002795 /* Update training set as requested by target */
2796 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2797 DRM_ERROR("failed to update link training\n");
2798 break;
2799 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002800 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002801 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002802
Imre Deak3ab9c632013-05-03 12:57:41 +03002803 intel_dp_set_idle_link_train(intel_dp);
2804
2805 intel_dp->DP = DP;
2806
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002807 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002808 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002809
Imre Deak3ab9c632013-05-03 12:57:41 +03002810}
2811
2812void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2813{
Jani Nikula70aff662013-09-27 15:10:44 +03002814 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002815 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002816}
2817
2818static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002819intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002820{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002821 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002822 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002823 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002825 struct intel_crtc *intel_crtc =
2826 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002827 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828
Paulo Zanonic19b0662012-10-15 15:51:41 -03002829 /*
2830 * DDI code has a strict mode set sequence and we should try to respect
2831 * it, otherwise we might hang the machine in many different ways. So we
2832 * really should be disabling the port only on a complete crtc_disable
2833 * sequence. This function is just called under two conditions on DDI
2834 * code:
2835 * - Link train failed while doing crtc_enable, and on this case we
2836 * really should respect the mode set sequence and wait for a
2837 * crtc_disable.
2838 * - Someone turned the monitor off and intel_dp_check_link_status
2839 * called us. We don't need to disable the whole port on this case, so
2840 * when someone turns the monitor on again,
2841 * intel_ddi_prepare_link_retrain will take care of redoing the link
2842 * train.
2843 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002844 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002845 return;
2846
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002847 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002848 return;
2849
Zhao Yakui28c97732009-10-09 11:39:41 +08002850 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002851
Imre Deakbc7d38a2013-05-16 14:40:36 +03002852 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002853 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002854 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002855 } else {
2856 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002857 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002858 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002859 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002860
Daniel Vetterab527ef2012-11-29 15:59:33 +01002861 /* We don't really know why we're doing this */
2862 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002863
Daniel Vetter493a7082012-05-30 12:31:56 +02002864 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002865 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002866 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002867
Eric Anholt5bddd172010-11-18 09:32:59 +08002868 /* Hardware workaround: leaving our transcoder select
2869 * set to transcoder B while it's off will prevent the
2870 * corresponding HDMI output on transcoder A.
2871 *
2872 * Combine this with another hardware workaround:
2873 * transcoder select bit can only be cleared while the
2874 * port is enabled.
2875 */
2876 DP &= ~DP_PIPEB_SELECT;
2877 I915_WRITE(intel_dp->output_reg, DP);
2878
2879 /* Changes to enable or select take place the vblank
2880 * after being written.
2881 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002882 if (WARN_ON(crtc == NULL)) {
2883 /* We should never try to disable a port without a crtc
2884 * attached. For paranoia keep the code around for a
2885 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002886 POSTING_READ(intel_dp->output_reg);
2887 msleep(50);
2888 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002889 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002890 }
2891
Wu Fengguang832afda2011-12-09 20:42:21 +08002892 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002893 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2894 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002895 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002896}
2897
Keith Packard26d61aa2011-07-25 20:01:09 -07002898static bool
2899intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002900{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002901 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2902 struct drm_device *dev = dig_port->base.base.dev;
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904
Damien Lespiau577c7a52012-12-13 16:09:02 +00002905 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2906
Keith Packard92fd8fd2011-07-25 19:50:10 -07002907 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002908 sizeof(intel_dp->dpcd)) == 0)
2909 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002910
Damien Lespiau577c7a52012-12-13 16:09:02 +00002911 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2912 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2913 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2914
Adam Jacksonedb39242012-09-18 10:58:49 -04002915 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2916 return false; /* DPCD not present */
2917
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002918 /* Check if the panel supports PSR */
2919 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002920 if (is_edp(intel_dp)) {
2921 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2922 intel_dp->psr_dpcd,
2923 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002924 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2925 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002926 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002927 }
Jani Nikula50003932013-09-20 16:42:17 +03002928 }
2929
Todd Previte06ea66b2014-01-20 10:19:39 -07002930 /* Training Pattern 3 support */
2931 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2932 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2933 intel_dp->use_tps3 = true;
2934 DRM_DEBUG_KMS("Displayport TPS3 supported");
2935 } else
2936 intel_dp->use_tps3 = false;
2937
Adam Jacksonedb39242012-09-18 10:58:49 -04002938 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2939 DP_DWN_STRM_PORT_PRESENT))
2940 return true; /* native DP sink */
2941
2942 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2943 return true; /* no per-port downstream info */
2944
2945 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2946 intel_dp->downstream_ports,
2947 DP_MAX_DOWNSTREAM_PORTS) == 0)
2948 return false; /* downstream port status fetch failed */
2949
2950 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002951}
2952
Adam Jackson0d198322012-05-14 16:05:47 -04002953static void
2954intel_dp_probe_oui(struct intel_dp *intel_dp)
2955{
2956 u8 buf[3];
2957
2958 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2959 return;
2960
Daniel Vetter4be73782014-01-17 14:39:48 +01002961 edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002962
Adam Jackson0d198322012-05-14 16:05:47 -04002963 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2964 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2965 buf[0], buf[1], buf[2]);
2966
2967 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2968 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2969 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002970
Daniel Vetter4be73782014-01-17 14:39:48 +01002971 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002972}
2973
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002974int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2975{
2976 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2977 struct drm_device *dev = intel_dig_port->base.base.dev;
2978 struct intel_crtc *intel_crtc =
2979 to_intel_crtc(intel_dig_port->base.base.crtc);
2980 u8 buf[1];
2981
2982 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_SINK_MISC, buf, 1))
2983 return -EAGAIN;
2984
2985 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2986 return -ENOTTY;
2987
2988 if (!intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK,
2989 DP_TEST_SINK_START))
2990 return -EAGAIN;
2991
2992 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2993 intel_wait_for_vblank(dev, intel_crtc->pipe);
2994 intel_wait_for_vblank(dev, intel_crtc->pipe);
2995
2996 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_CRC_R_CR, crc, 6))
2997 return -EAGAIN;
2998
2999 intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK, 0);
3000 return 0;
3001}
3002
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003003static bool
3004intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3005{
3006 int ret;
3007
3008 ret = intel_dp_aux_native_read_retry(intel_dp,
3009 DP_DEVICE_SERVICE_IRQ_VECTOR,
3010 sink_irq_vector, 1);
3011 if (!ret)
3012 return false;
3013
3014 return true;
3015}
3016
3017static void
3018intel_dp_handle_test_request(struct intel_dp *intel_dp)
3019{
3020 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02003021 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003022}
3023
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003024/*
3025 * According to DP spec
3026 * 5.1.2:
3027 * 1. Read DPCD
3028 * 2. Configure link according to Receiver Capabilities
3029 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3030 * 4. Check link status on receipt of hot-plug interrupt
3031 */
3032
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003033void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003034intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003035{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003036 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003037 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003038 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003039
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003040 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003041 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003042
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003043 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003044 return;
3045
Keith Packard92fd8fd2011-07-25 19:50:10 -07003046 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003047 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003048 return;
3049 }
3050
Keith Packard92fd8fd2011-07-25 19:50:10 -07003051 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003052 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003053 return;
3054 }
3055
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003056 /* Try to read the source of the interrupt */
3057 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3058 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3059 /* Clear interrupt source */
3060 intel_dp_aux_native_write_1(intel_dp,
3061 DP_DEVICE_SERVICE_IRQ_VECTOR,
3062 sink_irq_vector);
3063
3064 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3065 intel_dp_handle_test_request(intel_dp);
3066 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3067 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3068 }
3069
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003070 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003071 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003072 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07003073 intel_dp_start_link_train(intel_dp);
3074 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003075 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003076 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003077}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003078
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003079/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003080static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003081intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003082{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003083 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003084 uint8_t type;
3085
3086 if (!intel_dp_get_dpcd(intel_dp))
3087 return connector_status_disconnected;
3088
3089 /* if there's no downstream port, we're done */
3090 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003091 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003092
3093 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003094 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3095 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003096 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003097 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04003098 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003099 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04003100 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3101 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003102 }
3103
3104 /* If no HPD, poke DDC gently */
3105 if (drm_probe_ddc(&intel_dp->adapter))
3106 return connector_status_connected;
3107
3108 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003109 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3110 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3111 if (type == DP_DS_PORT_TYPE_VGA ||
3112 type == DP_DS_PORT_TYPE_NON_EDID)
3113 return connector_status_unknown;
3114 } else {
3115 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3116 DP_DWN_STRM_PORT_TYPE_MASK;
3117 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3118 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3119 return connector_status_unknown;
3120 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003121
3122 /* Anything else is out of spec, warn and ignore */
3123 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003124 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003125}
3126
3127static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003128ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003129{
Paulo Zanoni30add222012-10-26 19:05:45 -02003130 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003133 enum drm_connector_status status;
3134
Chris Wilsonfe16d942011-02-12 10:29:38 +00003135 /* Can't disconnect eDP, but you can close the lid... */
3136 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003137 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003138 if (status == connector_status_unknown)
3139 status = connector_status_connected;
3140 return status;
3141 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003142
Damien Lespiau1b469632012-12-13 16:09:01 +00003143 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3144 return connector_status_disconnected;
3145
Keith Packard26d61aa2011-07-25 20:01:09 -07003146 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003147}
3148
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003150g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003151{
Paulo Zanoni30add222012-10-26 19:05:45 -02003152 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003155 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003156
Jesse Barnes35aad752013-03-01 13:14:31 -08003157 /* Can't disconnect eDP, but you can close the lid... */
3158 if (is_edp(intel_dp)) {
3159 enum drm_connector_status status;
3160
3161 status = intel_panel_detect(dev);
3162 if (status == connector_status_unknown)
3163 status = connector_status_connected;
3164 return status;
3165 }
3166
Todd Previte232a6ee2014-01-23 00:13:41 -07003167 if (IS_VALLEYVIEW(dev)) {
3168 switch (intel_dig_port->port) {
3169 case PORT_B:
3170 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3171 break;
3172 case PORT_C:
3173 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3174 break;
3175 case PORT_D:
3176 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3177 break;
3178 default:
3179 return connector_status_unknown;
3180 }
3181 } else {
3182 switch (intel_dig_port->port) {
3183 case PORT_B:
3184 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3185 break;
3186 case PORT_C:
3187 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3188 break;
3189 case PORT_D:
3190 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3191 break;
3192 default:
3193 return connector_status_unknown;
3194 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003195 }
3196
Chris Wilson10f76a32012-05-11 18:01:32 +01003197 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003198 return connector_status_disconnected;
3199
Keith Packard26d61aa2011-07-25 20:01:09 -07003200 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003201}
3202
Keith Packard8c241fe2011-09-28 16:38:44 -07003203static struct edid *
3204intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3205{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003206 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003207
Jani Nikula9cd300e2012-10-19 14:51:52 +03003208 /* use cached edid if we have one */
3209 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003210 /* invalid edid */
3211 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003212 return NULL;
3213
Jani Nikula55e9ede2013-10-01 10:38:54 +03003214 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003215 }
3216
Jani Nikula9cd300e2012-10-19 14:51:52 +03003217 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003218}
3219
3220static int
3221intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3222{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003223 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003224
Jani Nikula9cd300e2012-10-19 14:51:52 +03003225 /* use cached edid if we have one */
3226 if (intel_connector->edid) {
3227 /* invalid edid */
3228 if (IS_ERR(intel_connector->edid))
3229 return 0;
3230
3231 return intel_connector_update_modes(connector,
3232 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003233 }
3234
Jani Nikula9cd300e2012-10-19 14:51:52 +03003235 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003236}
3237
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003238static enum drm_connector_status
3239intel_dp_detect(struct drm_connector *connector, bool force)
3240{
3241 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003242 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3243 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003244 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003245 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003246 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003247 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003248 struct edid *edid = NULL;
3249
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003250 intel_runtime_pm_get(dev_priv);
3251
Imre Deak671dedd2014-03-05 16:20:53 +02003252 power_domain = intel_display_port_power_domain(intel_encoder);
3253 intel_display_power_get(dev_priv, power_domain);
3254
Chris Wilson164c8592013-07-20 20:27:08 +01003255 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3256 connector->base.id, drm_get_connector_name(connector));
3257
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003258 intel_dp->has_audio = false;
3259
3260 if (HAS_PCH_SPLIT(dev))
3261 status = ironlake_dp_detect(intel_dp);
3262 else
3263 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003264
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003265 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003266 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003267
Adam Jackson0d198322012-05-14 16:05:47 -04003268 intel_dp_probe_oui(intel_dp);
3269
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003270 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3271 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003272 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003273 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003274 if (edid) {
3275 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003276 kfree(edid);
3277 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003278 }
3279
Paulo Zanonid63885d2012-10-26 19:05:49 -02003280 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3281 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003282 status = connector_status_connected;
3283
3284out:
Imre Deak671dedd2014-03-05 16:20:53 +02003285 intel_display_power_put(dev_priv, power_domain);
3286
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003287 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003288
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003289 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290}
3291
3292static int intel_dp_get_modes(struct drm_connector *connector)
3293{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003294 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3296 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003297 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003298 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003299 struct drm_i915_private *dev_priv = dev->dev_private;
3300 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003301 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003302
3303 /* We should parse the EDID data and find out if it has an audio sink
3304 */
3305
Imre Deak671dedd2014-03-05 16:20:53 +02003306 power_domain = intel_display_port_power_domain(intel_encoder);
3307 intel_display_power_get(dev_priv, power_domain);
3308
Keith Packard8c241fe2011-09-28 16:38:44 -07003309 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Imre Deak671dedd2014-03-05 16:20:53 +02003310 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003311 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003312 return ret;
3313
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003314 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003315 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003316 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003317 mode = drm_mode_duplicate(dev,
3318 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003319 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003320 drm_mode_probed_add(connector, mode);
3321 return 1;
3322 }
3323 }
3324 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325}
3326
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003327static bool
3328intel_dp_detect_audio(struct drm_connector *connector)
3329{
3330 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003331 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3332 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3333 struct drm_device *dev = connector->dev;
3334 struct drm_i915_private *dev_priv = dev->dev_private;
3335 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003336 struct edid *edid;
3337 bool has_audio = false;
3338
Imre Deak671dedd2014-03-05 16:20:53 +02003339 power_domain = intel_display_port_power_domain(intel_encoder);
3340 intel_display_power_get(dev_priv, power_domain);
3341
Keith Packard8c241fe2011-09-28 16:38:44 -07003342 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003343 if (edid) {
3344 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003345 kfree(edid);
3346 }
3347
Imre Deak671dedd2014-03-05 16:20:53 +02003348 intel_display_power_put(dev_priv, power_domain);
3349
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003350 return has_audio;
3351}
3352
Chris Wilsonf6849602010-09-19 09:29:33 +01003353static int
3354intel_dp_set_property(struct drm_connector *connector,
3355 struct drm_property *property,
3356 uint64_t val)
3357{
Chris Wilsone953fd72011-02-21 22:23:52 +00003358 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003359 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003360 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3361 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003362 int ret;
3363
Rob Clark662595d2012-10-11 20:36:04 -05003364 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003365 if (ret)
3366 return ret;
3367
Chris Wilson3f43c482011-05-12 22:17:24 +01003368 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003369 int i = val;
3370 bool has_audio;
3371
3372 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003373 return 0;
3374
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003375 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003376
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003377 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003378 has_audio = intel_dp_detect_audio(connector);
3379 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003380 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003381
3382 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003383 return 0;
3384
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003385 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003386 goto done;
3387 }
3388
Chris Wilsone953fd72011-02-21 22:23:52 +00003389 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003390 bool old_auto = intel_dp->color_range_auto;
3391 uint32_t old_range = intel_dp->color_range;
3392
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003393 switch (val) {
3394 case INTEL_BROADCAST_RGB_AUTO:
3395 intel_dp->color_range_auto = true;
3396 break;
3397 case INTEL_BROADCAST_RGB_FULL:
3398 intel_dp->color_range_auto = false;
3399 intel_dp->color_range = 0;
3400 break;
3401 case INTEL_BROADCAST_RGB_LIMITED:
3402 intel_dp->color_range_auto = false;
3403 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3404 break;
3405 default:
3406 return -EINVAL;
3407 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003408
3409 if (old_auto == intel_dp->color_range_auto &&
3410 old_range == intel_dp->color_range)
3411 return 0;
3412
Chris Wilsone953fd72011-02-21 22:23:52 +00003413 goto done;
3414 }
3415
Yuly Novikov53b41832012-10-26 12:04:00 +03003416 if (is_edp(intel_dp) &&
3417 property == connector->dev->mode_config.scaling_mode_property) {
3418 if (val == DRM_MODE_SCALE_NONE) {
3419 DRM_DEBUG_KMS("no scaling not supported\n");
3420 return -EINVAL;
3421 }
3422
3423 if (intel_connector->panel.fitting_mode == val) {
3424 /* the eDP scaling property is not changed */
3425 return 0;
3426 }
3427 intel_connector->panel.fitting_mode = val;
3428
3429 goto done;
3430 }
3431
Chris Wilsonf6849602010-09-19 09:29:33 +01003432 return -EINVAL;
3433
3434done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003435 if (intel_encoder->base.crtc)
3436 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003437
3438 return 0;
3439}
3440
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003442intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443{
Jani Nikula1d508702012-10-19 14:51:49 +03003444 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003445
Jani Nikula9cd300e2012-10-19 14:51:52 +03003446 if (!IS_ERR_OR_NULL(intel_connector->edid))
3447 kfree(intel_connector->edid);
3448
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003449 /* Can't call is_edp() since the encoder may have been destroyed
3450 * already. */
3451 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003452 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003453
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003455 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456}
3457
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003458void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003459{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003460 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3461 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003462 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003463
3464 i2c_del_adapter(&intel_dp->adapter);
3465 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003466 if (is_edp(intel_dp)) {
3467 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003468 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003469 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003470 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003471 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003472 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003473}
3474
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003475static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003476 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477 .detect = intel_dp_detect,
3478 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003479 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003480 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003481};
3482
3483static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3484 .get_modes = intel_dp_get_modes,
3485 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003486 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003487};
3488
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003489static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003490 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003491};
3492
Chris Wilson995b67622010-08-20 13:23:26 +01003493static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003494intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003495{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003496 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003497
Jesse Barnes885a5012011-07-07 11:11:01 -07003498 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003499}
3500
Zhenyu Wange3421a12010-04-08 09:43:27 +08003501/* Return which DP Port should be selected for Transcoder DP control */
3502int
Akshay Joshi0206e352011-08-16 15:34:10 -04003503intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003504{
3505 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003506 struct intel_encoder *intel_encoder;
3507 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003508
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003509 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3510 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003511
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003512 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3513 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003514 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003515 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003516
Zhenyu Wange3421a12010-04-08 09:43:27 +08003517 return -1;
3518}
3519
Zhao Yakui36e83a12010-06-12 14:32:21 +08003520/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003521bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003522{
3523 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003524 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003525 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003526 static const short port_mapping[] = {
3527 [PORT_B] = PORT_IDPB,
3528 [PORT_C] = PORT_IDPC,
3529 [PORT_D] = PORT_IDPD,
3530 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003531
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003532 if (port == PORT_A)
3533 return true;
3534
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003535 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003536 return false;
3537
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003538 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3539 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003540
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003541 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003542 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3543 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003544 return true;
3545 }
3546 return false;
3547}
3548
Chris Wilsonf6849602010-09-19 09:29:33 +01003549static void
3550intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3551{
Yuly Novikov53b41832012-10-26 12:04:00 +03003552 struct intel_connector *intel_connector = to_intel_connector(connector);
3553
Chris Wilson3f43c482011-05-12 22:17:24 +01003554 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003555 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003556 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003557
3558 if (is_edp(intel_dp)) {
3559 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003560 drm_object_attach_property(
3561 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003562 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003563 DRM_MODE_SCALE_ASPECT);
3564 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003565 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003566}
3567
Imre Deakdada1a92014-01-29 13:25:41 +02003568static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3569{
3570 intel_dp->last_power_cycle = jiffies;
3571 intel_dp->last_power_on = jiffies;
3572 intel_dp->last_backlight_off = jiffies;
3573}
3574
Daniel Vetter67a54562012-10-20 20:57:45 +02003575static void
3576intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003577 struct intel_dp *intel_dp,
3578 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003579{
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 struct edp_power_seq cur, vbt, spec, final;
3582 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003583 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003584
3585 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003586 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003587 pp_on_reg = PCH_PP_ON_DELAYS;
3588 pp_off_reg = PCH_PP_OFF_DELAYS;
3589 pp_div_reg = PCH_PP_DIVISOR;
3590 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003591 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3592
3593 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3594 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3595 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3596 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003597 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003598
3599 /* Workaround: Need to write PP_CONTROL with the unlock key as
3600 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003601 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003602 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003603
Jesse Barnes453c5422013-03-28 09:55:41 -07003604 pp_on = I915_READ(pp_on_reg);
3605 pp_off = I915_READ(pp_off_reg);
3606 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003607
3608 /* Pull timing values out of registers */
3609 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3610 PANEL_POWER_UP_DELAY_SHIFT;
3611
3612 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3613 PANEL_LIGHT_ON_DELAY_SHIFT;
3614
3615 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3616 PANEL_LIGHT_OFF_DELAY_SHIFT;
3617
3618 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3619 PANEL_POWER_DOWN_DELAY_SHIFT;
3620
3621 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3622 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3623
3624 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3625 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3626
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003627 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003628
3629 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3630 * our hw here, which are all in 100usec. */
3631 spec.t1_t3 = 210 * 10;
3632 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3633 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3634 spec.t10 = 500 * 10;
3635 /* This one is special and actually in units of 100ms, but zero
3636 * based in the hw (so we need to add 100 ms). But the sw vbt
3637 * table multiplies it with 1000 to make it in units of 100usec,
3638 * too. */
3639 spec.t11_t12 = (510 + 100) * 10;
3640
3641 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3642 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3643
3644 /* Use the max of the register settings and vbt. If both are
3645 * unset, fall back to the spec limits. */
3646#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3647 spec.field : \
3648 max(cur.field, vbt.field))
3649 assign_final(t1_t3);
3650 assign_final(t8);
3651 assign_final(t9);
3652 assign_final(t10);
3653 assign_final(t11_t12);
3654#undef assign_final
3655
3656#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3657 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3658 intel_dp->backlight_on_delay = get_delay(t8);
3659 intel_dp->backlight_off_delay = get_delay(t9);
3660 intel_dp->panel_power_down_delay = get_delay(t10);
3661 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3662#undef get_delay
3663
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003664 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3665 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3666 intel_dp->panel_power_cycle_delay);
3667
3668 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3669 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3670
3671 if (out)
3672 *out = final;
3673}
3674
3675static void
3676intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3677 struct intel_dp *intel_dp,
3678 struct edp_power_seq *seq)
3679{
3680 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003681 u32 pp_on, pp_off, pp_div, port_sel = 0;
3682 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3683 int pp_on_reg, pp_off_reg, pp_div_reg;
3684
3685 if (HAS_PCH_SPLIT(dev)) {
3686 pp_on_reg = PCH_PP_ON_DELAYS;
3687 pp_off_reg = PCH_PP_OFF_DELAYS;
3688 pp_div_reg = PCH_PP_DIVISOR;
3689 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003690 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3691
3692 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3693 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3694 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003695 }
3696
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003697 /*
3698 * And finally store the new values in the power sequencer. The
3699 * backlight delays are set to 1 because we do manual waits on them. For
3700 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3701 * we'll end up waiting for the backlight off delay twice: once when we
3702 * do the manual sleep, and once when we disable the panel and wait for
3703 * the PP_STATUS bit to become zero.
3704 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003705 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003706 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3707 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003708 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003709 /* Compute the divisor for the pp clock, simply match the Bspec
3710 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003711 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003712 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003713 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3714
3715 /* Haswell doesn't have any port selection bits for the panel
3716 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003717 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003718 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3719 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3720 else
3721 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003722 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3723 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003724 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003725 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003726 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003727 }
3728
Jesse Barnes453c5422013-03-28 09:55:41 -07003729 pp_on |= port_sel;
3730
3731 I915_WRITE(pp_on_reg, pp_on);
3732 I915_WRITE(pp_off_reg, pp_off);
3733 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003734
Daniel Vetter67a54562012-10-20 20:57:45 +02003735 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003736 I915_READ(pp_on_reg),
3737 I915_READ(pp_off_reg),
3738 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003739}
3740
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003741static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003742 struct intel_connector *intel_connector,
3743 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003744{
3745 struct drm_connector *connector = &intel_connector->base;
3746 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3747 struct drm_device *dev = intel_dig_port->base.base.dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
3749 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003750 bool has_dpcd;
3751 struct drm_display_mode *scan;
3752 struct edid *edid;
3753
3754 if (!is_edp(intel_dp))
3755 return true;
3756
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003757 /* Cache DPCD and EDID for edp. */
Daniel Vetter4be73782014-01-17 14:39:48 +01003758 edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003759 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003760 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003761
3762 if (has_dpcd) {
3763 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3764 dev_priv->no_aux_handshake =
3765 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3766 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3767 } else {
3768 /* if this fails, presume the device is a ghost */
3769 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003770 return false;
3771 }
3772
3773 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003774 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003775
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003776 edid = drm_get_edid(connector, &intel_dp->adapter);
3777 if (edid) {
3778 if (drm_add_edid_modes(connector, edid)) {
3779 drm_mode_connector_update_edid_property(connector,
3780 edid);
3781 drm_edid_to_eld(connector, edid);
3782 } else {
3783 kfree(edid);
3784 edid = ERR_PTR(-EINVAL);
3785 }
3786 } else {
3787 edid = ERR_PTR(-ENOENT);
3788 }
3789 intel_connector->edid = edid;
3790
3791 /* prefer fixed mode from EDID if available */
3792 list_for_each_entry(scan, &connector->probed_modes, head) {
3793 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3794 fixed_mode = drm_mode_duplicate(dev, scan);
3795 break;
3796 }
3797 }
3798
3799 /* fallback to VBT if available for eDP */
3800 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3801 fixed_mode = drm_mode_duplicate(dev,
3802 dev_priv->vbt.lfp_lvds_vbt_mode);
3803 if (fixed_mode)
3804 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3805 }
3806
Vandana Kannan4b6ed682014-02-11 14:26:36 +05303807 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003808 intel_panel_setup_backlight(connector);
3809
3810 return true;
3811}
3812
Paulo Zanoni16c25532013-06-12 17:27:25 -03003813bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003814intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3815 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003816{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003817 struct drm_connector *connector = &intel_connector->base;
3818 struct intel_dp *intel_dp = &intel_dig_port->dp;
3819 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3820 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003821 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003822 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003823 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003824 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003825 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003826
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003827 /* intel_dp vfuncs */
3828 if (IS_VALLEYVIEW(dev))
3829 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3830 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3831 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3832 else if (HAS_PCH_SPLIT(dev))
3833 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3834 else
3835 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3836
Damien Lespiau153b1102014-01-21 13:37:15 +00003837 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3838
Daniel Vetter07679352012-09-06 22:15:42 +02003839 /* Preserve the current hw state. */
3840 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003841 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003842
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003843 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303844 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003845 else
3846 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003847
Imre Deakf7d24902013-05-08 13:14:05 +03003848 /*
3849 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3850 * for DP the encoder type can be set by the caller to
3851 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3852 */
3853 if (type == DRM_MODE_CONNECTOR_eDP)
3854 intel_encoder->type = INTEL_OUTPUT_EDP;
3855
Imre Deake7281ea2013-05-08 13:14:08 +03003856 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3857 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3858 port_name(port));
3859
Adam Jacksonb3295302010-07-16 14:46:28 -04003860 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003861 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3862
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003863 connector->interlace_allowed = true;
3864 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003865
Daniel Vetter66a92782012-07-12 20:08:18 +02003866 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003867 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003868
Chris Wilsondf0e9242010-09-09 16:20:55 +01003869 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003870 drm_sysfs_connector_add(connector);
3871
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003872 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003873 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3874 else
3875 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003876 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003877
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003878 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3879 if (HAS_DDI(dev)) {
3880 switch (intel_dig_port->port) {
3881 case PORT_A:
3882 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3883 break;
3884 case PORT_B:
3885 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3886 break;
3887 case PORT_C:
3888 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3889 break;
3890 case PORT_D:
3891 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3892 break;
3893 default:
3894 BUG();
3895 }
3896 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003897
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003898 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003899 switch (port) {
3900 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003901 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003902 name = "DPDDC-A";
3903 break;
3904 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003905 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003906 name = "DPDDC-B";
3907 break;
3908 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003909 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003910 name = "DPDDC-C";
3911 break;
3912 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003913 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003914 name = "DPDDC-D";
3915 break;
3916 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003917 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003918 }
3919
Imre Deakdada1a92014-01-29 13:25:41 +02003920 if (is_edp(intel_dp)) {
3921 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003922 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003923 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003924
Paulo Zanonib2a14752013-06-12 17:27:28 -03003925 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3926 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3927 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003928
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003929 intel_dp->psr_setup_done = false;
3930
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003931 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003932 i2c_del_adapter(&intel_dp->adapter);
3933 if (is_edp(intel_dp)) {
3934 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3935 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003936 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003937 mutex_unlock(&dev->mode_config.mutex);
3938 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003939 drm_sysfs_connector_remove(connector);
3940 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003941 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003942 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003943
Chris Wilsonf6849602010-09-19 09:29:33 +01003944 intel_dp_add_properties(intel_dp, connector);
3945
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003946 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3947 * 0xd. Failure to do so will result in spurious interrupts being
3948 * generated on the port when a cable is not attached.
3949 */
3950 if (IS_G4X(dev) && !IS_GM45(dev)) {
3951 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3952 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3953 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003954
3955 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003956}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003957
3958void
3959intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3960{
3961 struct intel_digital_port *intel_dig_port;
3962 struct intel_encoder *intel_encoder;
3963 struct drm_encoder *encoder;
3964 struct intel_connector *intel_connector;
3965
Daniel Vetterb14c5672013-09-19 12:18:32 +02003966 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003967 if (!intel_dig_port)
3968 return;
3969
Daniel Vetterb14c5672013-09-19 12:18:32 +02003970 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003971 if (!intel_connector) {
3972 kfree(intel_dig_port);
3973 return;
3974 }
3975
3976 intel_encoder = &intel_dig_port->base;
3977 encoder = &intel_encoder->base;
3978
3979 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3980 DRM_MODE_ENCODER_TMDS);
3981
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003982 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003983 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003984 intel_encoder->disable = intel_disable_dp;
3985 intel_encoder->post_disable = intel_post_disable_dp;
3986 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003987 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003988 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003989 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003990 intel_encoder->pre_enable = vlv_pre_enable_dp;
3991 intel_encoder->enable = vlv_enable_dp;
3992 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003993 intel_encoder->pre_enable = g4x_pre_enable_dp;
3994 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003995 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003996
Paulo Zanoni174edf12012-10-26 19:05:50 -02003997 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003998 intel_dig_port->dp.output_reg = output_reg;
3999
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004000 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004001 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4002 intel_encoder->cloneable = false;
4003 intel_encoder->hot_plug = intel_dp_hot_plug;
4004
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004005 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4006 drm_encoder_cleanup(encoder);
4007 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004008 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004009 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004010}