blob: 37716b0508e193fb7430ef646bbe1125e6396c22 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010060 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
Will Deaconae8a8b92013-04-03 17:16:57 +010078 ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW
79 ALT_UP(W(nop))
Catalin Marinasbbe88882007-05-08 22:27:46 +010080 dcache_line_size r2, r3
811: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
82 add r0, r0, r2
83 subs r1, r1, r2
84 bhi 1b
85 dsb
Catalin Marinasbbe88882007-05-08 22:27:46 +010086 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010087ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010088
Dave Martin78a8f3c2011-06-23 17:26:19 +010089 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010090 .align
91
Russell Kingf6b0fa02011-02-06 15:48:39 +000092/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
93.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000094.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020095#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000096ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010097 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000098 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +010099 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
100 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000101 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100102 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000103 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100104 mrc p15, 0, r8, c1, c0, 0 @ Control register
105 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
106 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000107 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100108 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000109ENDPROC(cpu_v7_do_suspend)
110
111ENTRY(cpu_v7_do_resume)
112 mov ip, #0
113 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
114 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100115 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
116 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000117 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100118 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000119 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000120 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000121#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100122 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
123 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000124#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100125 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
126 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000127 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100128 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100129 teq r4, r9 @ Is it already set?
130 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
131 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000132 ldr r4, =PRRR @ PRRR
133 ldr r5, =NMRR @ NMRR
134 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
135 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
136 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100137 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100138 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000139 b cpu_resume_mmu
140ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000141#endif
142
Russell King5085f3f2010-10-01 15:37:05 +0100143 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100144
145/*
146 * __v7_setup
147 *
148 * Initialise TLB, Caches, and MMU state ready to switch the MMU
149 * on. Return in r0 the new CP15 C1 control register setting.
150 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100151 * This should be able to cover all ARMv7 cores.
152 *
153 * It is assumed that:
154 * - cache type register is implemented
155 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100156__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100157__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000158 mov r10, #(1 << 0) @ TLB ops broadcasting
159 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100160__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000161__v7_ca15mp_setup:
162 mov r10, #0
1631:
Jon Callan73b63ef2008-11-06 13:23:09 +0000164#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100165 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
166 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000167 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000168 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
169 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
170 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000171#endif
Haojian Zhuangd106de32013-01-05 13:57:38 +0100172 b __v7_setup
Gregory CLEMENTde490192012-10-03 11:58:07 +0200173
174__v7_pj4b_setup:
175#ifdef CONFIG_CPU_PJ4B
176
177/* Auxiliary Debug Modes Control 1 Register */
178#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
179#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
180#define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
181#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
182
183/* Auxiliary Debug Modes Control 2 Register */
184#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
185#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
186#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
187#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
188#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
189#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
190 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
191
192/* Auxiliary Functional Modes Control Register 0 */
193#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
194#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
195#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
196
197/* Auxiliary Debug Modes Control 0 Register */
198#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
199
200 /* Auxiliary Debug Modes Control 1 Register */
201 mrc p15, 1, r0, c15, c1, 1
202 orr r0, r0, #PJ4B_CLEAN_LINE
203 orr r0, r0, #PJ4B_BCK_OFF_STREX
204 orr r0, r0, #PJ4B_INTER_PARITY
205 bic r0, r0, #PJ4B_STATIC_BP
206 mcr p15, 1, r0, c15, c1, 1
207
208 /* Auxiliary Debug Modes Control 2 Register */
209 mrc p15, 1, r0, c15, c1, 2
210 bic r0, r0, #PJ4B_FAST_LDR
211 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
212 mcr p15, 1, r0, c15, c1, 2
213
214 /* Auxiliary Functional Modes Control Register 0 */
215 mrc p15, 1, r0, c15, c2, 0
216#ifdef CONFIG_SMP
217 orr r0, r0, #PJ4B_SMP_CFB
218#endif
219 orr r0, r0, #PJ4B_L1_PAR_CHK
220 orr r0, r0, #PJ4B_BROADCAST_CACHE
221 mcr p15, 1, r0, c15, c2, 0
222
223 /* Auxiliary Debug Modes Control 0 Register */
224 mrc p15, 1, r0, c15, c1, 0
225 orr r0, r0, #PJ4B_WFI_WFE
226 mcr p15, 1, r0, c15, c1, 0
227
228#endif /* CONFIG_CPU_PJ4B */
229
Daniel Walker14eff182010-09-17 16:42:10 +0100230__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100231 adr r12, __v7_setup_stack @ the local stack
232 stmia r12, {r0-r5, r7, r9, r11, lr}
Santosh Shilimkar6323fa22012-09-10 15:07:26 +0530233 bl v7_flush_dcache_louis
Catalin Marinasbbe88882007-05-08 22:27:46 +0100234 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100235
236 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
237 and r10, r0, #0xff000000 @ ARM?
238 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100239 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100240 and r5, r0, #0x00f00000 @ variant
241 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100242 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
243 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100244
Will Deacon64918482010-09-14 09:50:03 +0100245 /* Cortex-A8 Errata */
246 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
247 teq r0, r10
248 bne 2f
Rob Herring62e4d352012-12-21 22:42:40 +0100249#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
250
Russell King1946d6e2009-06-01 12:50:33 +0100251 teq r5, #0x00100000 @ only present in r1p*
252 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
253 orreq r10, r10, #(1 << 6) @ set IBE to 1
254 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100255#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100256#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100257 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100258 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
259 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
260 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
261 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100262#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100263#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100264 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100265 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
266 tsteq r10, #1 << 22
267 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
268 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100269#endif
Will Deacon9f050272010-09-14 09:51:43 +0100270 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100271
Will Deacon9f050272010-09-14 09:51:43 +0100272 /* Cortex-A9 Errata */
2732: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
274 teq r0, r10
275 bne 3f
276#ifdef CONFIG_ARM_ERRATA_742230
277 cmp r6, #0x22 @ only present up to r2p2
278 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
279 orrle r10, r10, #1 << 4 @ set bit #4
280 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
281#endif
Will Deacona672e992010-09-14 09:53:02 +0100282#ifdef CONFIG_ARM_ERRATA_742231
283 teq r6, #0x20 @ present in r2p0
284 teqne r6, #0x21 @ present in r2p1
285 teqne r6, #0x22 @ present in r2p2
286 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
287 orreq r10, r10, #1 << 12 @ set bit #12
288 orreq r10, r10, #1 << 22 @ set bit #22
289 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
290#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100291#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100292 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100293 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
294 orreq r10, r10, #1 << 6 @ set bit #6
295 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
296#endif
Dave Martinba90c512011-12-08 13:41:06 +0100297#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
298 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
299 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100300 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
301 orrlt r10, r10, #1 << 11 @ set bit #11
302 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003031:
Will Deacon9a27c272011-02-18 16:36:35 +0100304#endif
Will Deacon9f050272010-09-14 09:51:43 +0100305
3063: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100307 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100308 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100309#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100310 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000311 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000312 ldr r5, =PRRR @ PRRR
313 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100314 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
315 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100316#endif
Jonathan Austin078c0452012-04-12 17:45:25 +0100317#ifndef CONFIG_ARM_THUMBEE
318 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
319 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
320 teq r0, #(1 << 12) @ check if ThumbEE is present
321 bne 1f
322 mov r5, #0
323 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
324 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
325 orr r0, r0, #1 @ set the 1st bit in order to
326 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
3271:
328#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100329 adr r5, v7_crval
330 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100331#ifdef CONFIG_CPU_ENDIAN_BE8
332 orr r6, r6, #1 << 25 @ big-endian page tables
333#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100334#ifdef CONFIG_SWP_EMULATE
335 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
336 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
337#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100338 mrc p15, 0, r0, c1, c0, 0 @ read control register
339 bic r0, r0, r5 @ clear bits them
340 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100341 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100342 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100343ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100344
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000345 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100346__v7_setup_stack:
347 .space 4 * 11 @ 11 registers
348
Russell King5085f3f2010-10-01 15:37:05 +0100349 __INITDATA
350
Dave Martin78a8f3c2011-06-23 17:26:19 +0100351 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
352 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100353
Russell King5085f3f2010-10-01 15:37:05 +0100354 .section ".rodata"
355
Dave Martin78a8f3c2011-06-23 17:26:19 +0100356 string cpu_arch_name, "armv7"
357 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100358 .align
359
360 .section ".proc.info.init", #alloc, #execinstr
361
Pawel Molldc939cd2011-05-20 14:39:28 +0100362 /*
363 * Standard v7 proc info content
364 */
365.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
366 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000367 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100368 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000369 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
370 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
371 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100372 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100373 .long cpu_arch_name
374 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100375 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
376 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100377 .long cpu_v7_name
378 .long v7_processor_functions
379 .long v7wbi_tlb_fns
380 .long v6_user_fns
381 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100382.endm
383
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000384#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100385 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100386 * ARM Ltd. Cortex A5 processor.
387 */
388 .type __v7_ca5mp_proc_info, #object
389__v7_ca5mp_proc_info:
390 .long 0x410fc050
391 .long 0xff0ffff0
392 __v7_proc __v7_ca5mp_setup
393 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
394
395 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100396 * ARM Ltd. Cortex A9 processor.
397 */
398 .type __v7_ca9mp_proc_info, #object
399__v7_ca9mp_proc_info:
400 .long 0x410fc090
401 .long 0xff0ffff0
402 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100403 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200404
405 /*
406 * Marvell PJ4B processor.
407 */
408 .type __v7_pj4b_proc_info, #object
409__v7_pj4b_proc_info:
410 .long 0x562f5840
411 .long 0xfffffff0
412 __v7_proc __v7_pj4b_setup
413 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000414#endif /* CONFIG_ARM_LPAE */
Daniel Walker14eff182010-09-17 16:42:10 +0100415
Catalin Marinasbbe88882007-05-08 22:27:46 +0100416 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100417 * ARM Ltd. Cortex A7 processor.
418 */
419 .type __v7_ca7mp_proc_info, #object
420__v7_ca7mp_proc_info:
421 .long 0x410fc070
422 .long 0xff0ffff0
423 __v7_proc __v7_ca7mp_setup, hwcaps = HWCAP_IDIV
424 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
425
426 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000427 * ARM Ltd. Cortex A15 processor.
428 */
429 .type __v7_ca15mp_proc_info, #object
430__v7_ca15mp_proc_info:
431 .long 0x410fc0f0
432 .long 0xff0ffff0
433 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
434 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
435
436 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100437 * Match any ARMv7 processor core.
438 */
439 .type __v7_proc_info, #object
440__v7_proc_info:
441 .long 0x000f0000 @ Required ID value
442 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100443 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100444 .size __v7_proc_info, . - __v7_proc_info