blob: fa99ec72d832aea75238098a2a75ca7563fe4368 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050041#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053042#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020043#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030044#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045
Peter Ujfalusi32043da2016-05-27 14:40:49 +030046#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020048#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#define DSS_SZ_REGS SZ_512
51
52struct dss_reg {
53 u16 idx;
54};
55
56#define DSS_REG(idx) ((const struct dss_reg) { idx })
57
58#define DSS_REVISION DSS_REG(0x0000)
59#define DSS_SYSCONFIG DSS_REG(0x0010)
60#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061#define DSS_CONTROL DSS_REG(0x0040)
62#define DSS_SDI_CONTROL DSS_REG(0x0044)
63#define DSS_PLL_CONTROL DSS_REG(0x0048)
64#define DSS_SDI_STATUS DSS_REG(0x005C)
65
66#define REG_GET(idx, start, end) \
67 FLD_GET(dss_read_reg(idx), start, end)
68
69#define REG_FLD_MOD(idx, val, start, end) \
70 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
71
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053072struct dss_features {
73 u8 fck_div_max;
74 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020075 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020076 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053077 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053078 int (*dpi_select_source)(int port, enum omap_channel channel);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +030079 int (*select_lcd_source)(enum omap_channel channel,
80 enum dss_clk_source clk_src);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053081};
82
Tomi Valkeinen559d6702009-11-03 11:23:50 +020083static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000084 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020085 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053086 struct regmap *syscon_pll_ctrl;
87 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030088
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020089 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030090 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020091 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092
93 unsigned long cache_req_pck;
94 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095 struct dispc_clock_info cache_dispc_cinfo;
96
Tomi Valkeinendc0352d2016-05-17 13:45:09 +030097 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
98 enum dss_clk_source dispc_clk_source;
99 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200100
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300101 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530103
104 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530105
106 struct dss_pll *video1_pll;
107 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108} dss;
109
Taneja, Archit235e7db2011-03-14 23:28:21 -0500110static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300111 [DSS_CLK_SRC_FCK] = "FCK",
112 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
113 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300114 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300115 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
116 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300117 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
118 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530119};
120
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200121static inline void dss_write_reg(const struct dss_reg idx, u32 val)
122{
123 __raw_writel(val, dss.base + idx.idx);
124}
125
126static inline u32 dss_read_reg(const struct dss_reg idx)
127{
128 return __raw_readl(dss.base + idx.idx);
129}
130
131#define SR(reg) \
132 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
133#define RR(reg) \
134 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
135
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300136static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300138 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140 SR(CONTROL);
141
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200142 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
143 OMAP_DISPLAY_TYPE_SDI) {
144 SR(SDI_CONTROL);
145 SR(PLL_CONTROL);
146 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300147
148 dss.ctx_valid = true;
149
150 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200151}
152
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300153static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200154{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300155 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300157 if (!dss.ctx_valid)
158 return;
159
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160 RR(CONTROL);
161
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200162 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
163 OMAP_DISPLAY_TYPE_SDI) {
164 RR(SDI_CONTROL);
165 RR(PLL_CONTROL);
166 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300167
168 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200169}
170
171#undef SR
172#undef RR
173
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530174void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
175{
176 unsigned shift;
177 unsigned val;
178
179 if (!dss.syscon_pll_ctrl)
180 return;
181
182 val = !enable;
183
184 switch (pll_id) {
185 case DSS_PLL_VIDEO1:
186 shift = 0;
187 break;
188 case DSS_PLL_VIDEO2:
189 shift = 1;
190 break;
191 case DSS_PLL_HDMI:
192 shift = 2;
193 break;
194 default:
195 DSSERR("illegal DSS PLL ID %d\n", pll_id);
196 return;
197 }
198
199 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
200 1 << shift, val << shift);
201}
202
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300203static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530204 enum omap_channel channel)
205{
206 unsigned shift, val;
207
208 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300209 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530210
211 switch (channel) {
212 case OMAP_DSS_CHANNEL_LCD:
213 shift = 3;
214
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300215 switch (clk_src) {
216 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530217 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300218 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530219 val = 1; break;
220 default:
221 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300222 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530223 }
224
225 break;
226 case OMAP_DSS_CHANNEL_LCD2:
227 shift = 5;
228
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300229 switch (clk_src) {
230 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530231 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300232 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530233 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300234 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530235 val = 2; break;
236 default:
237 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300238 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530239 }
240
241 break;
242 case OMAP_DSS_CHANNEL_LCD3:
243 shift = 7;
244
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300245 switch (clk_src) {
246 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530247 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300248 case DSS_CLK_SRC_PLL1_3:
249 val = 1; break;
250 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530251 val = 2; break;
252 default:
253 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300254 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530255 }
256
257 break;
258 default:
259 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300260 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530261 }
262
263 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
264 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300265
266 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530267}
268
Archit Taneja889b4fd2012-07-20 17:18:49 +0530269void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270{
271 u32 l;
272
273 BUG_ON(datapairs > 3 || datapairs < 1);
274
275 l = dss_read_reg(DSS_SDI_CONTROL);
276 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
277 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
278 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
279 dss_write_reg(DSS_SDI_CONTROL, l);
280
281 l = dss_read_reg(DSS_PLL_CONTROL);
282 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
283 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
284 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
285 dss_write_reg(DSS_PLL_CONTROL, l);
286}
287
288int dss_sdi_enable(void)
289{
290 unsigned long timeout;
291
292 dispc_pck_free_enable(1);
293
294 /* Reset SDI PLL */
295 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
296 udelay(1); /* wait 2x PCLK */
297
298 /* Lock SDI PLL */
299 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
300
301 /* Waiting for PLL lock request to complete */
302 timeout = jiffies + msecs_to_jiffies(500);
303 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
304 if (time_after_eq(jiffies, timeout)) {
305 DSSERR("PLL lock request timed out\n");
306 goto err1;
307 }
308 }
309
310 /* Clearing PLL_GO bit */
311 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
312
313 /* Waiting for PLL to lock */
314 timeout = jiffies + msecs_to_jiffies(500);
315 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
316 if (time_after_eq(jiffies, timeout)) {
317 DSSERR("PLL lock timed out\n");
318 goto err1;
319 }
320 }
321
322 dispc_lcd_enable_signal(1);
323
324 /* Waiting for SDI reset to complete */
325 timeout = jiffies + msecs_to_jiffies(500);
326 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
327 if (time_after_eq(jiffies, timeout)) {
328 DSSERR("SDI reset timed out\n");
329 goto err2;
330 }
331 }
332
333 return 0;
334
335 err2:
336 dispc_lcd_enable_signal(0);
337 err1:
338 /* Reset SDI PLL */
339 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
340
341 dispc_pck_free_enable(0);
342
343 return -ETIMEDOUT;
344}
345
346void dss_sdi_disable(void)
347{
348 dispc_lcd_enable_signal(0);
349
350 dispc_pck_free_enable(0);
351
352 /* Reset SDI PLL */
353 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
354}
355
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300356const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530357{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500358 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530359}
360
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361void dss_dump_clocks(struct seq_file *s)
362{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300363 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500364 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300366 if (dss_runtime_get())
367 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369 seq_printf(s, "- DSS -\n");
370
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300371 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300372 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300374 seq_printf(s, "%s = %lu\n",
375 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200376 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379}
380
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200381static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382{
383#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
384
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300385 if (dss_runtime_get())
386 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387
388 DUMPREG(DSS_REVISION);
389 DUMPREG(DSS_SYSCONFIG);
390 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200392
393 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
394 OMAP_DISPLAY_TYPE_SDI) {
395 DUMPREG(DSS_SDI_CONTROL);
396 DUMPREG(DSS_PLL_CONTROL);
397 DUMPREG(DSS_SDI_STATUS);
398 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401#undef DUMPREG
402}
403
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300404static int dss_get_channel_index(enum omap_channel channel)
405{
406 switch (channel) {
407 case OMAP_DSS_CHANNEL_LCD:
408 return 0;
409 case OMAP_DSS_CHANNEL_LCD2:
410 return 1;
411 case OMAP_DSS_CHANNEL_LCD3:
412 return 2;
413 default:
414 WARN_ON(1);
415 return 0;
416 }
417}
418
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300419static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200421 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600422 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200423
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300424 /*
425 * We always use PRCM clock as the DISPC func clock, except on DSS3,
426 * where we don't have separate DISPC and LCD clock sources.
427 */
428 if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
429 clk_src != DSS_CLK_SRC_FCK))
430 return;
431
Taneja, Archit66534e82011-03-08 05:50:34 -0600432 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300433 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600434 b = 0;
435 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300436 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600437 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600438 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300439 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530440 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530441 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 default:
443 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300444 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600445 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300446
Taneja, Architea751592011-03-08 05:50:35 -0600447 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
448
449 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200450
451 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200452}
453
Archit Taneja5a8b5722011-05-12 17:26:29 +0530454void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300455 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200456{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530457 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200458
Taneja, Archit66534e82011-03-08 05:50:34 -0600459 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300460 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600461 b = 0;
462 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300463 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530464 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600465 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600466 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300467 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530468 BUG_ON(dsi_module != 1);
469 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530470 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600471 default:
472 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300473 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600474 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300475
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530476 pos = dsi_module == 0 ? 1 : 10;
477 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200478
Archit Taneja5a8b5722011-05-12 17:26:29 +0530479 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480}
481
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300482static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
483 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600484{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300485 const u8 ctrl_bits[] = {
486 [OMAP_DSS_CHANNEL_LCD] = 0,
487 [OMAP_DSS_CHANNEL_LCD2] = 12,
488 [OMAP_DSS_CHANNEL_LCD3] = 19,
489 };
490
491 u8 ctrl_bit = ctrl_bits[channel];
492 int r;
493
494 if (clk_src == DSS_CLK_SRC_FCK) {
495 /* LCDx_CLK_SWITCH */
496 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
497 return -EINVAL;
498 }
499
500 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
501 if (r)
502 return r;
503
504 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
505
506 return 0;
507}
508
509static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
510 enum dss_clk_source clk_src)
511{
512 const u8 ctrl_bits[] = {
513 [OMAP_DSS_CHANNEL_LCD] = 0,
514 [OMAP_DSS_CHANNEL_LCD2] = 12,
515 [OMAP_DSS_CHANNEL_LCD3] = 19,
516 };
517 const enum dss_clk_source allowed_plls[] = {
518 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
519 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
520 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
521 };
522
523 u8 ctrl_bit = ctrl_bits[channel];
524
525 if (clk_src == DSS_CLK_SRC_FCK) {
526 /* LCDx_CLK_SWITCH */
527 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
528 return -EINVAL;
529 }
530
531 if (WARN_ON(allowed_plls[channel] != clk_src))
532 return -EINVAL;
533
534 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
535
536 return 0;
537}
538
539static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
540 enum dss_clk_source clk_src)
541{
542 const u8 ctrl_bits[] = {
543 [OMAP_DSS_CHANNEL_LCD] = 0,
544 [OMAP_DSS_CHANNEL_LCD2] = 12,
545 };
546 const enum dss_clk_source allowed_plls[] = {
547 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
548 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
549 };
550
551 u8 ctrl_bit = ctrl_bits[channel];
552
553 if (clk_src == DSS_CLK_SRC_FCK) {
554 /* LCDx_CLK_SWITCH */
555 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
556 return 0;
557 }
558
559 if (WARN_ON(allowed_plls[channel] != clk_src))
560 return -EINVAL;
561
562 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
563
564 return 0;
565}
566
Taneja, Architea751592011-03-08 05:50:35 -0600567void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300568 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600569{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300570 int idx = dss_get_channel_index(channel);
571 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600572
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300573 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
574 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300575 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600576 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300577 }
Taneja, Architea751592011-03-08 05:50:35 -0600578
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300579 r = dss.feat->select_lcd_source(channel, clk_src);
580 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300581 return;
Taneja, Architea751592011-03-08 05:50:35 -0600582
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300583 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600584}
585
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300586enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200587{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200588 return dss.dispc_clk_source;
589}
590
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300591enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200592{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530593 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200594}
595
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300596enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600597{
Archit Taneja89976f22011-03-31 13:23:35 +0530598 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300599 int idx = dss_get_channel_index(channel);
600 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530601 } else {
602 /* LCD_CLK source is the same as DISPC_FCLK source for
603 * OMAP2 and OMAP3 */
604 return dss.dispc_clk_source;
605 }
Taneja, Architea751592011-03-08 05:50:35 -0600606}
607
Tomi Valkeinen688af022013-10-31 16:41:57 +0200608bool dss_div_calc(unsigned long pck, unsigned long fck_min,
609 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200610{
611 int fckd, fckd_start, fckd_stop;
612 unsigned long fck;
613 unsigned long fck_hw_max;
614 unsigned long fckd_hw_max;
615 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300616 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200617
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200618 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
619
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200620 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200621 unsigned pckd;
622
623 pckd = fck_hw_max / pck;
624
625 fck = pck * pckd;
626
627 fck = clk_round_rate(dss.dss_clk, fck);
628
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200629 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200630 }
631
Tomi Valkeinen43417822013-03-05 16:34:05 +0200632 fckd_hw_max = dss.feat->fck_div_max;
633
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300634 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200635 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200636
637 fck_min = fck_min ? fck_min : 1;
638
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300639 fckd_start = min(prate * m / fck_min, fckd_hw_max);
640 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200641
642 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200643 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200644
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200645 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200646 return true;
647 }
648
649 return false;
650}
651
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200652int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200653{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200654 int r;
655
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200656 DSSDBG("set fck to %lu\n", rate);
657
Tomi Valkeinenada94432013-10-31 16:06:38 +0200658 r = clk_set_rate(dss.dss_clk, rate);
659 if (r)
660 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200661
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200662 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
663
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200664 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300665 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200666 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200667
668 return 0;
669}
670
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200671unsigned long dss_get_dispc_clk_rate(void)
672{
673 return dss.dss_clk_rate;
674}
675
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300676static int dss_setup_default_clock(void)
677{
678 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200679 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300680 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300681 int r;
682
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300683 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
684
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200685 if (dss.parent_clk == NULL) {
686 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
687 } else {
688 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300689
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200690 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
691 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200692 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200693 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300694
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200695 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300696 if (r)
697 return r;
698
699 return 0;
700}
701
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200702void dss_set_venc_output(enum omap_dss_venc_type type)
703{
704 int l = 0;
705
706 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
707 l = 0;
708 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
709 l = 1;
710 else
711 BUG();
712
713 /* venc out selection. 0 = comp, 1 = svideo */
714 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
715}
716
717void dss_set_dac_pwrdn_bgz(bool enable)
718{
719 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
720}
721
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500722void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530723{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500724 enum omap_display_type dp;
725 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
726
727 /* Complain about invalid selections */
728 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
729 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
730
731 /* Select only if we have options */
732 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
733 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530734}
735
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300736enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
737{
738 enum omap_display_type displays;
739
740 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
741 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
742 return DSS_VENC_TV_CLK;
743
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500744 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
745 return DSS_HDMI_M_PCLK;
746
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300747 return REG_GET(DSS_CONTROL, 15, 15);
748}
749
Archit Taneja064c2a42014-04-23 18:00:18 +0530750static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300751{
752 if (channel != OMAP_DSS_CHANNEL_LCD)
753 return -EINVAL;
754
755 return 0;
756}
757
Archit Taneja064c2a42014-04-23 18:00:18 +0530758static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300759{
760 int val;
761
762 switch (channel) {
763 case OMAP_DSS_CHANNEL_LCD2:
764 val = 0;
765 break;
766 case OMAP_DSS_CHANNEL_DIGIT:
767 val = 1;
768 break;
769 default:
770 return -EINVAL;
771 }
772
773 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
774
775 return 0;
776}
777
Archit Taneja064c2a42014-04-23 18:00:18 +0530778static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300779{
780 int val;
781
782 switch (channel) {
783 case OMAP_DSS_CHANNEL_LCD:
784 val = 1;
785 break;
786 case OMAP_DSS_CHANNEL_LCD2:
787 val = 2;
788 break;
789 case OMAP_DSS_CHANNEL_LCD3:
790 val = 3;
791 break;
792 case OMAP_DSS_CHANNEL_DIGIT:
793 val = 0;
794 break;
795 default:
796 return -EINVAL;
797 }
798
799 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
800
801 return 0;
802}
803
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200804static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
805{
806 switch (port) {
807 case 0:
808 return dss_dpi_select_source_omap5(port, channel);
809 case 1:
810 if (channel != OMAP_DSS_CHANNEL_LCD2)
811 return -EINVAL;
812 break;
813 case 2:
814 if (channel != OMAP_DSS_CHANNEL_LCD3)
815 return -EINVAL;
816 break;
817 default:
818 return -EINVAL;
819 }
820
821 return 0;
822}
823
Archit Taneja064c2a42014-04-23 18:00:18 +0530824int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300825{
Archit Taneja064c2a42014-04-23 18:00:18 +0530826 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300827}
828
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000829static int dss_get_clocks(void)
830{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300831 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000832
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300833 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300834 if (IS_ERR(clk)) {
835 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300836 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600837 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000838
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300839 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000840
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200841 if (dss.feat->parent_clk_name) {
842 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200843 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200844 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300845 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200846 }
847 } else {
848 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300849 }
850
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200851 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300852
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000853 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000854}
855
856static void dss_put_clocks(void)
857{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200858 if (dss.parent_clk)
859 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000860}
861
Tomi Valkeinen99767542014-07-04 13:38:27 +0530862int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000863{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300864 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000865
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300866 DSSDBG("dss_runtime_get\n");
867
868 r = pm_runtime_get_sync(&dss.pdev->dev);
869 WARN_ON(r < 0);
870 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000871}
872
Tomi Valkeinen99767542014-07-04 13:38:27 +0530873void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000874{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300875 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000876
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300877 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000878
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200879 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300880 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000881}
882
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000883/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530884#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000885void dss_debug_dump_clocks(struct seq_file *s)
886{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000887 dss_dump_clocks(s);
888 dispc_dump_clocks(s);
889#ifdef CONFIG_OMAP2_DSS_DSI
890 dsi_dump_clocks(s);
891#endif
892}
893#endif
894
Archit Taneja387ce9f2014-05-22 17:01:57 +0530895
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200896static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530897 OMAP_DISPLAY_TYPE_DPI,
898};
899
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200900static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530901 OMAP_DISPLAY_TYPE_DPI,
902 OMAP_DISPLAY_TYPE_SDI,
903};
904
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200905static const enum omap_display_type dra7xx_ports[] = {
906 OMAP_DISPLAY_TYPE_DPI,
907 OMAP_DISPLAY_TYPE_DPI,
908 OMAP_DISPLAY_TYPE_DPI,
909};
910
Tomi Valkeinenede92692015-06-04 14:12:16 +0300911static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200912 /*
913 * fck div max is really 16, but the divider range has gaps. The range
914 * from 1 to 6 has no gaps, so let's use that as a max.
915 */
916 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300917 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200918 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300919 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530920 .ports = omap2plus_ports,
921 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300922};
923
Tomi Valkeinenede92692015-06-04 14:12:16 +0300924static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300925 .fck_div_max = 16,
926 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200927 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300928 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530929 .ports = omap34xx_ports,
930 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300931};
932
Tomi Valkeinenede92692015-06-04 14:12:16 +0300933static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300934 .fck_div_max = 32,
935 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200936 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300937 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530938 .ports = omap2plus_ports,
939 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300940};
941
Tomi Valkeinenede92692015-06-04 14:12:16 +0300942static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300943 .fck_div_max = 32,
944 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200945 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300946 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530947 .ports = omap2plus_ports,
948 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300949 .select_lcd_source = &dss_lcd_clk_mux_omap4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300950};
951
Tomi Valkeinenede92692015-06-04 14:12:16 +0300952static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300953 .fck_div_max = 64,
954 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200955 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300956 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530957 .ports = omap2plus_ports,
958 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300959 .select_lcd_source = &dss_lcd_clk_mux_omap5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300960};
961
Tomi Valkeinenede92692015-06-04 14:12:16 +0300962static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530963 .fck_div_max = 0,
964 .dss_fck_multiplier = 0,
965 .parent_clk_name = NULL,
966 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530967 .ports = omap2plus_ports,
968 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530969};
970
Tomi Valkeinenede92692015-06-04 14:12:16 +0300971static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200972 .fck_div_max = 64,
973 .dss_fck_multiplier = 1,
974 .parent_clk_name = "dpll_per_x2_ck",
975 .dpi_select_source = &dss_dpi_select_source_dra7xx,
976 .ports = dra7xx_ports,
977 .num_ports = ARRAY_SIZE(dra7xx_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300978 .select_lcd_source = &dss_lcd_clk_mux_dra7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200979};
980
Tomi Valkeinenede92692015-06-04 14:12:16 +0300981static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530982{
983 const struct dss_features *src;
984 struct dss_features *dst;
985
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300986 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530987 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300988 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530989 return -ENOMEM;
990 }
991
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300992 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300993 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530994 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300995 break;
996
997 case OMAPDSS_VER_OMAP34xx_ES1:
998 case OMAPDSS_VER_OMAP34xx_ES3:
999 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301000 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001001 break;
1002
1003 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301004 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001005 break;
1006
1007 case OMAPDSS_VER_OMAP4430_ES1:
1008 case OMAPDSS_VER_OMAP4430_ES2:
1009 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301010 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001011 break;
1012
1013 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +05301014 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001015 break;
1016
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301017 case OMAPDSS_VER_AM43xx:
1018 src = &am43xx_dss_feats;
1019 break;
1020
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001021 case OMAPDSS_VER_DRA7xx:
1022 src = &dra7xx_dss_feats;
1023 break;
1024
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001025 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301026 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001027 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301028
1029 memcpy(dst, src, sizeof(*dst));
1030 dss.feat = dst;
1031
1032 return 0;
1033}
1034
Tomi Valkeinenede92692015-06-04 14:12:16 +03001035static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001036{
1037 struct device_node *parent = pdev->dev.of_node;
1038 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001039 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001040
Rob Herring09bffa62017-03-22 08:26:08 -05001041 for (i = 0; i < dss.feat->num_ports; i++) {
1042 port = of_graph_get_port_by_id(parent, i);
1043 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301044 continue;
1045
Rob Herring09bffa62017-03-22 08:26:08 -05001046 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301047 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001048 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301049 break;
1050 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001051 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301052 break;
1053 default:
1054 break;
1055 }
Rob Herring09bffa62017-03-22 08:26:08 -05001056 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001057
1058 return 0;
1059}
1060
Tomi Valkeinenede92692015-06-04 14:12:16 +03001061static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001062{
Archit Taneja80eb6752014-06-02 14:11:51 +05301063 struct device_node *parent = pdev->dev.of_node;
1064 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001065 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301066
Rob Herring09bffa62017-03-22 08:26:08 -05001067 for (i = 0; i < dss.feat->num_ports; i++) {
1068 port = of_graph_get_port_by_id(parent, i);
1069 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301070 continue;
1071
Rob Herring09bffa62017-03-22 08:26:08 -05001072 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301073 case OMAP_DISPLAY_TYPE_DPI:
1074 dpi_uninit_port(port);
1075 break;
1076 case OMAP_DISPLAY_TYPE_SDI:
1077 sdi_uninit_port(port);
1078 break;
1079 default:
1080 break;
1081 }
Rob Herring09bffa62017-03-22 08:26:08 -05001082 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001083}
1084
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001085static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001086{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301087 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301088 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001089 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001090
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001091 if (!np)
1092 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001093
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001094 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301095 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1096 "syscon-pll-ctrl");
1097 if (IS_ERR(dss.syscon_pll_ctrl)) {
1098 dev_err(&pdev->dev,
1099 "failed to get syscon-pll-ctrl regmap\n");
1100 return PTR_ERR(dss.syscon_pll_ctrl);
1101 }
1102
1103 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1104 &dss.syscon_pll_ctrl_offset)) {
1105 dev_err(&pdev->dev,
1106 "failed to get syscon-pll-ctrl offset\n");
1107 return -EINVAL;
1108 }
1109 }
1110
Tomi Valkeinen99767542014-07-04 13:38:27 +05301111 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1112 if (IS_ERR(pll_regulator)) {
1113 r = PTR_ERR(pll_regulator);
1114
1115 switch (r) {
1116 case -ENOENT:
1117 pll_regulator = NULL;
1118 break;
1119
1120 case -EPROBE_DEFER:
1121 return -EPROBE_DEFER;
1122
1123 default:
1124 DSSERR("can't get DPLL VDDA regulator\n");
1125 return r;
1126 }
1127 }
1128
1129 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1130 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001131 if (IS_ERR(dss.video1_pll))
1132 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301133 }
1134
1135 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1136 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1137 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001138 dss_video_pll_uninit(dss.video1_pll);
1139 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301140 }
1141 }
1142
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001143 return 0;
1144}
1145
1146/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001147static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001148{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001149 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001150 struct resource *dss_mem;
1151 u32 rev;
1152 int r;
1153
1154 dss.pdev = pdev;
1155
1156 r = dss_init_features(dss.pdev);
1157 if (r)
1158 return r;
1159
1160 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1161 if (!dss_mem) {
1162 DSSERR("can't get IORESOURCE_MEM DSS\n");
1163 return -EINVAL;
1164 }
1165
1166 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1167 resource_size(dss_mem));
1168 if (!dss.base) {
1169 DSSERR("can't ioremap DSS\n");
1170 return -ENOMEM;
1171 }
1172
1173 r = dss_get_clocks();
1174 if (r)
1175 return r;
1176
1177 r = dss_setup_default_clock();
1178 if (r)
1179 goto err_setup_clocks;
1180
1181 r = dss_video_pll_probe(pdev);
1182 if (r)
1183 goto err_pll_init;
1184
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001185 r = dss_init_ports(pdev);
1186 if (r)
1187 goto err_init_ports;
1188
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001189 pm_runtime_enable(&pdev->dev);
1190
1191 r = dss_runtime_get();
1192 if (r)
1193 goto err_runtime_get;
1194
1195 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1196
1197 /* Select DPLL */
1198 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1199
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001200 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001201
1202#ifdef CONFIG_OMAP2_DSS_VENC
1203 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1204 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1205 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1206#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001207 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1208 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1209 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1210 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1211 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001212
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001213 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001214 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001215
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001216 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001217
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001218 r = component_bind_all(&pdev->dev, NULL);
1219 if (r)
1220 goto err_component;
1221
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001222 dss_debugfs_create_file("dss", dss_dump_regs);
1223
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001224 pm_set_vt_switch(0);
1225
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001226 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001227 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001228
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001229 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001230
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001231err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001232err_runtime_get:
1233 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001234 dss_uninit_ports(pdev);
1235err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301236 if (dss.video1_pll)
1237 dss_video_pll_uninit(dss.video1_pll);
1238
1239 if (dss.video2_pll)
1240 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001241err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001242err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001243 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001244 return r;
1245}
1246
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001247static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001248{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001249 struct platform_device *pdev = to_platform_device(dev);
1250
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001251 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001252
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001253 component_unbind_all(&pdev->dev, NULL);
1254
Tomi Valkeinen99767542014-07-04 13:38:27 +05301255 if (dss.video1_pll)
1256 dss_video_pll_uninit(dss.video1_pll);
1257
1258 if (dss.video2_pll)
1259 dss_video_pll_uninit(dss.video2_pll);
1260
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301261 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001263 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001264
1265 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001266}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001267
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001268static const struct component_master_ops dss_component_ops = {
1269 .bind = dss_bind,
1270 .unbind = dss_unbind,
1271};
1272
1273static int dss_component_compare(struct device *dev, void *data)
1274{
1275 struct device *child = data;
1276 return dev == child;
1277}
1278
1279static int dss_add_child_component(struct device *dev, void *data)
1280{
1281 struct component_match **match = data;
1282
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001283 /*
1284 * HACK
1285 * We don't have a working driver for rfbi, so skip it here always.
1286 * Otherwise dss will never get probed successfully, as it will wait
1287 * for rfbi to get probed.
1288 */
1289 if (strstr(dev_name(dev), "rfbi"))
1290 return 0;
1291
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001292 component_match_add(dev->parent, match, dss_component_compare, dev);
1293
1294 return 0;
1295}
1296
1297static int dss_probe(struct platform_device *pdev)
1298{
1299 struct component_match *match = NULL;
1300 int r;
1301
1302 /* add all the child devices as components */
1303 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1304
1305 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1306 if (r)
1307 return r;
1308
1309 return 0;
1310}
1311
1312static int dss_remove(struct platform_device *pdev)
1313{
1314 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001315 return 0;
1316}
1317
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001318static int dss_runtime_suspend(struct device *dev)
1319{
1320 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001321 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001322
1323 pinctrl_pm_select_sleep_state(dev);
1324
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001325 return 0;
1326}
1327
1328static int dss_runtime_resume(struct device *dev)
1329{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001330 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001331
1332 pinctrl_pm_select_default_state(dev);
1333
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001334 /*
1335 * Set an arbitrarily high tput request to ensure OPP100.
1336 * What we should really do is to make a request to stay in OPP100,
1337 * without any tput requirements, but that is not currently possible
1338 * via the PM layer.
1339 */
1340
1341 r = dss_set_min_bus_tput(dev, 1000000000);
1342 if (r)
1343 return r;
1344
Tomi Valkeinen39020712011-05-26 14:54:05 +03001345 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001346 return 0;
1347}
1348
1349static const struct dev_pm_ops dss_pm_ops = {
1350 .runtime_suspend = dss_runtime_suspend,
1351 .runtime_resume = dss_runtime_resume,
1352};
1353
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001354static const struct of_device_id dss_of_match[] = {
1355 { .compatible = "ti,omap2-dss", },
1356 { .compatible = "ti,omap3-dss", },
1357 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001358 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001359 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001360 {},
1361};
1362
1363MODULE_DEVICE_TABLE(of, dss_of_match);
1364
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001365static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001366 .probe = dss_probe,
1367 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001368 .driver = {
1369 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001370 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001371 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001372 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001373 },
1374};
1375
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001376int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001377{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001378 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001379}
1380
1381void dss_uninit_platform_driver(void)
1382{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001383 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001384}