blob: a878e33119a397bcdef40d211ded8eb9e0abb582 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040028#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030044#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030045
Marcelo Tosattib682b812009-02-10 20:41:41 -020046#ifndef CONFIG_X86_64
47#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48#else
49#define mod_64(x, y) ((x) % (y))
50#endif
51
Eddie Dong97222cc2007-09-12 10:58:04 +030052#define PRId64 "d"
53#define PRIx64 "llx"
54#define PRIu64 "u"
55#define PRIo64 "o"
56
57#define APIC_BUS_CYCLE_NS 1
58
59/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
60#define apic_debug(fmt, arg...)
61
Eddie Dong97222cc2007-09-12 10:58:04 +030062/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050063#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030064#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030075static inline int apic_test_vector(int vec, void *bitmap)
76{
77 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
78}
79
Yang Zhang10606912013-04-11 19:21:38 +080080bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
81{
82 struct kvm_lapic *apic = vcpu->arch.apic;
83
84 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
85 apic_test_vector(vector, apic->regs + APIC_IRR);
86}
87
Eddie Dong97222cc2007-09-12 10:58:04 +030088static inline void apic_clear_vector(int vec, void *bitmap)
89{
90 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
91}
92
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030093static inline int __apic_test_and_set_vector(int vec, void *bitmap)
94{
95 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
96}
97
98static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
99{
100 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
101}
102
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300103struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300104struct static_key_deferred apic_sw_disabled __read_mostly;
105
Eddie Dong97222cc2007-09-12 10:58:04 +0300106static inline int apic_enabled(struct kvm_lapic *apic)
107{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300108 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300109}
110
Eddie Dong97222cc2007-09-12 10:58:04 +0300111#define LVT_MASK \
112 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
113
114#define LINT_MASK \
115 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
116 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
117
Radim Krčmář6e500432016-12-15 18:06:46 +0100118static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
119{
120 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
121}
122
123static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
124{
125 return apic->vcpu->vcpu_id;
126}
127
Radim Krčmáře45115b2016-07-12 22:09:19 +0200128static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
129 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
130 switch (map->mode) {
131 case KVM_APIC_MODE_X2APIC: {
132 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200133 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100134
Radim Krčmáře45115b2016-07-12 22:09:19 +0200135 if (offset <= max_apic_id) {
136 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100137
Radim Krčmáře45115b2016-07-12 22:09:19 +0200138 *cluster = &map->phys_map[offset];
139 *mask = dest_id & (0xffff >> (16 - cluster_size));
140 } else {
141 *mask = 0;
142 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100143
Radim Krčmáře45115b2016-07-12 22:09:19 +0200144 return true;
145 }
146 case KVM_APIC_MODE_XAPIC_FLAT:
147 *cluster = map->xapic_flat_map;
148 *mask = dest_id & 0xff;
149 return true;
150 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100151 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200152 *mask = dest_id & 0xf;
153 return true;
154 default:
155 /* Not optimized. */
156 return false;
157 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300158}
159
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200160static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100161{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200162 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100163
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200164 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100165}
166
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300167static void recalculate_apic_map(struct kvm *kvm)
168{
169 struct kvm_apic_map *new, *old = NULL;
170 struct kvm_vcpu *vcpu;
171 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100172 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300173
174 mutex_lock(&kvm->arch.apic_map_lock);
175
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200176 kvm_for_each_vcpu(i, vcpu, kvm)
177 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100178 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200179
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200180 new = kvm_kvzalloc(sizeof(struct kvm_apic_map) +
181 sizeof(struct kvm_lapic *) * ((u64)max_id + 1));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200182
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300183 if (!new)
184 goto out;
185
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200186 new->max_apic_id = max_id;
187
Nadav Amit173beed2014-11-02 11:54:54 +0200188 kvm_for_each_vcpu(i, vcpu, kvm) {
189 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200190 struct kvm_lapic **cluster;
191 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100192 u32 ldr;
193 u8 xapic_id;
194 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100196 if (!kvm_apic_present(vcpu))
197 continue;
198
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100199 xapic_id = kvm_xapic_id(apic);
200 x2apic_id = kvm_x2apic_id(apic);
201
202 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
203 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
204 x2apic_id <= new->max_apic_id)
205 new->phys_map[x2apic_id] = apic;
206 /*
207 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
208 * prevent them from masking VCPUs with APIC ID <= 0xff.
209 */
210 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
211 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100212
Radim Krčmář6e500432016-12-15 18:06:46 +0100213 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
214
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100215 if (apic_x2apic_mode(apic)) {
216 new->mode |= KVM_APIC_MODE_X2APIC;
217 } else if (ldr) {
218 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500219 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100220 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
221 else
222 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
223 }
224
Radim Krčmáře45115b2016-07-12 22:09:19 +0200225 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100226 continue;
227
Radim Krčmáře45115b2016-07-12 22:09:19 +0200228 if (mask)
229 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300230 }
231out:
232 old = rcu_dereference_protected(kvm->arch.apic_map,
233 lockdep_is_held(&kvm->arch.apic_map_lock));
234 rcu_assign_pointer(kvm->arch.apic_map, new);
235 mutex_unlock(&kvm->arch.apic_map_lock);
236
237 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200238 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800239
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700240 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300241}
242
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300243static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
244{
Radim Krčmáře4627552014-10-30 15:06:45 +0100245 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300246
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500247 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100248
249 if (enabled != apic->sw_enabled) {
250 apic->sw_enabled = enabled;
251 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300252 static_key_slow_dec_deferred(&apic_sw_disabled);
253 recalculate_apic_map(apic->vcpu->kvm);
254 } else
255 static_key_slow_inc(&apic_sw_disabled.key);
256 }
257}
258
Radim Krčmářa92e2542016-07-12 22:09:22 +0200259static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300260{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500261 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300262 recalculate_apic_map(apic->vcpu->kvm);
263}
264
265static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
266{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500267 kvm_lapic_set_reg(apic, APIC_LDR, id);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300268 recalculate_apic_map(apic->vcpu->kvm);
269}
270
Radim Krčmářa92e2542016-07-12 22:09:22 +0200271static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200272{
273 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
274
Radim Krčmář6e500432016-12-15 18:06:46 +0100275 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
276
Radim Krčmářa92e2542016-07-12 22:09:22 +0200277 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500278 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200279 recalculate_apic_map(apic->vcpu->kvm);
280}
281
Eddie Dong97222cc2007-09-12 10:58:04 +0300282static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
283{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500284 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300285}
286
287static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
288{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500289 return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300290}
291
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
293{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100294 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800295}
296
Eddie Dong97222cc2007-09-12 10:58:04 +0300297static inline int apic_lvtt_period(struct kvm_lapic *apic)
298{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100299 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800300}
301
302static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
303{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100304 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200307static inline int apic_lvt_nmi_mode(u32 lvt_val)
308{
309 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
310}
311
Gleb Natapovfc61b802009-07-05 17:39:35 +0300312void kvm_apic_set_version(struct kvm_vcpu *vcpu)
313{
314 struct kvm_lapic *apic = vcpu->arch.apic;
315 struct kvm_cpuid_entry2 *feat;
316 u32 v = APIC_VERSION;
317
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100318 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300319 return;
320
321 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
322 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
323 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500324 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300325}
326
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500327static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800328 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300329 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
330 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
331 LINT_MASK, LINT_MASK, /* LVT0-1 */
332 LVT_MASK /* LVTERR */
333};
334
335static int find_highest_vector(void *bitmap)
336{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900337 int vec;
338 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300339
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900340 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
341 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
342 reg = bitmap + REG_POS(vec);
343 if (*reg)
344 return fls(*reg) - 1 + vec;
345 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300346
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900347 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300348}
349
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300350static u8 count_vectors(void *bitmap)
351{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900352 int vec;
353 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300354 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900355
356 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
357 reg = bitmap + REG_POS(vec);
358 count += hweight32(*reg);
359 }
360
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300361 return count;
362}
363
Wincy Van705699a2015-02-03 23:58:17 +0800364void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800365{
366 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800367
368 for (i = 0; i <= 7; i++) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200369 pir_val = READ_ONCE(pir[i]);
370 if (pir_val) {
371 pir_val = xchg(&pir[i], 0);
Wincy Van705699a2015-02-03 23:58:17 +0800372 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Paolo Bonziniad361092016-09-20 16:15:05 +0200373 }
Yang Zhanga20ed542013-04-11 19:25:15 +0800374 }
375}
Wincy Van705699a2015-02-03 23:58:17 +0800376EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
377
378void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
379{
380 struct kvm_lapic *apic = vcpu->arch.apic;
381
382 __kvm_apic_update_irr(pir, apic->regs);
Radim Krčmářc77f3fa2015-10-08 20:23:33 +0200383
384 kvm_make_request(KVM_REQ_EVENT, vcpu);
Wincy Van705699a2015-02-03 23:58:17 +0800385}
Yang Zhanga20ed542013-04-11 19:25:15 +0800386EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
387
Gleb Natapov33e4c682009-06-11 11:06:51 +0300388static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300389{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300390 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300391}
392
393static inline int apic_find_highest_irr(struct kvm_lapic *apic)
394{
395 int result;
396
Yang Zhangc7c9c562013-01-25 10:18:51 +0800397 /*
398 * Note that irr_pending is just a hint. It will be always
399 * true with virtual interrupt delivery enabled.
400 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300401 if (!apic->irr_pending)
402 return -1;
403
Andrey Smetanind62caab2015-11-10 15:36:33 +0300404 if (apic->vcpu->arch.apicv_active)
405 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300406 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300407 ASSERT(result == -1 || result >= 16);
408
409 return result;
410}
411
Gleb Natapov33e4c682009-06-11 11:06:51 +0300412static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
413{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800414 struct kvm_vcpu *vcpu;
415
416 vcpu = apic->vcpu;
417
Andrey Smetanind62caab2015-11-10 15:36:33 +0300418 if (unlikely(vcpu->arch.apicv_active)) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800419 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200420 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800421 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200422 } else {
423 apic->irr_pending = false;
424 apic_clear_vector(vec, apic->regs + APIC_IRR);
425 if (apic_search_irr(apic) != -1)
426 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800427 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300428}
429
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300430static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
431{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800432 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200433
Wanpeng Li56cc2402014-08-05 12:42:24 +0800434 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
435 return;
436
437 vcpu = apic->vcpu;
438
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300439 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800440 * With APIC virtualization enabled, all caching is disabled
441 * because the processor can modify ISR under the hood. Instead
442 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300443 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300444 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200445 kvm_x86_ops->hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800446 else {
447 ++apic->isr_count;
448 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
449 /*
450 * ISR (in service register) bit is set when injecting an interrupt.
451 * The highest vector is injected. Thus the latest bit set matches
452 * the highest bit in ISR.
453 */
454 apic->highest_isr_cache = vec;
455 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300456}
457
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200458static inline int apic_find_highest_isr(struct kvm_lapic *apic)
459{
460 int result;
461
462 /*
463 * Note that isr_count is always 1, and highest_isr_cache
464 * is always -1, with APIC virtualization enabled.
465 */
466 if (!apic->isr_count)
467 return -1;
468 if (likely(apic->highest_isr_cache != -1))
469 return apic->highest_isr_cache;
470
471 result = find_highest_vector(apic->regs + APIC_ISR);
472 ASSERT(result == -1 || result >= 16);
473
474 return result;
475}
476
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300477static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
478{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200479 struct kvm_vcpu *vcpu;
480 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
481 return;
482
483 vcpu = apic->vcpu;
484
485 /*
486 * We do get here for APIC virtualization enabled if the guest
487 * uses the Hyper-V APIC enlightenment. In this case we may need
488 * to trigger a new interrupt delivery by writing the SVI field;
489 * on the other hand isr_count and highest_isr_cache are unused
490 * and must be left alone.
491 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300492 if (unlikely(vcpu->arch.apicv_active))
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +0200493 kvm_x86_ops->hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200494 apic_find_highest_isr(apic));
495 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300496 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200497 BUG_ON(apic->isr_count < 0);
498 apic->highest_isr_cache = -1;
499 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300500}
501
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800502int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
503{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300504 /* This may race with setting of irr in __apic_accept_irq() and
505 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
506 * will cause vmexit immediately and the value will be recalculated
507 * on the next vmentry.
508 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100509 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800510}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800511
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200512static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800513 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100514 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200515
Yang Zhangb4f22252013-04-11 19:21:37 +0800516int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100517 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300518{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800519 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800520
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200521 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800522 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300523}
524
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300525static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
526{
527
528 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
529 sizeof(val));
530}
531
532static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
533{
534
535 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
536 sizeof(*val));
537}
538
539static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
540{
541 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
542}
543
544static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
545{
546 u8 val;
547 if (pv_eoi_get_user(vcpu, &val) < 0)
548 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800549 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300550 return val & 0x1;
551}
552
553static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
554{
555 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
556 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800557 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300558 return;
559 }
560 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
561}
562
563static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
564{
565 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
566 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800567 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300568 return;
569 }
570 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
571}
572
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100573static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
574{
575 int highest_irr = apic_find_highest_irr(apic);
576 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
577 return -1;
578 return highest_irr;
579}
580
581static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300582{
Avi Kivity3842d132010-07-27 12:30:24 +0300583 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300584 int isr;
585
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500586 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
587 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300588 isr = apic_find_highest_isr(apic);
589 isrv = (isr != -1) ? isr : 0;
590
591 if ((tpr & 0xf0) >= (isrv & 0xf0))
592 ppr = tpr & 0xff;
593 else
594 ppr = isrv & 0xf0;
595
596 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
597 apic, ppr, isr, isrv);
598
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100599 *new_ppr = ppr;
600 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500601 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100602
603 return ppr < old_ppr;
604}
605
606static void apic_update_ppr(struct kvm_lapic *apic)
607{
608 u32 ppr;
609
610 if (__apic_update_ppr(apic, &ppr))
611 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300612}
613
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100614void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
615{
616 apic_update_ppr(vcpu->arch.apic);
617}
618EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
619
Eddie Dong97222cc2007-09-12 10:58:04 +0300620static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
621{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500622 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 apic_update_ppr(apic);
624}
625
Radim Krčmář03d22492015-02-12 19:41:31 +0100626static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300627{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100628 return mda == (apic_x2apic_mode(apic) ?
629 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300630}
631
Radim Krčmář03d22492015-02-12 19:41:31 +0100632static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300633{
Radim Krčmář03d22492015-02-12 19:41:31 +0100634 if (kvm_apic_broadcast(apic, mda))
635 return true;
636
637 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100638 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100639
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100640 /*
641 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
642 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
643 * this allows unique addressing of VCPUs with APIC ID over 0xff.
644 * The 0xff condition is needed because writeable xAPIC ID.
645 */
646 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
647 return true;
648
Radim Krčmářb4535b52016-12-15 18:06:47 +0100649 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300650}
651
Radim Krčmář52c233a2015-01-29 22:48:48 +0100652static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300653{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300654 u32 logical_id;
655
Nadav Amit394457a2014-10-03 00:30:52 +0300656 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100657 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300658
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500659 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300660
Radim Krčmář9368b562015-01-29 22:48:49 +0100661 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100662 return ((logical_id >> 16) == (mda >> 16))
663 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100664
665 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300666
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500667 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300668 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100669 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300670 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100671 return ((logical_id >> 4) == (mda >> 4))
672 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300673 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200674 apic_debug("Bad DFR vcpu %d: %08x\n",
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500675 apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100676 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300677 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300678}
679
Radim Krčmářc5192652016-07-12 22:09:28 +0200680/* The KVM local APIC implementation has two quirks:
681 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100682 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
683 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
684 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200685 *
686 * - in-kernel IOAPIC messages have to be delivered directly to
687 * x2APIC, because the kernel does not support interrupt remapping.
688 * In order to support broadcast without interrupt remapping, x2APIC
689 * rewrites the destination of non-IPI messages from APIC_BROADCAST
690 * to X2APIC_BROADCAST.
691 *
692 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
693 * important when userspace wants to use x2APIC-format MSIs, because
694 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100695 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200696static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
697 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100698{
699 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100700
Radim Krčmářc5192652016-07-12 22:09:28 +0200701 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100702 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100703 return X2APIC_BROADCAST;
704
Radim Krčmářb4535b52016-12-15 18:06:47 +0100705 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100706}
707
Radim Krčmář52c233a2015-01-29 22:48:48 +0100708bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300709 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300710{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800711 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200712 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300713
714 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200715 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300716 target, source, dest, dest_mode, short_hand);
717
Zachary Amsdenbd371392010-06-14 11:42:15 -1000718 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300719 switch (short_hand) {
720 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100721 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100722 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200723 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100724 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300725 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100726 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300727 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100728 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300729 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100730 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300731 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200732 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
733 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100734 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300735 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300736}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500737EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300738
Feng Wu520040142016-01-25 16:53:33 +0800739int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
740 const unsigned long *bitmap, u32 bitmap_size)
741{
742 u32 mod;
743 int i, idx = -1;
744
745 mod = vector % dest_vcpus;
746
747 for (i = 0; i <= mod; i++) {
748 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
749 BUG_ON(idx == bitmap_size);
750 }
751
752 return idx;
753}
754
Radim Krčmář4efd8052016-02-12 15:00:15 +0100755static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
756{
757 if (!kvm->arch.disabled_lapic_found) {
758 kvm->arch.disabled_lapic_found = true;
759 printk(KERN_INFO
760 "Disabled LAPIC found during irq injection\n");
761 }
762}
763
Radim Krčmářc5192652016-07-12 22:09:28 +0200764static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
765 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
766{
767 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
768 if ((irq->dest_id == APIC_BROADCAST &&
769 map->mode != KVM_APIC_MODE_X2APIC))
770 return true;
771 if (irq->dest_id == X2APIC_BROADCAST)
772 return true;
773 } else {
774 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
775 if (irq->dest_id == (x2apic_ipi ?
776 X2APIC_BROADCAST : APIC_BROADCAST))
777 return true;
778 }
779
780 return false;
781}
782
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200783/* Return true if the interrupt can be handled by using *bitmap as index mask
784 * for valid destinations in *dst array.
785 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
786 * Note: we may have zero kvm_lapic destinations when we return true, which
787 * means that the interrupt should be dropped. In this case, *bitmap would be
788 * zero and *dst undefined.
789 */
790static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
791 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
792 struct kvm_apic_map *map, struct kvm_lapic ***dst,
793 unsigned long *bitmap)
794{
795 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200796
797 if (irq->shorthand == APIC_DEST_SELF && src) {
798 *dst = src;
799 *bitmap = 1;
800 return true;
801 } else if (irq->shorthand)
802 return false;
803
Radim Krčmářc5192652016-07-12 22:09:28 +0200804 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200805 return false;
806
807 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200808 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200809 *bitmap = 0;
810 } else {
811 *dst = &map->phys_map[irq->dest_id];
812 *bitmap = 1;
813 }
814 return true;
815 }
816
Radim Krčmáře45115b2016-07-12 22:09:19 +0200817 *bitmap = 0;
818 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
819 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200820 return false;
821
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200822 if (!kvm_lowest_prio_delivery(irq))
823 return true;
824
825 if (!kvm_vector_hashing_enabled()) {
826 lowest = -1;
827 for_each_set_bit(i, bitmap, 16) {
828 if (!(*dst)[i])
829 continue;
830 if (lowest < 0)
831 lowest = i;
832 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
833 (*dst)[lowest]->vcpu) < 0)
834 lowest = i;
835 }
836 } else {
837 if (!*bitmap)
838 return true;
839
840 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
841 bitmap, 16);
842
843 if (!(*dst)[lowest]) {
844 kvm_apic_disabled_lapic_found(kvm);
845 *bitmap = 0;
846 return true;
847 }
848 }
849
850 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
851
852 return true;
853}
854
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300855bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100856 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300857{
858 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200859 unsigned long bitmap;
860 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300861 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200862 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300863
864 *r = -1;
865
866 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800867 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300868 return true;
869 }
870
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300871 rcu_read_lock();
872 map = rcu_dereference(kvm->arch.apic_map);
873
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200874 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
875 if (ret)
876 for_each_set_bit(i, &bitmap, 16) {
877 if (!dst[i])
878 continue;
879 if (*r < 0)
880 *r = 0;
881 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100882 }
883
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300884 rcu_read_unlock();
885 return ret;
886}
887
Feng Wu6228a0d2016-01-25 16:53:34 +0800888/*
889 * This routine tries to handler interrupts in posted mode, here is how
890 * it deals with different cases:
891 * - For single-destination interrupts, handle it in posted mode
892 * - Else if vector hashing is enabled and it is a lowest-priority
893 * interrupt, handle it in posted mode and use the following mechanism
894 * to find the destinaiton vCPU.
895 * 1. For lowest-priority interrupts, store all the possible
896 * destination vCPUs in an array.
897 * 2. Use "guest vector % max number of destination vCPUs" to find
898 * the right destination vCPU in the array for the lowest-priority
899 * interrupt.
900 * - Otherwise, use remapped mode to inject the interrupt.
901 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800902bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
903 struct kvm_vcpu **dest_vcpu)
904{
905 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200906 unsigned long bitmap;
907 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +0800908 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +0800909
910 if (irq->shorthand)
911 return false;
912
913 rcu_read_lock();
914 map = rcu_dereference(kvm->arch.apic_map);
915
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200916 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
917 hweight16(bitmap) == 1) {
918 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +0800919
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200920 if (dst[i]) {
921 *dest_vcpu = dst[i]->vcpu;
922 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +0800923 }
Feng Wu8feb4a02015-09-18 22:29:47 +0800924 }
925
Feng Wu8feb4a02015-09-18 22:29:47 +0800926 rcu_read_unlock();
927 return ret;
928}
929
Eddie Dong97222cc2007-09-12 10:58:04 +0300930/*
931 * Add a pending IRQ into lapic.
932 * Return 1 if successfully added and 0 if discarded.
933 */
934static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800935 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100936 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300937{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200938 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300939 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300940
Paolo Bonzinia183b632014-09-11 11:51:02 +0200941 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
942 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300943 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300944 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200945 vcpu->arch.apic_arb_prio++;
946 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200947 if (unlikely(trig_mode && !level))
948 break;
949
Eddie Dong97222cc2007-09-12 10:58:04 +0300950 /* FIXME add logic for vcpu on reset */
951 if (unlikely(!apic_enabled(apic)))
952 break;
953
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200954 result = 1;
955
Joerg Roedel9daa5002016-02-29 16:04:44 +0100956 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100957 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +0100958 dest_map->vectors[vcpu->vcpu_id] = vector;
959 }
Avi Kivitya5d36f82009-12-29 12:42:16 +0200960
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200961 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
962 if (trig_mode)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500963 kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200964 else
965 apic_clear_vector(vector, apic->regs + APIC_TMR);
966 }
967
Andrey Smetanind62caab2015-11-10 15:36:33 +0300968 if (vcpu->arch.apicv_active)
Yang Zhang5a717852013-04-11 19:25:16 +0800969 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200970 else {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500971 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800972
973 kvm_make_request(KVM_REQ_EVENT, vcpu);
974 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300976 break;
977
978 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530979 result = 1;
980 vcpu->arch.pv.pv_unhalted = 1;
981 kvm_make_request(KVM_REQ_EVENT, vcpu);
982 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300983 break;
984
985 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200986 result = 1;
987 kvm_make_request(KVM_REQ_SMI, vcpu);
988 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300989 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800990
Eddie Dong97222cc2007-09-12 10:58:04 +0300991 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200992 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800993 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200994 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300995 break;
996
997 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100998 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200999 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001000 /* assumes that there are only KVM_APIC_INIT/SIPI */
1001 apic->pending_events = (1UL << KVM_APIC_INIT);
1002 /* make sure pending_events is visible before sending
1003 * the request */
1004 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +03001005 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001006 kvm_vcpu_kick(vcpu);
1007 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001008 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
1009 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +03001010 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001011 break;
1012
1013 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +02001014 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
1015 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +01001016 result = 1;
1017 apic->sipi_vector = vector;
1018 /* make sure sipi_vector is visible for the receiver */
1019 smp_wmb();
1020 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1021 kvm_make_request(KVM_REQ_EVENT, vcpu);
1022 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001023 break;
1024
Jan Kiszka23930f92008-09-26 09:30:52 +02001025 case APIC_DM_EXTINT:
1026 /*
1027 * Should only be called by kvm_apic_local_deliver() with LVT0,
1028 * before NMI watchdog was enabled. Already handled by
1029 * kvm_apic_accept_pic_intr().
1030 */
1031 break;
1032
Eddie Dong97222cc2007-09-12 10:58:04 +03001033 default:
1034 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1035 delivery_mode);
1036 break;
1037 }
1038 return result;
1039}
1040
Gleb Natapove1035712009-03-05 16:34:59 +02001041int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001042{
Gleb Natapove1035712009-03-05 16:34:59 +02001043 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001044}
1045
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001046static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1047{
Andrey Smetanin63086302015-11-10 15:36:32 +03001048 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001049}
1050
Yang Zhangc7c9c562013-01-25 10:18:51 +08001051static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1052{
Steve Rutherford7543a632015-07-29 23:21:41 -07001053 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001054
Steve Rutherford7543a632015-07-29 23:21:41 -07001055 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1056 if (!kvm_ioapic_handles_vector(apic, vector))
1057 return;
1058
1059 /* Request a KVM exit to inform the userspace IOAPIC. */
1060 if (irqchip_split(apic->vcpu->kvm)) {
1061 apic->vcpu->arch.pending_ioapic_eoi = vector;
1062 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1063 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001064 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001065
1066 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1067 trigger_mode = IOAPIC_LEVEL_TRIG;
1068 else
1069 trigger_mode = IOAPIC_EDGE_TRIG;
1070
1071 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001072}
1073
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001074static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001075{
1076 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001077
1078 trace_kvm_eoi(apic, vector);
1079
Eddie Dong97222cc2007-09-12 10:58:04 +03001080 /*
1081 * Not every write EOI will has corresponding ISR,
1082 * one example is when Kernel check timer on setup_IO_APIC
1083 */
1084 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001085 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001086
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001087 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001088 apic_update_ppr(apic);
1089
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001090 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1091 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1092
Yang Zhangc7c9c562013-01-25 10:18:51 +08001093 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001094 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001095 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001096}
1097
Yang Zhangc7c9c562013-01-25 10:18:51 +08001098/*
1099 * this interface assumes a trap-like exit, which has already finished
1100 * desired side effect including vISR and vPPR update.
1101 */
1102void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1103{
1104 struct kvm_lapic *apic = vcpu->arch.apic;
1105
1106 trace_kvm_eoi(apic, vector);
1107
1108 kvm_ioapic_send_eoi(apic, vector);
1109 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1110}
1111EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1112
Eddie Dong97222cc2007-09-12 10:58:04 +03001113static void apic_send_ipi(struct kvm_lapic *apic)
1114{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001115 u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
1116 u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001117 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001118
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001119 irq.vector = icr_low & APIC_VECTOR_MASK;
1120 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1121 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001122 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001123 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1124 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001125 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001126 if (apic_x2apic_mode(apic))
1127 irq.dest_id = icr_high;
1128 else
1129 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001130
Gleb Natapov1000ff82009-07-07 16:00:57 +03001131 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1132
Eddie Dong97222cc2007-09-12 10:58:04 +03001133 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1134 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001135 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1136 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001137 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001138 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001139 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001140
Yang Zhangb4f22252013-04-11 19:21:37 +08001141 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001142}
1143
1144static u32 apic_get_tmcct(struct kvm_lapic *apic)
1145{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001146 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001147 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001148 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001149
1150 ASSERT(apic != NULL);
1151
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001152 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001153 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001154 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001155 return 0;
1156
Paolo Bonzini55878592016-10-25 15:23:49 +02001157 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001158 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001159 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001160 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001161
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001162 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1163 tmcct = div64_u64(ns,
1164 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001165
1166 return tmcct;
1167}
1168
Avi Kivityb209749f2007-10-22 16:50:39 +02001169static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1170{
1171 struct kvm_vcpu *vcpu = apic->vcpu;
1172 struct kvm_run *run = vcpu->run;
1173
Avi Kivitya8eeb042010-05-10 12:34:53 +03001174 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001175 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001176 run->tpr_access.is_write = write;
1177}
1178
1179static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1180{
1181 if (apic->vcpu->arch.tpr_access_reporting)
1182 __report_tpr_access(apic, write);
1183}
1184
Eddie Dong97222cc2007-09-12 10:58:04 +03001185static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1186{
1187 u32 val = 0;
1188
1189 if (offset >= LAPIC_MMIO_LENGTH)
1190 return 0;
1191
1192 switch (offset) {
1193 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001194 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001195 break;
1196
1197 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001198 if (apic_lvtt_tscdeadline(apic))
1199 return 0;
1200
Eddie Dong97222cc2007-09-12 10:58:04 +03001201 val = apic_get_tmcct(apic);
1202 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001203 case APIC_PROCPRI:
1204 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001205 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001206 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001207 case APIC_TASKPRI:
1208 report_tpr_access(apic, false);
1209 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001210 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001211 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001212 break;
1213 }
1214
1215 return val;
1216}
1217
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001218static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1219{
1220 return container_of(dev, struct kvm_lapic, dev);
1221}
1222
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001223int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001224 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001225{
Eddie Dong97222cc2007-09-12 10:58:04 +03001226 unsigned char alignment = offset & 0xf;
1227 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001228 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001229 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001230
1231 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001232 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1233 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001234 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001235 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001236
1237 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001238 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1239 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001240 return 1;
1241 }
1242
Eddie Dong97222cc2007-09-12 10:58:04 +03001243 result = __apic_read(apic, offset & ~0xf);
1244
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001245 trace_kvm_apic_read(offset, result);
1246
Eddie Dong97222cc2007-09-12 10:58:04 +03001247 switch (len) {
1248 case 1:
1249 case 2:
1250 case 4:
1251 memcpy(data, (char *)&result + alignment, len);
1252 break;
1253 default:
1254 printk(KERN_ERR "Local APIC read with len = %x, "
1255 "should be 1,2, or 4 instead\n", len);
1256 break;
1257 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001258 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001259}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001260EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001261
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001262static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1263{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001264 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001265 addr >= apic->base_address &&
1266 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1267}
1268
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001269static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001270 gpa_t address, int len, void *data)
1271{
1272 struct kvm_lapic *apic = to_lapic(this);
1273 u32 offset = address - apic->base_address;
1274
1275 if (!apic_mmio_in_range(apic, address))
1276 return -EOPNOTSUPP;
1277
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001278 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001279
1280 return 0;
1281}
1282
Eddie Dong97222cc2007-09-12 10:58:04 +03001283static void update_divide_count(struct kvm_lapic *apic)
1284{
1285 u32 tmp1, tmp2, tdcr;
1286
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001287 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001288 tmp1 = tdcr & 0xf;
1289 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001290 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001291
1292 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001293 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001294}
1295
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001296static void apic_update_lvtt(struct kvm_lapic *apic)
1297{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001298 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001299 apic->lapic_timer.timer_mode_mask;
1300
1301 if (apic->lapic_timer.timer_mode != timer_mode) {
1302 apic->lapic_timer.timer_mode = timer_mode;
1303 hrtimer_cancel(&apic->lapic_timer.timer);
1304 }
1305}
1306
Radim Krčmář5d87db72014-10-10 19:15:08 +02001307static void apic_timer_expired(struct kvm_lapic *apic)
1308{
1309 struct kvm_vcpu *vcpu = apic->vcpu;
Marcelo Tosatti85773702016-02-19 09:46:39 +01001310 struct swait_queue_head *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001311 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001312
Radim Krčmář5d87db72014-10-10 19:15:08 +02001313 if (atomic_read(&apic->lapic_timer.pending))
1314 return;
1315
1316 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001317 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001318
Marcelo Tosatti85773702016-02-19 09:46:39 +01001319 if (swait_active(q))
1320 swake_up(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001321
1322 if (apic_lvtt_tscdeadline(apic))
1323 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1324}
1325
1326/*
1327 * On APICv, this test will cause a busy wait
1328 * during a higher-priority task.
1329 */
1330
1331static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1332{
1333 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001334 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001335
1336 if (kvm_apic_hw_enabled(apic)) {
1337 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001338 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001339
Andrey Smetanind62caab2015-11-10 15:36:33 +03001340 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001341 bitmap = apic->regs + APIC_IRR;
1342
1343 if (apic_test_vector(vec, bitmap))
1344 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001345 }
1346 return false;
1347}
1348
1349void wait_lapic_expire(struct kvm_vcpu *vcpu)
1350{
1351 struct kvm_lapic *apic = vcpu->arch.apic;
1352 u64 guest_tsc, tsc_deadline;
1353
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001354 if (!lapic_in_kernel(vcpu))
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001355 return;
1356
1357 if (apic->lapic_timer.expired_tscdeadline == 0)
1358 return;
1359
1360 if (!lapic_timer_int_injected(vcpu))
1361 return;
1362
1363 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1364 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001365 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001366 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001367
1368 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1369 if (guest_tsc < tsc_deadline)
Marcelo Tosattib606f182016-06-20 22:33:48 -03001370 __delay(min(tsc_deadline - guest_tsc,
1371 nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
Radim Krčmář5d87db72014-10-10 19:15:08 +02001372}
1373
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001374static void start_sw_tscdeadline(struct kvm_lapic *apic)
1375{
1376 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1377 u64 ns = 0;
1378 ktime_t expire;
1379 struct kvm_vcpu *vcpu = apic->vcpu;
1380 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1381 unsigned long flags;
1382 ktime_t now;
1383
1384 if (unlikely(!tscdeadline || !this_tsc_khz))
1385 return;
1386
1387 local_irq_save(flags);
1388
Paolo Bonzini55878592016-10-25 15:23:49 +02001389 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001390 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1391 if (likely(tscdeadline > guest_tsc)) {
1392 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1393 do_div(ns, this_tsc_khz);
1394 expire = ktime_add_ns(now, ns);
1395 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1396 hrtimer_start(&apic->lapic_timer.timer,
1397 expire, HRTIMER_MODE_ABS_PINNED);
1398 } else
1399 apic_timer_expired(apic);
1400
1401 local_irq_restore(flags);
1402}
1403
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001404static void start_sw_period(struct kvm_lapic *apic)
1405{
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001406 if (!apic->lapic_timer.period)
1407 return;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001408
1409 if (apic_lvtt_oneshot(apic) &&
Paolo Bonzini55878592016-10-25 15:23:49 +02001410 ktime_after(ktime_get(),
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001411 apic->lapic_timer.target_expiration)) {
1412 apic_timer_expired(apic);
1413 return;
1414 }
1415
1416 hrtimer_start(&apic->lapic_timer.timer,
1417 apic->lapic_timer.target_expiration,
1418 HRTIMER_MODE_ABS_PINNED);
1419}
1420
1421static bool set_target_expiration(struct kvm_lapic *apic)
1422{
1423 ktime_t now;
1424 u64 tscl = rdtsc();
1425
Paolo Bonzini55878592016-10-25 15:23:49 +02001426 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001427 apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1428 * APIC_BUS_CYCLE_NS * apic->divide_count;
1429
1430 if (!apic->lapic_timer.period)
1431 return false;
1432
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001433 /*
1434 * Do not allow the guest to program periodic timers with small
1435 * interval, since the hrtimers are not throttled by the host
1436 * scheduler.
1437 */
1438 if (apic_lvtt_period(apic)) {
1439 s64 min_period = min_timer_period_us * 1000LL;
1440
1441 if (apic->lapic_timer.period < min_period) {
1442 pr_info_ratelimited(
1443 "kvm: vcpu %i: requested %lld ns "
1444 "lapic timer period limited to %lld ns\n",
1445 apic->vcpu->vcpu_id,
1446 apic->lapic_timer.period, min_period);
1447 apic->lapic_timer.period = min_period;
1448 }
1449 }
1450
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001451 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1452 PRIx64 ", "
1453 "timer initial count 0x%x, period %lldns, "
1454 "expire @ 0x%016" PRIx64 ".\n", __func__,
1455 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1456 kvm_lapic_get_reg(apic, APIC_TMICT),
1457 apic->lapic_timer.period,
1458 ktime_to_ns(ktime_add_ns(now,
1459 apic->lapic_timer.period)));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001460
1461 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1462 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1463 apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1464
1465 return true;
1466}
1467
1468static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1469{
1470 apic->lapic_timer.tscdeadline +=
1471 nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1472 apic->lapic_timer.target_expiration =
1473 ktime_add_ns(apic->lapic_timer.target_expiration,
1474 apic->lapic_timer.period);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001475}
1476
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001477bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1478{
Wanpeng Li91005302016-08-03 12:04:12 +08001479 if (!lapic_in_kernel(vcpu))
1480 return false;
1481
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001482 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1483}
1484EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1485
Wanpeng Li7e810a32016-10-24 18:23:12 +08001486static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001487{
1488 kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1489 apic->lapic_timer.hv_timer_in_use = false;
1490}
1491
Wanpeng Li7e810a32016-10-24 18:23:12 +08001492static bool start_hv_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001493{
1494 u64 tscdeadline = apic->lapic_timer.tscdeadline;
1495
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001496 if ((atomic_read(&apic->lapic_timer.pending) &&
1497 !apic_lvtt_period(apic)) ||
Wanpeng Li196f20c2016-06-28 14:54:19 +08001498 kvm_x86_ops->set_hv_timer(apic->vcpu, tscdeadline)) {
1499 if (apic->lapic_timer.hv_timer_in_use)
Wanpeng Li7e810a32016-10-24 18:23:12 +08001500 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001501 } else {
1502 apic->lapic_timer.hv_timer_in_use = true;
1503 hrtimer_cancel(&apic->lapic_timer.timer);
1504
1505 /* In case the sw timer triggered in the window */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001506 if (atomic_read(&apic->lapic_timer.pending) &&
1507 !apic_lvtt_period(apic))
Wanpeng Li7e810a32016-10-24 18:23:12 +08001508 cancel_hv_timer(apic);
Wanpeng Li196f20c2016-06-28 14:54:19 +08001509 }
1510 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id,
1511 apic->lapic_timer.hv_timer_in_use);
1512 return apic->lapic_timer.hv_timer_in_use;
1513}
1514
Eddie Dong97222cc2007-09-12 10:58:04 +03001515void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1516{
1517 struct kvm_lapic *apic = vcpu->arch.apic;
1518
1519 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1520 WARN_ON(swait_active(&vcpu->wq));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001521 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001522 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001523
1524 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1525 advance_periodic_target_expiration(apic);
1526 if (!start_hv_timer(apic))
1527 start_sw_period(apic);
1528 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001529}
1530EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1531
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001532void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1533{
1534 struct kvm_lapic *apic = vcpu->arch.apic;
1535
1536 WARN_ON(apic->lapic_timer.hv_timer_in_use);
1537
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001538 start_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001539}
1540EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1541
1542void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1543{
1544 struct kvm_lapic *apic = vcpu->arch.apic;
1545
1546 /* Possibly the TSC deadline timer is not enabled yet */
1547 if (!apic->lapic_timer.hv_timer_in_use)
1548 return;
1549
Wanpeng Li7e810a32016-10-24 18:23:12 +08001550 cancel_hv_timer(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001551
1552 if (atomic_read(&apic->lapic_timer.pending))
1553 return;
1554
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001555 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1556 start_sw_period(apic);
1557 else if (apic_lvtt_tscdeadline(apic))
1558 start_sw_tscdeadline(apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001559}
1560EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1561
Eddie Dong97222cc2007-09-12 10:58:04 +03001562static void start_apic_timer(struct kvm_lapic *apic)
1563{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001564 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001565
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001566 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001567 if (set_target_expiration(apic) &&
1568 !(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
1569 start_sw_period(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001570 } else if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li7e810a32016-10-24 18:23:12 +08001571 if (!(kvm_x86_ops->set_hv_timer && start_hv_timer(apic)))
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001572 start_sw_tscdeadline(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001573 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001574}
1575
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001576static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1577{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001578 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001579
Radim Krčmář59fd1322015-06-30 22:19:16 +02001580 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1581 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1582 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001583 apic_debug("Receive NMI setting on APIC_LVT0 "
1584 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001585 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001586 } else
1587 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1588 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001589}
1590
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001591int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001592{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001593 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001594
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001595 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001596
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001597 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001598 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001599 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001600 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001601 else
1602 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001603 break;
1604
1605 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001606 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001607 apic_set_tpr(apic, val & 0xff);
1608 break;
1609
1610 case APIC_EOI:
1611 apic_set_eoi(apic);
1612 break;
1613
1614 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001615 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001616 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001617 else
1618 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001619 break;
1620
1621 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001622 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001623 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001624 recalculate_apic_map(apic->vcpu->kvm);
1625 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001626 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001627 break;
1628
Gleb Natapovfc61b802009-07-05 17:39:35 +03001629 case APIC_SPIV: {
1630 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001631 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001632 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001633 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001634 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1635 int i;
1636 u32 lvt_val;
1637
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001638 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001639 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001640 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001641 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001642 lvt_val | APIC_LVT_MASKED);
1643 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001644 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001645 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001646
1647 }
1648 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001649 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001650 case APIC_ICR:
1651 /* No delay here, so we always clear the pending bit */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001652 kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
Eddie Dong97222cc2007-09-12 10:58:04 +03001653 apic_send_ipi(apic);
1654 break;
1655
1656 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001657 if (!apic_x2apic_mode(apic))
1658 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001659 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001660 break;
1661
Jan Kiszka23930f92008-09-26 09:30:52 +02001662 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001663 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001664 case APIC_LVTTHMR:
1665 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001666 case APIC_LVT1:
1667 case APIC_LVTERR:
1668 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001669 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001670 val |= APIC_LVT_MASKED;
1671
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001672 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001673 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001674
1675 break;
1676
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001677 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001678 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001679 val |= APIC_LVT_MASKED;
1680 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001681 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001682 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001683 break;
1684
Eddie Dong97222cc2007-09-12 10:58:04 +03001685 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001686 if (apic_lvtt_tscdeadline(apic))
1687 break;
1688
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001689 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001690 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001691 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001692 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001693
1694 case APIC_TDCR:
1695 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001696 apic_debug("KVM_WRITE:TDCR %x\n", val);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001697 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001698 update_divide_count(apic);
1699 break;
1700
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001701 case APIC_ESR:
1702 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001703 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001704 ret = 1;
1705 }
1706 break;
1707
1708 case APIC_SELF_IPI:
1709 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001710 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001711 } else
1712 ret = 1;
1713 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001714 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001715 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001716 break;
1717 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001718 if (ret)
1719 apic_debug("Local APIC Write to read-only register %x\n", reg);
1720 return ret;
1721}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001722EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001723
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001724static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001725 gpa_t address, int len, const void *data)
1726{
1727 struct kvm_lapic *apic = to_lapic(this);
1728 unsigned int offset = address - apic->base_address;
1729 u32 val;
1730
1731 if (!apic_mmio_in_range(apic, address))
1732 return -EOPNOTSUPP;
1733
1734 /*
1735 * APIC register must be aligned on 128-bits boundary.
1736 * 32/64/128 bits registers must be accessed thru 32 bits.
1737 * Refer SDM 8.4.1
1738 */
1739 if (len != 4 || (offset & 0xf)) {
1740 /* Don't shout loud, $infamous_os would cause only noise. */
1741 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001742 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001743 }
1744
1745 val = *(u32*)data;
1746
1747 /* too common printing */
1748 if (offset != APIC_EOI)
1749 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1750 "0x%x\n", __func__, offset, len, val);
1751
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001752 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001753
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001754 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001755}
1756
Kevin Tian58fbbf22011-08-30 13:56:17 +03001757void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1758{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001759 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03001760}
1761EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1762
Yang Zhang83d4c282013-01-25 10:18:49 +08001763/* emulate APIC access in a trap manner */
1764void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1765{
1766 u32 val = 0;
1767
1768 /* hw has done the conditional check and inst decode */
1769 offset &= 0xff0;
1770
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001771 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001772
1773 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001774 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08001775}
1776EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1777
Rusty Russelld5894442007-10-08 10:48:30 +10001778void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001779{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001780 struct kvm_lapic *apic = vcpu->arch.apic;
1781
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001782 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001783 return;
1784
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001785 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001786
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001787 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1788 static_key_slow_dec_deferred(&apic_hw_disabled);
1789
Radim Krčmáře4627552014-10-30 15:06:45 +01001790 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001791 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001792
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001793 if (apic->regs)
1794 free_page((unsigned long)apic->regs);
1795
1796 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001797}
1798
1799/*
1800 *----------------------------------------------------------------------
1801 * LAPIC interface
1802 *----------------------------------------------------------------------
1803 */
Wanpeng Li498f8162016-10-24 18:23:11 +08001804u64 kvm_get_lapic_target_expiration_tsc(struct kvm_vcpu *vcpu)
1805{
1806 struct kvm_lapic *apic = vcpu->arch.apic;
1807
1808 if (!lapic_in_kernel(vcpu))
1809 return 0;
1810
1811 return apic->lapic_timer.tscdeadline;
1812}
Eddie Dong97222cc2007-09-12 10:58:04 +03001813
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001814u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1815{
1816 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001817
Wanpeng Lia10388e2016-10-24 18:23:10 +08001818 if (!lapic_in_kernel(vcpu) ||
1819 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001820 return 0;
1821
1822 return apic->lapic_timer.tscdeadline;
1823}
1824
1825void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1826{
1827 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001828
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01001829 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001830 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001831 return;
1832
1833 hrtimer_cancel(&apic->lapic_timer.timer);
1834 apic->lapic_timer.tscdeadline = data;
1835 start_apic_timer(apic);
1836}
1837
Eddie Dong97222cc2007-09-12 10:58:04 +03001838void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1839{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001840 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001841
Avi Kivityb93463a2007-10-25 16:52:32 +02001842 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001843 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001844}
1845
1846u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1847{
Eddie Dong97222cc2007-09-12 10:58:04 +03001848 u64 tpr;
1849
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001850 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001851
1852 return (tpr & 0xf0) >> 4;
1853}
1854
1855void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1856{
Yang Zhang8d146952013-01-25 10:18:50 +08001857 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001858 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001859
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001860 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001861 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001862
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001863 vcpu->arch.apic_base = value;
1864
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08001865 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
1866 kvm_update_cpuid(vcpu);
1867
1868 if (!apic)
1869 return;
1870
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001871 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001872 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02001873 if (value & MSR_IA32_APICBASE_ENABLE) {
1874 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001875 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08001876 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001877 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li187ca842016-08-03 12:04:13 +08001878 recalculate_apic_map(vcpu->kvm);
1879 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001880 }
1881
Yang Zhang8d146952013-01-25 10:18:50 +08001882 if ((old_value ^ value) & X2APIC_ENABLE) {
1883 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001884 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001885 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1886 } else
1887 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001888 }
Yang Zhang8d146952013-01-25 10:18:50 +08001889
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001890 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001891 MSR_IA32_APICBASE_BASE;
1892
Nadav Amitdb324fe2014-11-02 11:54:59 +02001893 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1894 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1895 pr_warn_once("APIC base relocation is unsupported by KVM");
1896
Eddie Dong97222cc2007-09-12 10:58:04 +03001897 /* with FSB delivery interrupt, we can restart APIC functionality */
1898 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001899 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001900
1901}
1902
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001903void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001904{
1905 struct kvm_lapic *apic;
1906 int i;
1907
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001908 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001909
1910 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001911 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001912 ASSERT(apic != NULL);
1913
1914 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001915 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001916
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001917 if (!init_event) {
1918 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
1919 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02001920 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02001921 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03001922 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001923
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001924 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
1925 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001926 apic_update_lvtt(apic);
Paolo Bonzini0da029e2015-07-23 08:24:42 +02001927 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001928 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03001929 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001930 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001931
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001932 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001933 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001934 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001935 if (!apic_x2apic_mode(apic))
1936 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001937 kvm_lapic_set_reg(apic, APIC_ESR, 0);
1938 kvm_lapic_set_reg(apic, APIC_ICR, 0);
1939 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
1940 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
1941 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001942 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001943 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1944 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1945 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001946 }
Andrey Smetanind62caab2015-11-10 15:36:33 +03001947 apic->irr_pending = vcpu->arch.apicv_active;
1948 apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001949 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001950 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001951 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001952 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001953 kvm_lapic_set_base(vcpu,
1954 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001955 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001956 apic_update_ppr(apic);
1957
Gleb Natapove1035712009-03-05 16:34:59 +02001958 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001959 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001960
Radim Krčmář6e500432016-12-15 18:06:46 +01001961 apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001962 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Radim Krčmář6e500432016-12-15 18:06:46 +01001963 vcpu, kvm_lapic_get_reg(apic, APIC_ID),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001964 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001965}
1966
Eddie Dong97222cc2007-09-12 10:58:04 +03001967/*
1968 *----------------------------------------------------------------------
1969 * timer interface
1970 *----------------------------------------------------------------------
1971 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001972
Avi Kivity2a6eac92012-07-26 18:01:51 +03001973static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001974{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001975 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001976}
1977
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001978int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1979{
Gleb Natapov54e98182012-08-05 15:58:32 +03001980 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001981
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01001982 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03001983 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001984
1985 return 0;
1986}
1987
Avi Kivity89342082011-11-10 14:57:21 +02001988int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001989{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001990 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001991 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001992
Gleb Natapovc48f1492012-08-05 15:58:33 +03001993 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001994 vector = reg & APIC_VECTOR_MASK;
1995 mode = reg & APIC_MODE_MASK;
1996 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001997 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1998 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001999 }
2000 return 0;
2001}
2002
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002003void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002004{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002005 struct kvm_lapic *apic = vcpu->arch.apic;
2006
2007 if (apic)
2008 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002009}
2010
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002011static const struct kvm_io_device_ops apic_mmio_ops = {
2012 .read = apic_mmio_read,
2013 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002014};
2015
Avi Kivitye9d90d42012-07-26 18:01:50 +03002016static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2017{
2018 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002019 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002020
Radim Krčmář5d87db72014-10-10 19:15:08 +02002021 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002022
Avi Kivity2a6eac92012-07-26 18:01:51 +03002023 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002024 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002025 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2026 return HRTIMER_RESTART;
2027 } else
2028 return HRTIMER_NORESTART;
2029}
2030
Eddie Dong97222cc2007-09-12 10:58:04 +03002031int kvm_create_lapic(struct kvm_vcpu *vcpu)
2032{
2033 struct kvm_lapic *apic;
2034
2035 ASSERT(vcpu != NULL);
2036 apic_debug("apic_init %d\n", vcpu->vcpu_id);
2037
2038 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
2039 if (!apic)
2040 goto nomem;
2041
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002042 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002043
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002044 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
2045 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002046 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2047 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002048 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002049 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002050 apic->vcpu = vcpu;
2051
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002052 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002053 HRTIMER_MODE_ABS_PINNED);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002054 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002055
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002056 /*
2057 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2058 * thinking that APIC satet has changed.
2059 */
2060 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002061 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002062 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04002063 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002064
2065 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002066nomem_free_apic:
2067 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002068nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002069 return -ENOMEM;
2070}
Eddie Dong97222cc2007-09-12 10:58:04 +03002071
2072int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2073{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002074 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002075 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002076
Paolo Bonzinif8543d62016-01-08 13:42:24 +01002077 if (!apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002078 return -1;
2079
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002080 __apic_update_ppr(apic, &ppr);
2081 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002082}
2083
Qing He40487c62007-09-17 14:47:13 +08002084int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2085{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002086 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002087 int r = 0;
2088
Gleb Natapovc48f1492012-08-05 15:58:33 +03002089 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002090 r = 1;
2091 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2092 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2093 r = 1;
Qing He40487c62007-09-17 14:47:13 +08002094 return r;
2095}
2096
Eddie Dong1b9778d2007-09-03 16:56:58 +03002097void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2098{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002099 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002100
Gleb Natapov54e98182012-08-05 15:58:32 +03002101 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002102 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03002103 if (apic_lvtt_tscdeadline(apic))
2104 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002105 if (apic_lvtt_oneshot(apic)) {
2106 apic->lapic_timer.tscdeadline = 0;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01002107 apic->lapic_timer.target_expiration = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002108 }
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002109 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002110 }
2111}
2112
Eddie Dong97222cc2007-09-12 10:58:04 +03002113int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2114{
2115 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002116 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002117
2118 if (vector == -1)
2119 return -1;
2120
Wanpeng Li56cc2402014-08-05 12:42:24 +08002121 /*
2122 * We get here even with APIC virtualization enabled, if doing
2123 * nested virtualization and L1 runs with the "acknowledge interrupt
2124 * on exit" mode. Then we cannot inject the interrupt via RVI,
2125 * because the process would deliver it through the IDT.
2126 */
2127
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002128 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002129 apic_update_ppr(apic);
2130 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002131
2132 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2133 apic_clear_isr(vector, apic);
2134 apic_update_ppr(apic);
2135 }
2136
Eddie Dong97222cc2007-09-12 10:58:04 +03002137 return vector;
2138}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002139
Radim Krčmářa92e2542016-07-12 22:09:22 +02002140static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2141 struct kvm_lapic_state *s, bool set)
2142{
2143 if (apic_x2apic_mode(vcpu->arch.apic)) {
2144 u32 *id = (u32 *)(s->regs + APIC_ID);
2145
Radim Krčmář371313132016-07-12 22:09:27 +02002146 if (vcpu->kvm->arch.x2apic_format) {
2147 if (*id != vcpu->vcpu_id)
2148 return -EINVAL;
2149 } else {
2150 if (set)
2151 *id >>= 24;
2152 else
2153 *id <<= 24;
2154 }
Radim Krčmářa92e2542016-07-12 22:09:22 +02002155 }
2156
2157 return 0;
2158}
2159
2160int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2161{
2162 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2163 return kvm_apic_state_fixup(vcpu, s, false);
2164}
2165
2166int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002167{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002168 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002169 int r;
2170
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002171
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002172 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002173 /* set SPIV separately to get count of SW disabled APICs right */
2174 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002175
2176 r = kvm_apic_state_fixup(vcpu, s, true);
2177 if (r)
2178 return r;
Gleb Natapov64eb0622012-08-08 15:24:36 +03002179 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002180
2181 recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002182 kvm_apic_set_version(vcpu);
2183
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002184 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002185 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002186 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002187 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002188 update_divide_count(apic);
2189 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02002190 apic->irr_pending = true;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002191 apic->isr_count = vcpu->arch.apicv_active ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08002192 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002193 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002194 if (vcpu->arch.apicv_active) {
Suravee Suthikulpanitbe8ca172016-05-04 14:09:49 -05002195 if (kvm_x86_ops->apicv_post_state_restore)
2196 kvm_x86_ops->apicv_post_state_restore(vcpu);
Wei Wang4114c272014-11-05 10:53:43 +08002197 kvm_x86_ops->hwapic_irr_update(vcpu,
2198 apic_find_highest_irr(apic));
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02002199 kvm_x86_ops->hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002200 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002201 }
Avi Kivity3842d132010-07-27 12:30:24 +03002202 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002203 if (ioapic_in_kernel(vcpu->kvm))
2204 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002205
2206 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002207
2208 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002209}
Eddie Donga3d7f852007-09-03 16:15:12 +03002210
Avi Kivity2f52d582008-01-16 12:49:30 +02002211void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002212{
Eddie Donga3d7f852007-09-03 16:15:12 +03002213 struct hrtimer *timer;
2214
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002215 if (!lapic_in_kernel(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002216 return;
2217
Gleb Natapov54e98182012-08-05 15:58:32 +03002218 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002219 if (hrtimer_cancel(timer))
Luiz Capitulino61abdbe2016-04-04 16:46:07 -04002220 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
Eddie Donga3d7f852007-09-03 16:15:12 +03002221}
Avi Kivityb93463a2007-10-25 16:52:32 +02002222
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002223/*
2224 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2225 *
2226 * Detect whether guest triggered PV EOI since the
2227 * last entry. If yes, set EOI on guests's behalf.
2228 * Clear PV EOI in guest memory in any case.
2229 */
2230static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2231 struct kvm_lapic *apic)
2232{
2233 bool pending;
2234 int vector;
2235 /*
2236 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2237 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2238 *
2239 * KVM_APIC_PV_EOI_PENDING is unset:
2240 * -> host disabled PV EOI.
2241 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2242 * -> host enabled PV EOI, guest did not execute EOI yet.
2243 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2244 * -> host enabled PV EOI, guest executed EOI.
2245 */
2246 BUG_ON(!pv_eoi_enabled(vcpu));
2247 pending = pv_eoi_get_pending(vcpu);
2248 /*
2249 * Clear pending bit in any case: it will be set again on vmentry.
2250 * While this might not be ideal from performance point of view,
2251 * this makes sure pv eoi is only enabled when we know it's safe.
2252 */
2253 pv_eoi_clr_pending(vcpu);
2254 if (pending)
2255 return;
2256 vector = apic_set_eoi(apic);
2257 trace_kvm_pv_eoi(apic, vector);
2258}
2259
Avi Kivityb93463a2007-10-25 16:52:32 +02002260void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2261{
2262 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002263
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002264 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2265 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2266
Gleb Natapov41383772012-04-19 14:06:29 +03002267 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002268 return;
2269
Nicholas Krause603242a2015-08-05 10:44:40 -04002270 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2271 sizeof(u32)))
2272 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002273
2274 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2275}
2276
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002277/*
2278 * apic_sync_pv_eoi_to_guest - called before vmentry
2279 *
2280 * Detect whether it's safe to enable PV EOI and
2281 * if yes do so.
2282 */
2283static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2284 struct kvm_lapic *apic)
2285{
2286 if (!pv_eoi_enabled(vcpu) ||
2287 /* IRR set or many bits in ISR: could be nested. */
2288 apic->irr_pending ||
2289 /* Cache not set: could be safe but we don't bother. */
2290 apic->highest_isr_cache == -1 ||
2291 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002292 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002293 /*
2294 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2295 * so we need not do anything here.
2296 */
2297 return;
2298 }
2299
2300 pv_eoi_set_pending(apic->vcpu);
2301}
2302
Avi Kivityb93463a2007-10-25 16:52:32 +02002303void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2304{
2305 u32 data, tpr;
2306 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002307 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002308
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002309 apic_sync_pv_eoi_to_guest(vcpu, apic);
2310
Gleb Natapov41383772012-04-19 14:06:29 +03002311 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002312 return;
2313
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002314 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002315 max_irr = apic_find_highest_irr(apic);
2316 if (max_irr < 0)
2317 max_irr = 0;
2318 max_isr = apic_find_highest_isr(apic);
2319 if (max_isr < 0)
2320 max_isr = 0;
2321 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2322
Andy Honigfda4e2e2013-11-20 10:23:22 -08002323 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2324 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002325}
2326
Andy Honigfda4e2e2013-11-20 10:23:22 -08002327int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002328{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002329 if (vapic_addr) {
2330 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2331 &vcpu->arch.apic->vapic_cache,
2332 vapic_addr, sizeof(u32)))
2333 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002334 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002335 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002336 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002337 }
2338
2339 vcpu->arch.apic->vapic_addr = vapic_addr;
2340 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002341}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002342
2343int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2344{
2345 struct kvm_lapic *apic = vcpu->arch.apic;
2346 u32 reg = (msr - APIC_BASE_MSR) << 4;
2347
Paolo Bonzini35754c92015-07-29 12:05:37 +02002348 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002349 return 1;
2350
Nadav Amitc69d3d92014-11-26 17:56:25 +02002351 if (reg == APIC_ICR2)
2352 return 1;
2353
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002354 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002355 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002356 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2357 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002358}
2359
2360int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2361{
2362 struct kvm_lapic *apic = vcpu->arch.apic;
2363 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2364
Paolo Bonzini35754c92015-07-29 12:05:37 +02002365 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002366 return 1;
2367
Nadav Amitc69d3d92014-11-26 17:56:25 +02002368 if (reg == APIC_DFR || reg == APIC_ICR2) {
2369 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2370 reg);
2371 return 1;
2372 }
2373
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002374 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002375 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002376 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002377 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002378
2379 *data = (((u64)high) << 32) | low;
2380
2381 return 0;
2382}
Gleb Natapov10388a02010-01-17 15:51:23 +02002383
2384int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2385{
2386 struct kvm_lapic *apic = vcpu->arch.apic;
2387
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002388 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002389 return 1;
2390
2391 /* if this is ICR write vector before command */
2392 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002393 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2394 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002395}
2396
2397int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2398{
2399 struct kvm_lapic *apic = vcpu->arch.apic;
2400 u32 low, high = 0;
2401
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002402 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002403 return 1;
2404
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002405 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002406 return 1;
2407 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002408 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002409
2410 *data = (((u64)high) << 32) | low;
2411
2412 return 0;
2413}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002414
2415int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2416{
2417 u64 addr = data & ~KVM_MSR_ENABLED;
2418 if (!IS_ALIGNED(addr, 4))
2419 return 1;
2420
2421 vcpu->arch.pv_eoi.msr_val = data;
2422 if (!pv_eoi_enabled(vcpu))
2423 return 0;
2424 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002425 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002426}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002427
Jan Kiszka66450a22013-03-13 12:42:34 +01002428void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2429{
2430 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002431 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002432 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002433
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002434 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002435 return;
2436
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002437 /*
2438 * INITs are latched while in SMM. Because an SMM CPU cannot
2439 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2440 * and delay processing of INIT until the next RSM.
2441 */
2442 if (is_smm(vcpu)) {
2443 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2444 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2445 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2446 return;
2447 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002448
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002449 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002450 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002451 kvm_lapic_reset(vcpu, true);
2452 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002453 if (kvm_vcpu_is_bsp(apic->vcpu))
2454 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2455 else
2456 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2457 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002458 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002459 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2460 /* evaluate pending_events before reading the vector */
2461 smp_rmb();
2462 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002463 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002464 vcpu->vcpu_id, sipi_vector);
2465 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2466 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2467 }
2468}
2469
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002470void kvm_lapic_init(void)
2471{
2472 /* do not patch jump label more than once per second */
2473 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002474 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002475}