blob: 5c712104066a7538355e0e42604b30fc29ed0aca [file] [log] [blame]
Sascha Hauer29693242012-03-15 10:04:35 +01001/*
2 * simple driver for PWM (Pulse Width Modulator) controller
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Derived from pxa PWM driver by eric miao <eric.miao@marvell.com>
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/platform_device.h>
14#include <linux/slab.h>
15#include <linux/err.h>
16#include <linux/clk.h>
Liu Ying137fd452014-05-28 18:50:13 +080017#include <linux/delay.h>
Sascha Hauer29693242012-03-15 10:04:35 +010018#include <linux/io.h>
19#include <linux/pwm.h>
Sachin Kamat2a8876c2013-09-27 16:53:23 +053020#include <linux/of.h>
Philipp Zabel479e2e32012-06-25 16:16:25 +020021#include <linux/of_device.h>
Sascha Hauer29693242012-03-15 10:04:35 +010022
Sascha Hauer29693242012-03-15 10:04:35 +010023/* i.MX1 and i.MX21 share the same PWM function block: */
24
Liu Ying40f260c2014-05-28 18:50:12 +080025#define MX1_PWMC 0x00 /* PWM Control Register */
26#define MX1_PWMS 0x04 /* PWM Sample Register */
27#define MX1_PWMP 0x08 /* PWM Period Register */
Sascha Hauer29693242012-03-15 10:04:35 +010028
Liu Ying40f260c2014-05-28 18:50:12 +080029#define MX1_PWMC_EN (1 << 4)
Sascha Hauer29693242012-03-15 10:04:35 +010030
31/* i.MX27, i.MX31, i.MX35 share the same PWM function block: */
32
Liu Ying40f260c2014-05-28 18:50:12 +080033#define MX3_PWMCR 0x00 /* PWM Control Register */
Liu Ying137fd452014-05-28 18:50:13 +080034#define MX3_PWMSR 0x04 /* PWM Status Register */
Liu Ying40f260c2014-05-28 18:50:12 +080035#define MX3_PWMSAR 0x0C /* PWM Sample Register */
36#define MX3_PWMPR 0x10 /* PWM Period Register */
37#define MX3_PWMCR_PRESCALER(x) ((((x) - 1) & 0xFFF) << 4)
38#define MX3_PWMCR_DOZEEN (1 << 24)
39#define MX3_PWMCR_WAITEN (1 << 23)
Sascha Hauer29693242012-03-15 10:04:35 +010040#define MX3_PWMCR_DBGEN (1 << 22)
Liu Ying40f260c2014-05-28 18:50:12 +080041#define MX3_PWMCR_CLKSRC_IPG_HIGH (2 << 16)
42#define MX3_PWMCR_CLKSRC_IPG (1 << 16)
Liu Ying137fd452014-05-28 18:50:13 +080043#define MX3_PWMCR_SWR (1 << 3)
Liu Ying40f260c2014-05-28 18:50:12 +080044#define MX3_PWMCR_EN (1 << 0)
Liu Ying137fd452014-05-28 18:50:13 +080045#define MX3_PWMSR_FIFOAV_4WORDS 0x4
46#define MX3_PWMSR_FIFOAV_MASK 0x7
47
48#define MX3_PWM_SWR_LOOP 5
Sascha Hauer29693242012-03-15 10:04:35 +010049
50struct imx_chip {
Philipp Zabel7b27c162012-06-25 16:15:20 +020051 struct clk *clk_per;
Sascha Hauer29693242012-03-15 10:04:35 +010052
Sascha Hauer29693242012-03-15 10:04:35 +010053 void __iomem *mmio_base;
54
55 struct pwm_chip chip;
Sascha Hauer19e73332012-07-03 17:28:14 +020056
57 int (*config)(struct pwm_chip *chip,
58 struct pwm_device *pwm, int duty_ns, int period_ns);
Sascha Hauer66ad6a62012-08-28 11:39:25 +020059 void (*set_enable)(struct pwm_chip *chip, bool enable);
Sascha Hauer29693242012-03-15 10:04:35 +010060};
61
62#define to_imx_chip(chip) container_of(chip, struct imx_chip, chip)
63
Sascha Hauer19e73332012-07-03 17:28:14 +020064static int imx_pwm_config_v1(struct pwm_chip *chip,
65 struct pwm_device *pwm, int duty_ns, int period_ns)
66{
67 struct imx_chip *imx = to_imx_chip(chip);
68
69 /*
70 * The PWM subsystem allows for exact frequencies. However,
71 * I cannot connect a scope on my device to the PWM line and
72 * thus cannot provide the program the PWM controller
73 * exactly. Instead, I'm relying on the fact that the
74 * Bootloader (u-boot or WinCE+haret) has programmed the PWM
75 * function group already. So I'll just modify the PWM sample
76 * register to follow the ratio of duty_ns vs. period_ns
77 * accordingly.
78 *
79 * This is good enough for programming the brightness of
80 * the LCD backlight.
81 *
82 * The real implementation would divide PERCLK[0] first by
83 * both the prescaler (/1 .. /128) and then by CLKSEL
84 * (/2 .. /16).
85 */
86 u32 max = readl(imx->mmio_base + MX1_PWMP);
87 u32 p = max * duty_ns / period_ns;
88 writel(max - p, imx->mmio_base + MX1_PWMS);
89
90 return 0;
91}
92
Lukasz Majewskib3c088f2017-01-29 22:54:08 +010093static int imx_pwm_enable_v1(struct pwm_chip *chip, struct pwm_device *pwm)
94{
95 struct imx_chip *imx = to_imx_chip(chip);
96 u32 val;
97 int ret;
98
99 ret = clk_prepare_enable(imx->clk_per);
100 if (ret < 0)
101 return ret;
102
103 val = readl(imx->mmio_base + MX1_PWMC);
104 val |= MX1_PWMC_EN;
105 writel(val, imx->mmio_base + MX1_PWMC);
106
107 return 0;
108}
109
110static void imx_pwm_disable_v1(struct pwm_chip *chip, struct pwm_device *pwm)
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200111{
112 struct imx_chip *imx = to_imx_chip(chip);
113 u32 val;
114
115 val = readl(imx->mmio_base + MX1_PWMC);
Lukasz Majewskib3c088f2017-01-29 22:54:08 +0100116 val &= ~MX1_PWMC_EN;
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200117 writel(val, imx->mmio_base + MX1_PWMC);
Lukasz Majewskib3c088f2017-01-29 22:54:08 +0100118
119 clk_disable_unprepare(imx->clk_per);
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200120}
121
Sascha Hauer19e73332012-07-03 17:28:14 +0200122static int imx_pwm_config_v2(struct pwm_chip *chip,
123 struct pwm_device *pwm, int duty_ns, int period_ns)
124{
125 struct imx_chip *imx = to_imx_chip(chip);
Liu Ying137fd452014-05-28 18:50:13 +0800126 struct device *dev = chip->dev;
Sascha Hauer19e73332012-07-03 17:28:14 +0200127 unsigned long long c;
128 unsigned long period_cycles, duty_cycles, prescale;
Liu Ying137fd452014-05-28 18:50:13 +0800129 unsigned int period_ms;
Boris Brezillon5c312522015-07-01 10:21:47 +0200130 bool enable = pwm_is_enabled(pwm);
Liu Ying137fd452014-05-28 18:50:13 +0800131 int wait_count = 0, fifoav;
132 u32 cr, sr;
133
134 /*
135 * i.MX PWMv2 has a 4-word sample FIFO.
136 * In order to avoid FIFO overflow issue, we do software reset
137 * to clear all sample FIFO if the controller is disabled or
138 * wait for a full PWM cycle to get a relinquished FIFO slot
139 * when the controller is enabled and the FIFO is fully loaded.
140 */
141 if (enable) {
142 sr = readl(imx->mmio_base + MX3_PWMSR);
143 fifoav = sr & MX3_PWMSR_FIFOAV_MASK;
144 if (fifoav == MX3_PWMSR_FIFOAV_4WORDS) {
Boris Brezillon15da7b52015-07-01 10:21:50 +0200145 period_ms = DIV_ROUND_UP(pwm_get_period(pwm),
146 NSEC_PER_MSEC);
Liu Ying137fd452014-05-28 18:50:13 +0800147 msleep(period_ms);
148
149 sr = readl(imx->mmio_base + MX3_PWMSR);
150 if (fifoav == (sr & MX3_PWMSR_FIFOAV_MASK))
151 dev_warn(dev, "there is no free FIFO slot\n");
152 }
153 } else {
154 writel(MX3_PWMCR_SWR, imx->mmio_base + MX3_PWMCR);
155 do {
156 usleep_range(200, 1000);
157 cr = readl(imx->mmio_base + MX3_PWMCR);
158 } while ((cr & MX3_PWMCR_SWR) &&
159 (wait_count++ < MX3_PWM_SWR_LOOP));
160
161 if (cr & MX3_PWMCR_SWR)
162 dev_warn(dev, "software reset timeout\n");
163 }
Sascha Hauer19e73332012-07-03 17:28:14 +0200164
Philipp Zabel7b27c162012-06-25 16:15:20 +0200165 c = clk_get_rate(imx->clk_per);
Sascha Hauer19e73332012-07-03 17:28:14 +0200166 c = c * period_ns;
167 do_div(c, 1000000000);
168 period_cycles = c;
169
170 prescale = period_cycles / 0x10000 + 1;
171
172 period_cycles /= prescale;
173 c = (unsigned long long)period_cycles * duty_ns;
174 do_div(c, period_ns);
175 duty_cycles = c;
176
177 /*
178 * according to imx pwm RM, the real period value should be
179 * PERIOD value in PWMPR plus 2.
180 */
181 if (period_cycles > 2)
182 period_cycles -= 2;
183 else
184 period_cycles = 0;
185
186 writel(duty_cycles, imx->mmio_base + MX3_PWMSAR);
187 writel(period_cycles, imx->mmio_base + MX3_PWMPR);
188
189 cr = MX3_PWMCR_PRESCALER(prescale) |
190 MX3_PWMCR_DOZEEN | MX3_PWMCR_WAITEN |
Sascha Hauer8d1c24b2012-08-28 12:03:29 +0200191 MX3_PWMCR_DBGEN | MX3_PWMCR_CLKSRC_IPG_HIGH;
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200192
Liu Ying137fd452014-05-28 18:50:13 +0800193 if (enable)
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200194 cr |= MX3_PWMCR_EN;
Sascha Hauer19e73332012-07-03 17:28:14 +0200195
Sascha Hauer19e73332012-07-03 17:28:14 +0200196 writel(cr, imx->mmio_base + MX3_PWMCR);
197
198 return 0;
199}
200
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200201static void imx_pwm_set_enable_v2(struct pwm_chip *chip, bool enable)
202{
203 struct imx_chip *imx = to_imx_chip(chip);
204 u32 val;
205
206 val = readl(imx->mmio_base + MX3_PWMCR);
207
208 if (enable)
209 val |= MX3_PWMCR_EN;
210 else
211 val &= ~MX3_PWMCR_EN;
212
213 writel(val, imx->mmio_base + MX3_PWMCR);
214}
215
Sascha Hauer29693242012-03-15 10:04:35 +0100216static int imx_pwm_config(struct pwm_chip *chip,
217 struct pwm_device *pwm, int duty_ns, int period_ns)
218{
219 struct imx_chip *imx = to_imx_chip(chip);
Philipp Zabel7b27c162012-06-25 16:15:20 +0200220 int ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100221
Sascha Hauer9fb27fa2017-01-29 22:54:06 +0100222 ret = clk_prepare_enable(imx->clk_per);
Philipp Zabel7b27c162012-06-25 16:15:20 +0200223 if (ret)
224 return ret;
225
226 ret = imx->config(chip, pwm, duty_ns, period_ns);
227
Sascha Hauer9fb27fa2017-01-29 22:54:06 +0100228 clk_disable_unprepare(imx->clk_per);
Philipp Zabel7b27c162012-06-25 16:15:20 +0200229
230 return ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100231}
232
233static int imx_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
234{
235 struct imx_chip *imx = to_imx_chip(chip);
Sascha Hauer140827c2012-08-28 09:12:01 +0200236 int ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100237
Philipp Zabel7b27c162012-06-25 16:15:20 +0200238 ret = clk_prepare_enable(imx->clk_per);
Sascha Hauer140827c2012-08-28 09:12:01 +0200239 if (ret)
240 return ret;
241
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200242 imx->set_enable(chip, true);
243
Sascha Hauer140827c2012-08-28 09:12:01 +0200244 return 0;
Sascha Hauer29693242012-03-15 10:04:35 +0100245}
246
247static void imx_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
248{
249 struct imx_chip *imx = to_imx_chip(chip);
250
Sascha Hauer66ad6a62012-08-28 11:39:25 +0200251 imx->set_enable(chip, false);
Sascha Hauer29693242012-03-15 10:04:35 +0100252
Philipp Zabel7b27c162012-06-25 16:15:20 +0200253 clk_disable_unprepare(imx->clk_per);
Sascha Hauer29693242012-03-15 10:04:35 +0100254}
255
Lukasz Majewski00389222017-01-29 22:54:07 +0100256static const struct pwm_ops imx_pwm_ops_v1 = {
Lukasz Majewskib3c088f2017-01-29 22:54:08 +0100257 .enable = imx_pwm_enable_v1,
258 .disable = imx_pwm_disable_v1,
259 .config = imx_pwm_config_v1,
Lukasz Majewski00389222017-01-29 22:54:07 +0100260 .owner = THIS_MODULE,
261};
262
263static const struct pwm_ops imx_pwm_ops_v2 = {
Sascha Hauer29693242012-03-15 10:04:35 +0100264 .enable = imx_pwm_enable,
265 .disable = imx_pwm_disable,
266 .config = imx_pwm_config,
267 .owner = THIS_MODULE,
268};
269
Philipp Zabel479e2e32012-06-25 16:16:25 +0200270struct imx_pwm_data {
271 int (*config)(struct pwm_chip *chip,
272 struct pwm_device *pwm, int duty_ns, int period_ns);
273 void (*set_enable)(struct pwm_chip *chip, bool enable);
Lukasz Majewski00389222017-01-29 22:54:07 +0100274 const struct pwm_ops *ops;
Philipp Zabel479e2e32012-06-25 16:16:25 +0200275};
276
277static struct imx_pwm_data imx_pwm_data_v1 = {
Lukasz Majewski00389222017-01-29 22:54:07 +0100278 .ops = &imx_pwm_ops_v1,
Philipp Zabel479e2e32012-06-25 16:16:25 +0200279};
280
281static struct imx_pwm_data imx_pwm_data_v2 = {
282 .config = imx_pwm_config_v2,
283 .set_enable = imx_pwm_set_enable_v2,
Lukasz Majewski00389222017-01-29 22:54:07 +0100284 .ops = &imx_pwm_ops_v2,
Philipp Zabel479e2e32012-06-25 16:16:25 +0200285};
286
287static const struct of_device_id imx_pwm_dt_ids[] = {
288 { .compatible = "fsl,imx1-pwm", .data = &imx_pwm_data_v1, },
289 { .compatible = "fsl,imx27-pwm", .data = &imx_pwm_data_v2, },
290 { /* sentinel */ }
291};
292MODULE_DEVICE_TABLE(of, imx_pwm_dt_ids);
293
Bill Pemberton3e9fe832012-11-19 13:23:14 -0500294static int imx_pwm_probe(struct platform_device *pdev)
Sascha Hauer29693242012-03-15 10:04:35 +0100295{
Philipp Zabel479e2e32012-06-25 16:16:25 +0200296 const struct of_device_id *of_id =
297 of_match_device(imx_pwm_dt_ids, &pdev->dev);
Lothar Waßmann983290b2012-12-05 16:34:41 +0100298 const struct imx_pwm_data *data;
Sascha Hauer29693242012-03-15 10:04:35 +0100299 struct imx_chip *imx;
300 struct resource *r;
301 int ret = 0;
302
Philipp Zabel479e2e32012-06-25 16:16:25 +0200303 if (!of_id)
304 return -ENODEV;
305
Lukasz Majewski00389222017-01-29 22:54:07 +0100306 data = of_id->data;
307
Axel Lina9970e32012-07-01 08:27:23 +0800308 imx = devm_kzalloc(&pdev->dev, sizeof(*imx), GFP_KERNEL);
Jingoo Han1cbec742014-04-23 18:39:49 +0900309 if (imx == NULL)
Sascha Hauer29693242012-03-15 10:04:35 +0100310 return -ENOMEM;
Sascha Hauer29693242012-03-15 10:04:35 +0100311
Philipp Zabel7b27c162012-06-25 16:15:20 +0200312 imx->clk_per = devm_clk_get(&pdev->dev, "per");
313 if (IS_ERR(imx->clk_per)) {
314 dev_err(&pdev->dev, "getting per clock failed with %ld\n",
315 PTR_ERR(imx->clk_per));
316 return PTR_ERR(imx->clk_per);
317 }
Sascha Hauer29693242012-03-15 10:04:35 +0100318
Lukasz Majewski00389222017-01-29 22:54:07 +0100319 imx->chip.ops = data->ops;
Sascha Hauer29693242012-03-15 10:04:35 +0100320 imx->chip.dev = &pdev->dev;
321 imx->chip.base = -1;
322 imx->chip.npwm = 1;
Shawn Guo31c4fa32014-05-23 16:41:28 +0800323 imx->chip.can_sleep = true;
Sascha Hauer29693242012-03-15 10:04:35 +0100324
Sascha Hauer29693242012-03-15 10:04:35 +0100325 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding6d4294d2013-01-21 11:09:16 +0100326 imx->mmio_base = devm_ioremap_resource(&pdev->dev, r);
327 if (IS_ERR(imx->mmio_base))
328 return PTR_ERR(imx->mmio_base);
Sascha Hauer29693242012-03-15 10:04:35 +0100329
Philipp Zabel479e2e32012-06-25 16:16:25 +0200330 imx->config = data->config;
331 imx->set_enable = data->set_enable;
Sascha Hauer19e73332012-07-03 17:28:14 +0200332
Sascha Hauer29693242012-03-15 10:04:35 +0100333 ret = pwmchip_add(&imx->chip);
334 if (ret < 0)
Axel Lina9970e32012-07-01 08:27:23 +0800335 return ret;
Sascha Hauer29693242012-03-15 10:04:35 +0100336
337 platform_set_drvdata(pdev, imx);
338 return 0;
Sascha Hauer29693242012-03-15 10:04:35 +0100339}
340
Bill Pemberton77f37912012-11-19 13:26:09 -0500341static int imx_pwm_remove(struct platform_device *pdev)
Sascha Hauer29693242012-03-15 10:04:35 +0100342{
343 struct imx_chip *imx;
Sascha Hauer29693242012-03-15 10:04:35 +0100344
345 imx = platform_get_drvdata(pdev);
346 if (imx == NULL)
347 return -ENODEV;
348
Axel Lina9970e32012-07-01 08:27:23 +0800349 return pwmchip_remove(&imx->chip);
Sascha Hauer29693242012-03-15 10:04:35 +0100350}
351
352static struct platform_driver imx_pwm_driver = {
353 .driver = {
Philipp Zabel479e2e32012-06-25 16:16:25 +0200354 .name = "imx-pwm",
Sachin Kamatbecbca12013-09-30 08:56:41 +0530355 .of_match_table = imx_pwm_dt_ids,
Sascha Hauer29693242012-03-15 10:04:35 +0100356 },
357 .probe = imx_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500358 .remove = imx_pwm_remove,
Sascha Hauer29693242012-03-15 10:04:35 +0100359};
360
Sascha Hauer208d0382012-08-28 08:27:40 +0200361module_platform_driver(imx_pwm_driver);
Sascha Hauer29693242012-03-15 10:04:35 +0100362
363MODULE_LICENSE("GPL v2");
364MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");