blob: a50ecf0b7c8452b144b1459d247897a9bfef6b4f [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2005 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Andrew Vasquezfa90c542005-10-27 11:10:08 -07005 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007/*
8 * Driver debug definitions.
9 */
10/* #define QL_DEBUG_LEVEL_1 */ /* Output register accesses to COM1 */
11/* #define QL_DEBUG_LEVEL_2 */ /* Output error msgs to COM1 */
12/* #define QL_DEBUG_LEVEL_3 */ /* Output function trace msgs to COM1 */
13/* #define QL_DEBUG_LEVEL_4 */ /* Output NVRAM trace msgs to COM1 */
14/* #define QL_DEBUG_LEVEL_5 */ /* Output ring trace msgs to COM1 */
15/* #define QL_DEBUG_LEVEL_6 */ /* Output WATCHDOG timer trace to COM1 */
16/* #define QL_DEBUG_LEVEL_7 */ /* Output RISC load trace msgs to COM1 */
17/* #define QL_DEBUG_LEVEL_8 */ /* Output ring saturation msgs to COM1 */
18/* #define QL_DEBUG_LEVEL_9 */ /* Output IOCTL trace msgs */
19/* #define QL_DEBUG_LEVEL_10 */ /* Output IOCTL error msgs */
20/* #define QL_DEBUG_LEVEL_11 */ /* Output Mbx Cmd trace msgs */
21/* #define QL_DEBUG_LEVEL_12 */ /* Output IP trace msgs */
22/* #define QL_DEBUG_LEVEL_13 */ /* Output fdmi function trace msgs */
23/* #define QL_DEBUG_LEVEL_14 */ /* Output RSCN trace msgs */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -070024/* #define QL_DEBUG_LEVEL_15 */ /* Output NPIV trace msgs */
Linus Torvalds1da177e2005-04-16 15:20:36 -070025/*
26 * Local Macro Definitions.
27 */
28#if defined(QL_DEBUG_LEVEL_1) || defined(QL_DEBUG_LEVEL_2) || \
29 defined(QL_DEBUG_LEVEL_3) || defined(QL_DEBUG_LEVEL_4) || \
30 defined(QL_DEBUG_LEVEL_5) || defined(QL_DEBUG_LEVEL_6) || \
31 defined(QL_DEBUG_LEVEL_7) || defined(QL_DEBUG_LEVEL_8) || \
32 defined(QL_DEBUG_LEVEL_9) || defined(QL_DEBUG_LEVEL_10) || \
33 defined(QL_DEBUG_LEVEL_11) || defined(QL_DEBUG_LEVEL_12) || \
Seokmann Ju2c3dfe32007-07-05 13:16:51 -070034 defined(QL_DEBUG_LEVEL_13) || defined(QL_DEBUG_LEVEL_14) || \
35 defined(QL_DEBUG_LEVEL_15)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 #define QL_DEBUG_ROUTINES
37#endif
38
39/*
40* Macros use for debugging the driver.
41*/
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Andrew Vasquez11010fe2006-10-06 09:54:59 -070043#define DEBUG(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#if defined(QL_DEBUG_LEVEL_1)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070046#define DEBUG1(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070048#define DEBUG1(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#endif
50
Andrew Vasquez11010fe2006-10-06 09:54:59 -070051#define DEBUG2(x) do { if (ql2xextended_error_logging) { x; } } while (0)
52#define DEBUG2_3(x) do { if (ql2xextended_error_logging) { x; } } while (0)
53#define DEBUG2_3_11(x) do { if (ql2xextended_error_logging) { x; } } while (0)
54#define DEBUG2_9_10(x) do { if (ql2xextended_error_logging) { x; } } while (0)
55#define DEBUG2_11(x) do { if (ql2xextended_error_logging) { x; } } while (0)
56#define DEBUG2_13(x) do { if (ql2xextended_error_logging) { x; } } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
58#if defined(QL_DEBUG_LEVEL_3)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070059#define DEBUG3(x) do {x;} while (0)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070060#define DEBUG3_11(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070062#define DEBUG3(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#endif
64
65#if defined(QL_DEBUG_LEVEL_4)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070066#define DEBUG4(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070068#define DEBUG4(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#endif
70
71#if defined(QL_DEBUG_LEVEL_5)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070072#define DEBUG5(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070074#define DEBUG5(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#endif
76
77#if defined(QL_DEBUG_LEVEL_7)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070078#define DEBUG7(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070080#define DEBUG7(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#endif
82
83#if defined(QL_DEBUG_LEVEL_9)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070084#define DEBUG9(x) do {x;} while (0)
85#define DEBUG9_10(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070087#define DEBUG9(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#endif
89
90#if defined(QL_DEBUG_LEVEL_10)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070091#define DEBUG10(x) do {x;} while (0)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070092#define DEBUG9_10(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070094#define DEBUG10(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 #if !defined(DEBUG9_10)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -070096 #define DEBUG9_10(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 #endif
98#endif
99
100#if defined(QL_DEBUG_LEVEL_11)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700101#define DEBUG11(x) do{x;} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#if !defined(DEBUG3_11)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700103#define DEBUG3_11(x) do{x;} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#endif
105#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700106#define DEBUG11(x) do{} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 #if !defined(QL_DEBUG_LEVEL_3)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700108 #define DEBUG3_11(x) do{} while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 #endif
110#endif
111
112#if defined(QL_DEBUG_LEVEL_12)
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700113#define DEBUG12(x) do {x;} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#else
Andrew Vasquez744f11fd2006-06-23 16:11:05 -0700115#define DEBUG12(x) do {} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117
118#if defined(QL_DEBUG_LEVEL_13)
119#define DEBUG13(x) do {x;} while (0)
120#else
121#define DEBUG13(x) do {} while (0)
122#endif
123
124#if defined(QL_DEBUG_LEVEL_14)
125#define DEBUG14(x) do {x;} while (0)
126#else
127#define DEBUG14(x) do {} while (0)
128#endif
129
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700130#if defined(QL_DEBUG_LEVEL_15)
131#define DEBUG15(x) do {x;} while (0)
132#else
133#define DEBUG15(x) do {} while (0)
134#endif
135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136/*
137 * Firmware Dump structure definition
138 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140struct qla2300_fw_dump {
141 uint16_t hccr;
142 uint16_t pbiu_reg[8];
143 uint16_t risc_host_reg[8];
144 uint16_t mailbox_reg[32];
145 uint16_t resp_dma_reg[32];
146 uint16_t dma_reg[48];
147 uint16_t risc_hdw_reg[16];
148 uint16_t risc_gp0_reg[16];
149 uint16_t risc_gp1_reg[16];
150 uint16_t risc_gp2_reg[16];
151 uint16_t risc_gp3_reg[16];
152 uint16_t risc_gp4_reg[16];
153 uint16_t risc_gp5_reg[16];
154 uint16_t risc_gp6_reg[16];
155 uint16_t risc_gp7_reg[16];
156 uint16_t frame_buf_hdw_reg[64];
157 uint16_t fpm_b0_reg[64];
158 uint16_t fpm_b1_reg[64];
159 uint16_t risc_ram[0xf800];
160 uint16_t stack_ram[0x1000];
161 uint16_t data_ram[1];
162};
163
164struct qla2100_fw_dump {
165 uint16_t hccr;
166 uint16_t pbiu_reg[8];
167 uint16_t mailbox_reg[32];
168 uint16_t dma_reg[48];
169 uint16_t risc_hdw_reg[16];
170 uint16_t risc_gp0_reg[16];
171 uint16_t risc_gp1_reg[16];
172 uint16_t risc_gp2_reg[16];
173 uint16_t risc_gp3_reg[16];
174 uint16_t risc_gp4_reg[16];
175 uint16_t risc_gp5_reg[16];
176 uint16_t risc_gp6_reg[16];
177 uint16_t risc_gp7_reg[16];
178 uint16_t frame_buf_hdw_reg[16];
179 uint16_t fpm_b0_reg[64];
180 uint16_t fpm_b1_reg[64];
181 uint16_t risc_ram[0xf000];
182};
183
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700184struct qla24xx_fw_dump {
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800185 uint32_t host_status;
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700186 uint32_t host_reg[32];
andrew.vasquez@qlogic.com210d5352006-01-13 17:05:21 -0800187 uint32_t shadow_reg[7];
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700188 uint16_t mailbox_reg[32];
189 uint32_t xseq_gp_reg[128];
190 uint32_t xseq_0_reg[16];
191 uint32_t xseq_1_reg[16];
192 uint32_t rseq_gp_reg[128];
193 uint32_t rseq_0_reg[16];
194 uint32_t rseq_1_reg[16];
195 uint32_t rseq_2_reg[16];
196 uint32_t cmd_dma_reg[16];
197 uint32_t req0_dma_reg[15];
198 uint32_t resp0_dma_reg[15];
199 uint32_t req1_dma_reg[15];
200 uint32_t xmt0_dma_reg[32];
201 uint32_t xmt1_dma_reg[32];
202 uint32_t xmt2_dma_reg[32];
203 uint32_t xmt3_dma_reg[32];
204 uint32_t xmt4_dma_reg[32];
205 uint32_t xmt_data_dma_reg[16];
206 uint32_t rcvt0_data_dma_reg[32];
207 uint32_t rcvt1_data_dma_reg[32];
208 uint32_t risc_gp_reg[128];
Andrew Vasquez6d9b61e2005-07-06 10:30:36 -0700209 uint32_t lmc_reg[112];
210 uint32_t fpm_hdw_reg[192];
211 uint32_t fb_hdw_reg[176];
212 uint32_t code_ram[0x2000];
213 uint32_t ext_mem[1];
214};
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700215
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700216struct qla25xx_fw_dump {
217 uint32_t host_status;
Andrew Vasquezb5836922007-09-20 14:07:39 -0700218 uint32_t host_risc_reg[32];
219 uint32_t pcie_regs[4];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700220 uint32_t host_reg[32];
221 uint32_t shadow_reg[11];
222 uint32_t risc_io_reg;
223 uint16_t mailbox_reg[32];
224 uint32_t xseq_gp_reg[128];
225 uint32_t xseq_0_reg[48];
226 uint32_t xseq_1_reg[16];
227 uint32_t rseq_gp_reg[128];
228 uint32_t rseq_0_reg[32];
229 uint32_t rseq_1_reg[16];
230 uint32_t rseq_2_reg[16];
231 uint32_t aseq_gp_reg[128];
232 uint32_t aseq_0_reg[32];
233 uint32_t aseq_1_reg[16];
234 uint32_t aseq_2_reg[16];
235 uint32_t cmd_dma_reg[16];
236 uint32_t req0_dma_reg[15];
237 uint32_t resp0_dma_reg[15];
238 uint32_t req1_dma_reg[15];
239 uint32_t xmt0_dma_reg[32];
240 uint32_t xmt1_dma_reg[32];
241 uint32_t xmt2_dma_reg[32];
242 uint32_t xmt3_dma_reg[32];
243 uint32_t xmt4_dma_reg[32];
244 uint32_t xmt_data_dma_reg[16];
245 uint32_t rcvt0_data_dma_reg[32];
246 uint32_t rcvt1_data_dma_reg[32];
247 uint32_t risc_gp_reg[128];
248 uint32_t lmc_reg[128];
249 uint32_t fpm_hdw_reg[192];
250 uint32_t fb_hdw_reg[192];
251 uint32_t code_ram[0x2000];
252 uint32_t ext_mem[1];
253};
254
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700255#define EFT_NUM_BUFFERS 4
256#define EFT_BYTES_PER_BUFFER 0x4000
257#define EFT_SIZE ((EFT_BYTES_PER_BUFFER) * (EFT_NUM_BUFFERS))
258
259struct qla2xxx_fw_dump {
260 uint8_t signature[4];
261 uint32_t version;
262
263 uint32_t fw_major_version;
264 uint32_t fw_minor_version;
265 uint32_t fw_subminor_version;
266 uint32_t fw_attributes;
267
268 uint32_t vendor;
269 uint32_t device;
270 uint32_t subsystem_vendor;
271 uint32_t subsystem_device;
272
273 uint32_t fixed_size;
274 uint32_t mem_size;
275 uint32_t req_q_size;
276 uint32_t rsp_q_size;
277
278 uint32_t eft_size;
279 uint32_t eft_addr_l;
280 uint32_t eft_addr_h;
281
282 uint32_t header_size;
283
284 union {
285 struct qla2100_fw_dump isp21;
286 struct qla2300_fw_dump isp23;
287 struct qla24xx_fw_dump isp24;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700288 struct qla25xx_fw_dump isp25;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700289 } isp;
290};