blob: 56c2d277341a9704ee64d416b555fcdcd7566c04 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053030#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
46 ## __VA_ARGS__)
47#else
48#define DSSERR(format, ...) \
49 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
50#endif
51
52#ifdef DSS_SUBSYS_NAME
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
55 ## __VA_ARGS__)
56#else
57#define DSSINFO(format, ...) \
58 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
59#endif
60
61#ifdef DSS_SUBSYS_NAME
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
64 ## __VA_ARGS__)
65#else
66#define DSSWARN(format, ...) \
67 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
68#endif
69
70/* OMAP TRM gives bitfields as start:end, where start is the higher bit
71 number. For example 7:0 */
72#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
73#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
74#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
75#define FLD_MOD(orig, val, start, end) \
76 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
77
Archit Taneja569969d2011-08-22 17:41:57 +053078enum dss_io_pad_mode {
79 DSS_IO_PAD_MODE_RESET,
80 DSS_IO_PAD_MODE_RFBI,
81 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082};
83
Mythri P K7ed024a2011-03-09 16:31:38 +053084enum dss_hdmi_venc_clk_source_select {
85 DSS_VENC_TV_CLK = 0,
86 DSS_HDMI_M_PCLK = 1,
87};
88
Archit Taneja6ff8aa32011-08-25 18:35:58 +053089enum dss_dsi_content_type {
90 DSS_DSI_CONTENT_DCS,
91 DSS_DSI_CONTENT_GENERIC,
92};
93
Archit Tanejad9ac7732012-09-22 12:38:19 +053094enum dss_writeback_channel {
95 DSS_WB_LCD1_MGR = 0,
96 DSS_WB_LCD2_MGR = 1,
97 DSS_WB_TV_MGR = 2,
98 DSS_WB_OVL0 = 3,
99 DSS_WB_OVL1 = 4,
100 DSS_WB_OVL2 = 5,
101 DSS_WB_OVL3 = 6,
102 DSS_WB_LCD3_MGR = 7,
103};
104
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300105enum dss_clk_source {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300106 DSS_CLK_SRC_FCK = 0,
107
108 DSS_CLK_SRC_PLL1_1,
109 DSS_CLK_SRC_PLL1_2,
110
111 DSS_CLK_SRC_PLL2_1,
112 DSS_CLK_SRC_PLL2_2,
Tomi Valkeinenbe5d7312016-05-17 13:31:14 +0300113};
114
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200115enum dss_pll_id {
116 DSS_PLL_DSI1,
117 DSS_PLL_DSI2,
118 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200119 DSS_PLL_VIDEO1,
120 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200121};
122
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300123struct dss_pll;
124
125#define DSS_PLL_MAX_HSDIVS 4
126
127/*
128 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
129 * Type-B PLLs: clkout[0] refers to m2.
130 */
131struct dss_pll_clock_info {
132 /* rates that we get with dividers below */
133 unsigned long fint;
134 unsigned long clkdco;
135 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
136
137 /* dividers */
138 u16 n;
139 u16 m;
140 u32 mf;
141 u16 mX[DSS_PLL_MAX_HSDIVS];
142 u16 sd;
143};
144
145struct dss_pll_ops {
146 int (*enable)(struct dss_pll *pll);
147 void (*disable)(struct dss_pll *pll);
148 int (*set_config)(struct dss_pll *pll,
149 const struct dss_pll_clock_info *cinfo);
150};
151
152struct dss_pll_hw {
153 unsigned n_max;
154 unsigned m_min;
155 unsigned m_max;
156 unsigned mX_max;
157
158 unsigned long fint_min, fint_max;
159 unsigned long clkdco_min, clkdco_low, clkdco_max;
160
161 u8 n_msb, n_lsb;
162 u8 m_msb, m_lsb;
163 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
164
165 bool has_stopmode;
166 bool has_freqsel;
167 bool has_selfreqdco;
168 bool has_refsel;
169};
170
171struct dss_pll {
172 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200173 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300174
175 struct clk *clkin;
176 struct regulator *regulator;
177
178 void __iomem *base;
179
180 const struct dss_pll_hw *hw;
181
182 const struct dss_pll_ops *ops;
183
184 struct dss_pll_clock_info cinfo;
185};
186
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200187struct dispc_clock_info {
188 /* rates that we get with dividers below */
189 unsigned long lck;
190 unsigned long pck;
191
192 /* dividers */
193 u16 lck_div;
194 u16 pck_div;
195};
196
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530197struct dss_lcd_mgr_config {
198 enum dss_io_pad_mode io_pad_mode;
199
200 bool stallmode;
201 bool fifohandcheck;
202
203 struct dispc_clock_info clock_info;
204
205 int video_port_width;
206
207 int lcden_sig_polarity;
208};
209
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200210struct seq_file;
211struct platform_device;
212
213/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300214struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200215int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
216void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200217int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200218int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200219
Archit Tanejaf476ae92012-06-29 14:37:03 +0530220static inline bool dss_mgr_is_lcd(enum omap_channel id)
221{
222 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
223 id == OMAP_DSS_CHANNEL_LCD3)
224 return true;
225 else
226 return false;
227}
228
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200229/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200230int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000231void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
Tomi Valkeinen99767542014-07-04 13:38:27 +0530233int dss_runtime_get(void);
234void dss_runtime_put(void);
235
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200236unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530237int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530238void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300239enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300240const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000241void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200242
Tomi Valkeinen99767542014-07-04 13:38:27 +0530243/* DSS VIDEO PLL */
244struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
245 struct regulator *regulator);
246void dss_video_pll_uninit(struct dss_pll *pll);
247
Archit Tanejaef691ff2014-04-22 17:43:48 +0530248/* dss-of */
249struct device_node *dss_of_port_get_parent_device(struct device_node *port);
250u32 dss_of_port_get_port_number(struct device_node *port);
251
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530252#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000253void dss_debug_dump_clocks(struct seq_file *s);
254#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530256void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
257void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
258 enum omap_channel channel);
259
Archit Taneja889b4fd2012-07-20 17:18:49 +0530260void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261int dss_sdi_enable(void);
262void dss_sdi_disable(void);
263
Archit Taneja5a8b5722011-05-12 17:26:29 +0530264void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300265 enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600266void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300267 enum dss_clk_source clk_src);
268enum dss_clk_source dss_get_dispc_clk_source(void);
269enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
270enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200271
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272void dss_set_venc_output(enum omap_dss_venc_type type);
273void dss_set_dac_pwrdn_bgz(bool enable);
274
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200275int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200276
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200277typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200278bool dss_div_calc(unsigned long pck, unsigned long fck_min,
279 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200280
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200282int sdi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300283void sdi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284
Archit Taneja387ce9f2014-05-22 17:01:57 +0530285#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300286int sdi_init_port(struct platform_device *pdev, struct device_node *port);
287void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530288#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300289static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530290 struct device_node *port)
291{
292 return 0;
293}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300294static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530295{
296}
297#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200298
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200299/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300300
Jani Nikula368a1482010-05-07 11:58:41 +0200301#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530302
303struct dentry;
304struct file_operations;
305
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200306int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300307void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308
309void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200310
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200311void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530312u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
313
Jani Nikula368a1482010-05-07 11:58:41 +0200314#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530315static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
316{
Dan Carpenter85d90b12015-12-04 16:14:58 +0300317 WARN(1, "%s: DSI not compiled in, returning pixel_size as 0\n",
318 __func__);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530319 return 0;
320}
Jani Nikula368a1482010-05-07 11:58:41 +0200321#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322
323/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200324int dpi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300325void dpi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200326
Archit Taneja387ce9f2014-05-22 17:01:57 +0530327#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300328int dpi_init_port(struct platform_device *pdev, struct device_node *port);
329void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530330#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300331static inline int dpi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530332 struct device_node *port)
333{
334 return 0;
335}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300336static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530337{
338}
339#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200340
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200341/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200342int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300343void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200344void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200345
346void dispc_enable_sidle(void);
347void dispc_disable_sidle(void);
348
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349void dispc_lcd_enable_signal(bool enable);
350void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300351void dispc_enable_fifomerge(bool enable);
352void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300353
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200354typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
355 unsigned long pck, void *data);
356bool dispc_div_calc(unsigned long dispc,
357 unsigned long pck_min, unsigned long pck_max,
358 dispc_div_calc_func func, void *data);
359
Archit Taneja8f366162012-04-16 12:53:44 +0530360bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530361 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300362int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
363 struct dispc_clock_info *cinfo);
364
365
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200366void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200367void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300368 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
369 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300370
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530371void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200372 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300373int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +0000374 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300375void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530377u32 dispc_wb_get_framedone_irq(void);
378bool dispc_wb_go_busy(void);
379void dispc_wb_go(void);
380void dispc_wb_enable(bool enable);
381bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530382void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530383int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530384 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530385
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200387int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300388void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389
Mythri P Kc3198a52011-03-12 12:04:27 +0530390/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530391int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300392void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530393
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200394int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300395void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200396
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200398int rfbi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300399void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200401
402#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
403static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
404{
405 int b;
406 for (b = 0; b < 32; ++b) {
407 if (irqstatus & (1 << b))
408 irq_arr[b]++;
409 }
410}
411#endif
412
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300413/* PLL */
414typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
415 unsigned long clkdco, void *data);
416typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
417 void *data);
418
419int dss_pll_register(struct dss_pll *pll);
420void dss_pll_unregister(struct dss_pll *pll);
421struct dss_pll *dss_pll_find(const char *name);
422int dss_pll_enable(struct dss_pll *pll);
423void dss_pll_disable(struct dss_pll *pll);
424int dss_pll_set_config(struct dss_pll *pll,
425 const struct dss_pll_clock_info *cinfo);
426
427bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
428 unsigned long out_min, unsigned long out_max,
429 dss_hsdiv_calc_func func, void *data);
430bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
431 unsigned long pll_min, unsigned long pll_max,
432 dss_pll_calc_func func, void *data);
433int dss_pll_write_config_type_a(struct dss_pll *pll,
434 const struct dss_pll_clock_info *cinfo);
435int dss_pll_write_config_type_b(struct dss_pll *pll,
436 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200437int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300438
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200439#endif