Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #ifndef __MSM_DRV_H__ |
| 19 | #define __MSM_DRV_H__ |
| 20 | |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/clk.h> |
| 23 | #include <linux/cpufreq.h> |
| 24 | #include <linux/module.h> |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 25 | #include <linux/component.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/pm.h> |
| 28 | #include <linux/pm_runtime.h> |
| 29 | #include <linux/slab.h> |
| 30 | #include <linux/list.h> |
| 31 | #include <linux/iommu.h> |
| 32 | #include <linux/types.h> |
Archit Taneja | 3d6df06 | 2015-06-09 14:17:22 +0530 | [diff] [blame] | 33 | #include <linux/of_graph.h> |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 34 | #include <linux/of_device.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 35 | #include <asm/sizes.h> |
| 36 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 37 | #include <drm/drmP.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 38 | #include <drm/drm_atomic.h> |
| 39 | #include <drm/drm_atomic_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 40 | #include <drm/drm_crtc_helper.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 41 | #include <drm/drm_plane_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 42 | #include <drm/drm_fb_helper.h> |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 43 | #include <drm/msm_drm.h> |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 44 | #include <drm/drm_gem.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 45 | |
| 46 | struct msm_kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 47 | struct msm_gpu; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 48 | struct msm_mmu; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 49 | struct msm_rd_state; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 50 | struct msm_perf_state; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 51 | struct msm_gem_submit; |
Rob Clark | ca762a8 | 2016-03-15 17:22:13 -0400 | [diff] [blame] | 52 | struct msm_fence_context; |
Rob Clark | fde5de6 | 2016-03-15 15:35:08 -0400 | [diff] [blame] | 53 | struct msm_fence_cb; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 54 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 55 | #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */ |
| 56 | |
| 57 | struct msm_file_private { |
| 58 | /* currently we don't do anything useful with this.. but when |
| 59 | * per-context address spaces are supported we'd keep track of |
| 60 | * the context's page-tables here. |
| 61 | */ |
| 62 | int dummy; |
| 63 | }; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 64 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 65 | enum msm_mdp_plane_property { |
| 66 | PLANE_PROP_ZPOS, |
| 67 | PLANE_PROP_ALPHA, |
| 68 | PLANE_PROP_PREMULTIPLIED, |
| 69 | PLANE_PROP_MAX_NUM |
| 70 | }; |
| 71 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 72 | struct msm_vblank_ctrl { |
| 73 | struct work_struct work; |
| 74 | struct list_head event_list; |
| 75 | spinlock_t lock; |
| 76 | }; |
| 77 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 78 | struct msm_drm_private { |
| 79 | |
| 80 | struct msm_kms *kms; |
| 81 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 82 | /* subordinate devices, if present: */ |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 83 | struct platform_device *gpu_pdev; |
| 84 | |
| 85 | /* possibly this should be in the kms component, but it is |
| 86 | * shared by both mdp4 and mdp5.. |
| 87 | */ |
| 88 | struct hdmi *hdmi; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 89 | |
Hai Li | ab5b010 | 2015-01-07 18:47:44 -0500 | [diff] [blame] | 90 | /* eDP is for mdp5 only, but kms has not been created |
| 91 | * when edp_bind() and edp_init() are called. Here is the only |
| 92 | * place to keep the edp instance. |
| 93 | */ |
| 94 | struct msm_edp *edp; |
| 95 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 96 | /* DSI is shared by mdp4 and mdp5 */ |
| 97 | struct msm_dsi *dsi[2]; |
| 98 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 99 | /* when we have more than one 'msm_gpu' these need to be an array: */ |
| 100 | struct msm_gpu *gpu; |
| 101 | struct msm_file_private *lastctx; |
| 102 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 103 | struct drm_fb_helper *fbdev; |
| 104 | |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 105 | struct msm_rd_state *rd; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 106 | struct msm_perf_state *perf; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 107 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 108 | /* list of GEM objects: */ |
| 109 | struct list_head inactive_list; |
| 110 | |
| 111 | struct workqueue_struct *wq; |
Rob Clark | ba00c3f | 2016-03-16 18:18:17 -0400 | [diff] [blame] | 112 | struct workqueue_struct *atomic_wq; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 113 | |
Rob Clark | f86afec | 2014-11-25 12:41:18 -0500 | [diff] [blame] | 114 | /* crtcs pending async atomic updates: */ |
| 115 | uint32_t pending_crtcs; |
| 116 | wait_queue_head_t pending_crtcs_event; |
| 117 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 118 | /* registered MMUs: */ |
| 119 | unsigned int num_mmus; |
| 120 | struct msm_mmu *mmus[NUM_DOMAINS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 121 | |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 122 | unsigned int num_planes; |
| 123 | struct drm_plane *planes[8]; |
| 124 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 125 | unsigned int num_crtcs; |
| 126 | struct drm_crtc *crtcs[8]; |
| 127 | |
| 128 | unsigned int num_encoders; |
| 129 | struct drm_encoder *encoders[8]; |
| 130 | |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 131 | unsigned int num_bridges; |
| 132 | struct drm_bridge *bridges[8]; |
| 133 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 134 | unsigned int num_connectors; |
| 135 | struct drm_connector *connectors[8]; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 136 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 137 | /* Properties */ |
| 138 | struct drm_property *plane_property[PLANE_PROP_MAX_NUM]; |
| 139 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 140 | /* VRAM carveout, used when no IOMMU: */ |
| 141 | struct { |
| 142 | unsigned long size; |
| 143 | dma_addr_t paddr; |
| 144 | /* NOTE: mm managed at the page level, size is in # of pages |
| 145 | * and position mm_node->start is in # of pages: |
| 146 | */ |
| 147 | struct drm_mm mm; |
| 148 | } vram; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 149 | |
| 150 | struct msm_vblank_ctrl vblank_ctrl; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 151 | }; |
| 152 | |
| 153 | struct msm_format { |
| 154 | uint32_t pixel_format; |
| 155 | }; |
| 156 | |
Daniel Vetter | b4274fb | 2014-11-26 17:02:18 +0100 | [diff] [blame] | 157 | int msm_atomic_check(struct drm_device *dev, |
| 158 | struct drm_atomic_state *state); |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 159 | int msm_atomic_commit(struct drm_device *dev, |
Maarten Lankhorst | a3ccfb9 | 2016-04-26 16:11:38 +0200 | [diff] [blame] | 160 | struct drm_atomic_state *state, bool nonblock); |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 161 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 162 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 163 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 164 | int msm_ioctl_gem_submit(struct drm_device *dev, void *data, |
| 165 | struct drm_file *file); |
| 166 | |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 167 | int msm_gem_mmap_obj(struct drm_gem_object *obj, |
| 168 | struct vm_area_struct *vma); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 169 | int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); |
| 170 | int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
| 171 | uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); |
| 172 | int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id, |
| 173 | uint32_t *iova); |
| 174 | int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova); |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 175 | uint32_t msm_gem_iova(struct drm_gem_object *obj, int id); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 176 | struct page **msm_gem_get_pages(struct drm_gem_object *obj); |
| 177 | void msm_gem_put_pages(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 178 | void msm_gem_put_iova(struct drm_gem_object *obj, int id); |
| 179 | int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, |
| 180 | struct drm_mode_create_dumb *args); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 181 | int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, |
| 182 | uint32_t handle, uint64_t *offset); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 183 | struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); |
| 184 | void *msm_gem_prime_vmap(struct drm_gem_object *obj); |
| 185 | void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 186 | int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 187 | struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, |
Maarten Lankhorst | b5e9c1a | 2014-01-09 11:03:14 +0100 | [diff] [blame] | 188 | struct dma_buf_attachment *attach, struct sg_table *sg); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 189 | int msm_gem_prime_pin(struct drm_gem_object *obj); |
| 190 | void msm_gem_prime_unpin(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 191 | void *msm_gem_vaddr_locked(struct drm_gem_object *obj); |
| 192 | void *msm_gem_vaddr(struct drm_gem_object *obj); |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame^] | 193 | int msm_gem_sync_object(struct drm_gem_object *obj, |
| 194 | struct msm_fence_context *fctx, bool exclusive); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 195 | void msm_gem_move_to_active(struct drm_gem_object *obj, |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame^] | 196 | struct msm_gpu *gpu, bool exclusive, struct fence *fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 197 | void msm_gem_move_to_inactive(struct drm_gem_object *obj); |
Rob Clark | ba00c3f | 2016-03-16 18:18:17 -0400 | [diff] [blame] | 198 | int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 199 | int msm_gem_cpu_fini(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 200 | void msm_gem_free_object(struct drm_gem_object *obj); |
| 201 | int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, |
| 202 | uint32_t size, uint32_t flags, uint32_t *handle); |
| 203 | struct drm_gem_object *msm_gem_new(struct drm_device *dev, |
| 204 | uint32_t size, uint32_t flags); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 205 | struct drm_gem_object *msm_gem_import(struct drm_device *dev, |
Rob Clark | 79f0e20 | 2016-03-16 12:40:35 -0400 | [diff] [blame] | 206 | struct dma_buf *dmabuf, struct sg_table *sgt); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 207 | |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 208 | int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id); |
| 209 | void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id); |
| 210 | uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 211 | struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); |
| 212 | const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); |
| 213 | struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 214 | const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 215 | struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 216 | struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 217 | |
| 218 | struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 219 | void msm_fbdev_free(struct drm_device *dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 220 | |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 221 | struct hdmi; |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 222 | int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 223 | struct drm_encoder *encoder); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 224 | void __init msm_hdmi_register(void); |
| 225 | void __exit msm_hdmi_unregister(void); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 226 | |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 227 | struct msm_edp; |
| 228 | void __init msm_edp_register(void); |
| 229 | void __exit msm_edp_unregister(void); |
| 230 | int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev, |
| 231 | struct drm_encoder *encoder); |
| 232 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 233 | struct msm_dsi; |
| 234 | enum msm_dsi_encoder_id { |
| 235 | MSM_DSI_VIDEO_ENCODER_ID = 0, |
| 236 | MSM_DSI_CMD_ENCODER_ID = 1, |
| 237 | MSM_DSI_ENCODER_NUM = 2 |
| 238 | }; |
| 239 | #ifdef CONFIG_DRM_MSM_DSI |
| 240 | void __init msm_dsi_register(void); |
| 241 | void __exit msm_dsi_unregister(void); |
| 242 | int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev, |
| 243 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]); |
| 244 | #else |
| 245 | static inline void __init msm_dsi_register(void) |
| 246 | { |
| 247 | } |
| 248 | static inline void __exit msm_dsi_unregister(void) |
| 249 | { |
| 250 | } |
| 251 | static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, |
| 252 | struct drm_device *dev, |
| 253 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]) |
| 254 | { |
| 255 | return -EINVAL; |
| 256 | } |
| 257 | #endif |
| 258 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 259 | #ifdef CONFIG_DEBUG_FS |
| 260 | void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); |
| 261 | void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); |
| 262 | void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 263 | int msm_debugfs_late_init(struct drm_device *dev); |
| 264 | int msm_rd_debugfs_init(struct drm_minor *minor); |
| 265 | void msm_rd_debugfs_cleanup(struct drm_minor *minor); |
| 266 | void msm_rd_dump_submit(struct msm_gem_submit *submit); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 267 | int msm_perf_debugfs_init(struct drm_minor *minor); |
| 268 | void msm_perf_debugfs_cleanup(struct drm_minor *minor); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 269 | #else |
| 270 | static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } |
| 271 | static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {} |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 272 | #endif |
| 273 | |
| 274 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 275 | const char *dbgname); |
| 276 | void msm_writel(u32 data, void __iomem *addr); |
| 277 | u32 msm_readl(const void __iomem *addr); |
| 278 | |
| 279 | #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 280 | #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 281 | |
| 282 | static inline int align_pitch(int width, int bpp) |
| 283 | { |
| 284 | int bytespp = (bpp + 7) / 8; |
| 285 | /* adreno needs pitch aligned to 32 pixels: */ |
| 286 | return bytespp * ALIGN(width, 32); |
| 287 | } |
| 288 | |
| 289 | /* for the generated headers: */ |
| 290 | #define INVALID_IDX(idx) ({BUG(); 0;}) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 291 | #define fui(x) ({BUG(); 0;}) |
| 292 | #define util_float_to_half(x) ({BUG(); 0;}) |
| 293 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 294 | |
| 295 | #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) |
| 296 | |
| 297 | /* for conditionally setting boolean flag(s): */ |
| 298 | #define COND(bool, val) ((bool) ? (val) : 0) |
| 299 | |
Rob Clark | 340ff41 | 2016-03-16 14:57:22 -0400 | [diff] [blame] | 300 | static inline unsigned long timeout_to_jiffies(const ktime_t *timeout) |
| 301 | { |
| 302 | ktime_t now = ktime_get(); |
| 303 | unsigned long remaining_jiffies; |
| 304 | |
| 305 | if (ktime_compare(*timeout, now) < 0) { |
| 306 | remaining_jiffies = 0; |
| 307 | } else { |
| 308 | ktime_t rem = ktime_sub(*timeout, now); |
| 309 | struct timespec ts = ktime_to_timespec(rem); |
| 310 | remaining_jiffies = timespec_to_jiffies(&ts); |
| 311 | } |
| 312 | |
| 313 | return remaining_jiffies; |
| 314 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 315 | |
| 316 | #endif /* __MSM_DRV_H__ */ |