blob: c0e0ee63fbf4fb012b06beac97238d68f0fa3f4d [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004enum {
5 RCS = 0x0,
6 VCS,
7 BCS,
8 I915_NUM_RINGS,
9};
10
Zou Nan hai8187a2b2010-05-21 09:08:55 +080011struct intel_hw_status_page {
Chris Wilson78501ea2010-10-27 12:18:21 +010012 u32 __iomem *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080013 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000014 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080015};
16
Ben Widawskyb7287d82011-04-25 11:22:22 -070017#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
18#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080019
Ben Widawskyb7287d82011-04-25 11:22:22 -070020#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
21#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080022
Ben Widawskyb7287d82011-04-25 11:22:22 -070023#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
24#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080025
Ben Widawskyb7287d82011-04-25 11:22:22 -070026#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
27#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080028
Ben Widawskyb7287d82011-04-25 11:22:22 -070029#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
30#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020031
Ben Widawskyb7287d82011-04-25 11:22:22 -070032#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
33#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
34#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000035
Zou Nan hai8187a2b2010-05-21 09:08:55 +080036struct intel_ring_buffer {
37 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010038 enum intel_ring_id {
39 RING_RENDER = 0x1,
40 RING_BSD = 0x2,
Chris Wilson549f7362010-10-19 11:19:32 +010041 RING_BLT = 0x4,
Chris Wilson92204342010-09-18 11:02:01 +010042 } id;
Daniel Vetter333e9fe2010-08-02 16:24:01 +020043 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000044 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080045 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000046 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080047
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000048 u32 head;
49 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010050 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010051 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000052 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080053 struct intel_hw_status_page status_page;
54
Chris Wilson0dc79fb2011-01-05 10:32:24 +000055 spinlock_t irq_lock;
Chris Wilson01a03332011-01-04 22:22:56 +000056 u32 irq_refcount;
Chris Wilson0f468322011-01-04 17:35:21 +000057 u32 irq_mask;
Chris Wilsonb2223492010-10-27 15:27:33 +010058 u32 irq_seqno; /* last seq seem at irq time */
Chris Wilsondb53a302011-02-03 11:57:46 +000059 u32 trace_irq_seqno;
Chris Wilsonb2223492010-10-27 15:27:33 +010060 u32 waiting_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000061 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000062 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000063 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080064
Chris Wilson78501ea2010-10-27 12:18:21 +010065 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080066
Chris Wilson78501ea2010-10-27 12:18:21 +010067 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010068 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000069 int __must_check (*flush)(struct intel_ring_buffer *ring,
70 u32 invalidate_domains,
71 u32 flush_domains);
Chris Wilson3cce4692010-10-27 16:11:02 +010072 int (*add_request)(struct intel_ring_buffer *ring,
73 u32 *seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +010074 u32 (*get_seqno)(struct intel_ring_buffer *ring);
75 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +000076 u32 offset, u32 length);
Zou Nan hai8d192152010-11-02 16:31:01 +080077 void (*cleanup)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080078
79 /**
80 * List of objects currently involved in rendering from the
81 * ringbuffer.
82 *
83 * Includes buffers having the contents of their GPU caches
84 * flushed, not necessarily primitives. last_rendering_seqno
85 * represents when the rendering involved will be completed.
86 *
87 * A reference is held on the buffer while on this list.
88 */
89 struct list_head active_list;
90
91 /**
92 * List of breadcrumbs associated with GPU requests currently
93 * outstanding.
94 */
95 struct list_head request_list;
96
Chris Wilsona56ba562010-09-28 10:07:56 +010097 /**
Chris Wilson64193402010-10-24 12:38:05 +010098 * List of objects currently pending a GPU write flush.
99 *
100 * All elements on this list will belong to either the
101 * active_list or flushing_list, last_rendering_seqno can
102 * be used to differentiate between the two elements.
103 */
104 struct list_head gpu_write_list;
105
106 /**
Chris Wilsona56ba562010-09-28 10:07:56 +0100107 * Do we have some not yet emitted requests outstanding?
108 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000109 u32 outstanding_lazy_request;
Chris Wilsona56ba562010-09-28 10:07:56 +0100110
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800111 wait_queue_head_t irq_queue;
112 drm_local_map_t map;
Zou Nan hai8d192152010-11-02 16:31:01 +0800113
114 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800115};
116
117static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118intel_ring_sync_index(struct intel_ring_buffer *ring,
119 struct intel_ring_buffer *other)
120{
121 int idx;
122
123 /*
124 * cs -> 0 = vcs, 1 = bcs
125 * vcs -> 0 = bcs, 1 = cs,
126 * bcs -> 0 = cs, 1 = vcs.
127 */
128
129 idx = (other - ring) - 1;
130 if (idx < 0)
131 idx += I915_NUM_RINGS;
132
133 return idx;
134}
135
136static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800137intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100138 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800139{
Chris Wilson78501ea2010-10-27 12:18:21 +0100140 return ioread32(ring->status_page.page_addr + reg);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800141}
142
Chris Wilson311bd682011-01-13 19:06:50 +0000143/**
144 * Reads a dword out of the status page, which is written to from the command
145 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
146 * MI_STORE_DATA_IMM.
147 *
148 * The following dwords have a reserved meaning:
149 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
150 * 0x04: ring 0 head pointer
151 * 0x05: ring 1 head pointer (915-class)
152 * 0x06: ring 2 head pointer (915-class)
153 * 0x10-0x1b: Context status DWords (GM45)
154 * 0x1f: Last written status offset. (GM45)
155 *
156 * The area from dword 0x20 to 0x3ff is available for driver usage.
157 */
158#define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg)
159#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
160#define I915_GEM_HWS_INDEX 0x20
161#define I915_BREADCRUMB_INDEX 0x21
162
Chris Wilson78501ea2010-10-27 12:18:21 +0100163void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700164
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100165int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700166static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
167{
168 return intel_wait_ring_buffer(ring, ring->space - 8);
169}
170
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100171int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilsone898cd22010-08-04 15:18:14 +0100172
Chris Wilson78501ea2010-10-27 12:18:21 +0100173static inline void intel_ring_emit(struct intel_ring_buffer *ring,
174 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100175{
Chris Wilson78501ea2010-10-27 12:18:21 +0100176 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100177 ring->tail += 4;
178}
179
Chris Wilson78501ea2010-10-27 12:18:21 +0100180void intel_ring_advance(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800181
Chris Wilson78501ea2010-10-27 12:18:21 +0100182u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000183int intel_ring_sync(struct intel_ring_buffer *ring,
184 struct intel_ring_buffer *to,
185 u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800186
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800187int intel_init_render_ring_buffer(struct drm_device *dev);
188int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100189int intel_init_blt_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800190
Chris Wilson78501ea2010-10-27 12:18:21 +0100191u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
192void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200193
Chris Wilsondb53a302011-02-03 11:57:46 +0000194static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
195{
196 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
197 ring->trace_irq_seqno = seqno;
198}
199
Chris Wilsone8616b62011-01-20 09:57:11 +0000200/* DRI warts */
201int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
202
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800203#endif /* _INTEL_RINGBUFFER_H_ */