blob: bbb1327644d48b923bcf1e99a8087929095667ef [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
316
Jani Nikulabf13e812013-09-06 07:40:05 +0300317 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700318}
319
Keith Packard9b984da2011-09-19 13:54:47 -0700320static void
321intel_dp_check_edp(struct intel_dp *intel_dp)
322{
Paulo Zanoni30add222012-10-26 19:05:45 -0200323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700325
Keith Packard9b984da2011-09-19 13:54:47 -0700326 if (!is_edp(intel_dp))
327 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700328
Daniel Vetter4be73782014-01-17 14:39:48 +0100329 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700330 WARN(1, "eDP powered off while attempting aux channel communication.\n");
331 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300332 I915_READ(_pp_stat_reg(intel_dp)),
333 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700334 }
335}
336
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337static uint32_t
338intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
339{
340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
341 struct drm_device *dev = intel_dig_port->base.base.dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300343 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 uint32_t status;
345 bool done;
346
Daniel Vetteref04f002012-12-01 21:03:59 +0100347#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100348 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300349 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300350 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100351 else
352 done = wait_for_atomic(C, 10) == 0;
353 if (!done)
354 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
355 has_aux_irq);
356#undef C
357
358 return status;
359}
360
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000361static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
362{
363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
364 struct drm_device *dev = intel_dig_port->base.base.dev;
365
366 /*
367 * The clock divider is based off the hrawclk, and would like to run at
368 * 2MHz. So, take the hrawclk value and divide by 2 and use that
369 */
370 return index ? 0 : intel_hrawclk(dev) / 2;
371}
372
373static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
374{
375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
376 struct drm_device *dev = intel_dig_port->base.base.dev;
377
378 if (index)
379 return 0;
380
381 if (intel_dig_port->port == PORT_A) {
382 if (IS_GEN6(dev) || IS_GEN7(dev))
383 return 200; /* SNB & IVB eDP input clock at 400Mhz */
384 else
385 return 225; /* eDP input clock at 450Mhz */
386 } else {
387 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
388 }
389}
390
391static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000397 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100398 if (index)
399 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000400 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300401 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
402 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 switch (index) {
404 case 0: return 63;
405 case 1: return 72;
406 default: return 0;
407 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000408 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100409 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300410 }
411}
412
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000413static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 return index ? 0 : 100;
416}
417
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000418static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
419 bool has_aux_irq,
420 int send_bytes,
421 uint32_t aux_clock_divider)
422{
423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
424 struct drm_device *dev = intel_dig_port->base.base.dev;
425 uint32_t precharge, timeout;
426
427 if (IS_GEN6(dev))
428 precharge = 3;
429 else
430 precharge = 5;
431
432 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
433 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
434 else
435 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
436
437 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000438 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000439 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000440 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000441 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000442 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000443 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
444 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000445 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000446}
447
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100449intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700450 uint8_t *send, int send_bytes,
451 uint8_t *recv, int recv_size)
452{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200453 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
454 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300456 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100458 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100459 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000461 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100462 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200463 bool vdd;
464
465 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100466
467 /* dp aux is extremely sensitive to irq latency, hence request the
468 * lowest possible wakeup latency and so prevent the cpu from going into
469 * deep sleep states.
470 */
471 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472
Keith Packard9b984da2011-09-19 13:54:47 -0700473 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800474
Paulo Zanonic67a4702013-08-19 13:18:09 -0300475 intel_aux_display_runtime_get(dev_priv);
476
Jesse Barnes11bee432011-08-01 15:02:20 -0700477 /* Try to wait for any previous AUX channel activity */
478 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100479 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700480 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
481 break;
482 msleep(1);
483 }
484
485 if (try == 3) {
486 WARN(1, "dp_aux_ch not started status 0x%08x\n",
487 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100488 ret = -EBUSY;
489 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100490 }
491
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300492 /* Only 5 data registers! */
493 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
494 ret = -E2BIG;
495 goto out;
496 }
497
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000498 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000499 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
500 has_aux_irq,
501 send_bytes,
502 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000503
Chris Wilsonbc866252013-07-21 16:00:03 +0100504 /* Must try at least 3 times according to DP spec */
505 for (try = 0; try < 5; try++) {
506 /* Load the send data into the aux channel data registers */
507 for (i = 0; i < send_bytes; i += 4)
508 I915_WRITE(ch_data + i,
509 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400510
Chris Wilsonbc866252013-07-21 16:00:03 +0100511 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100513
Chris Wilsonbc866252013-07-21 16:00:03 +0100514 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400515
Chris Wilsonbc866252013-07-21 16:00:03 +0100516 /* Clear done status and any errors */
517 I915_WRITE(ch_ctl,
518 status |
519 DP_AUX_CH_CTL_DONE |
520 DP_AUX_CH_CTL_TIME_OUT_ERROR |
521 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400522
Chris Wilsonbc866252013-07-21 16:00:03 +0100523 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
524 DP_AUX_CH_CTL_RECEIVE_ERROR))
525 continue;
526 if (status & DP_AUX_CH_CTL_DONE)
527 break;
528 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100529 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 break;
531 }
532
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700534 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100535 ret = -EBUSY;
536 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700537 }
538
539 /* Check for timeout or receive error.
540 * Timeouts occur when the sink is not connected
541 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700542 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700543 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100544 ret = -EIO;
545 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700546 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700547
548 /* Timeouts occur when the device isn't connected, so they're
549 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700550 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800551 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100552 ret = -ETIMEDOUT;
553 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554 }
555
556 /* Unload any bytes sent back from the other side */
557 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
558 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 if (recv_bytes > recv_size)
560 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400561
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100562 for (i = 0; i < recv_bytes; i += 4)
563 unpack_aux(I915_READ(ch_data + i),
564 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100566 ret = recv_bytes;
567out:
568 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300569 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100570
Jani Nikula884f19e2014-03-14 16:51:14 +0200571 if (vdd)
572 edp_panel_vdd_off(intel_dp, false);
573
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100574 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575}
576
Jani Nikula9d1a1032014-03-14 16:51:15 +0200577#define HEADER_SIZE 4
578static ssize_t
579intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700580{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200581 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
582 uint8_t txbuf[20], rxbuf[20];
583 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585
Jani Nikula9d1a1032014-03-14 16:51:15 +0200586 txbuf[0] = msg->request << 4;
587 txbuf[1] = msg->address >> 8;
588 txbuf[2] = msg->address & 0xff;
589 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300590
Jani Nikula9d1a1032014-03-14 16:51:15 +0200591 switch (msg->request & ~DP_AUX_I2C_MOT) {
592 case DP_AUX_NATIVE_WRITE:
593 case DP_AUX_I2C_WRITE:
594 txsize = HEADER_SIZE + msg->size;
595 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200596
Jani Nikula9d1a1032014-03-14 16:51:15 +0200597 if (WARN_ON(txsize > 20))
598 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599
Jani Nikula9d1a1032014-03-14 16:51:15 +0200600 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700601
Jani Nikula9d1a1032014-03-14 16:51:15 +0200602 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
603 if (ret > 0) {
604 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700605
Jani Nikula9d1a1032014-03-14 16:51:15 +0200606 /* Return payload size. */
607 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200609 break;
610
611 case DP_AUX_NATIVE_READ:
612 case DP_AUX_I2C_READ:
613 txsize = HEADER_SIZE;
614 rxsize = msg->size + 1;
615
616 if (WARN_ON(rxsize > 20))
617 return -E2BIG;
618
619 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
620 if (ret > 0) {
621 msg->reply = rxbuf[0] >> 4;
622 /*
623 * Assume happy day, and copy the data. The caller is
624 * expected to check msg->reply before touching it.
625 *
626 * Return payload size.
627 */
628 ret--;
629 memcpy(msg->buffer, rxbuf + 1, ret);
630 }
631 break;
632
633 default:
634 ret = -EINVAL;
635 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200637
Jani Nikula9d1a1032014-03-14 16:51:15 +0200638 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700639}
640
Jani Nikula9d1a1032014-03-14 16:51:15 +0200641static void
642intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700643{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200644 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200645 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
646 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200647 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000648 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649
Jani Nikula33ad6622014-03-14 16:51:16 +0200650 switch (port) {
651 case PORT_A:
652 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200653 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200655 case PORT_B:
656 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200657 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200658 break;
659 case PORT_C:
660 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200661 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200662 break;
663 case PORT_D:
664 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200665 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000666 break;
667 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200668 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000669 }
670
Jani Nikula33ad6622014-03-14 16:51:16 +0200671 if (!HAS_DDI(dev))
672 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000673
Jani Nikula0b998362014-03-14 16:51:17 +0200674 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200675 intel_dp->aux.dev = dev->dev;
676 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000677
Jani Nikula0b998362014-03-14 16:51:17 +0200678 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
679 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680
Jani Nikula0b998362014-03-14 16:51:17 +0200681 ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
682 if (ret < 0) {
683 DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
684 name, ret);
685 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000686 }
David Flynn8316f332010-12-08 16:10:21 +0000687
Jani Nikula0b998362014-03-14 16:51:17 +0200688 ret = sysfs_create_link(&connector->base.kdev->kobj,
689 &intel_dp->aux.ddc.dev.kobj,
690 intel_dp->aux.ddc.dev.kobj.name);
691 if (ret < 0) {
692 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
693 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 }
695}
696
Imre Deak80f65de2014-02-11 17:12:49 +0200697static void
698intel_dp_connector_unregister(struct intel_connector *intel_connector)
699{
700 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
701
702 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200703 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200704 intel_connector_unregister(intel_connector);
705}
706
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200707static void
708intel_dp_set_clock(struct intel_encoder *encoder,
709 struct intel_crtc_config *pipe_config, int link_bw)
710{
711 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800712 const struct dp_link_dpll *divisor = NULL;
713 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200714
715 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800716 divisor = gen4_dpll;
717 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200718 } else if (IS_HASWELL(dev)) {
719 /* Haswell has special-purpose DP DDI clocks. */
720 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800721 divisor = pch_dpll;
722 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200723 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800724 divisor = vlv_dpll;
725 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200726 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800727
728 if (divisor && count) {
729 for (i = 0; i < count; i++) {
730 if (link_bw == divisor[i].link_bw) {
731 pipe_config->dpll = divisor[i].dpll;
732 pipe_config->clock_set = true;
733 break;
734 }
735 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200736 }
737}
738
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200739bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100740intel_dp_compute_config(struct intel_encoder *encoder,
741 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700742{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100743 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100745 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100746 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300747 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700748 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300749 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200751 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700752 /* Conveniently, the link BW constants become indices with a shift...*/
753 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200754 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700755 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200756 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757
Imre Deakbc7d38a2013-05-16 14:40:36 +0300758 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100759 pipe_config->has_pch_encoder = true;
760
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200761 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700762
Jani Nikuladd06f902012-10-19 14:51:50 +0300763 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
764 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
765 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700766 if (!HAS_PCH_SPLIT(dev))
767 intel_gmch_panel_fitting(intel_crtc, pipe_config,
768 intel_connector->panel.fitting_mode);
769 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700770 intel_pch_panel_fitting(intel_crtc, pipe_config,
771 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100772 }
773
Daniel Vettercb1793c2012-06-04 18:39:21 +0200774 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200775 return false;
776
Daniel Vetter083f9562012-04-20 20:23:49 +0200777 DRM_DEBUG_KMS("DP link computation with max lane count %i "
778 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100779 max_lane_count, bws[max_clock],
780 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200781
Daniel Vetter36008362013-03-27 00:44:59 +0100782 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
783 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200784 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300785 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
786 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300787 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
788 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300789 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300790 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200791
Daniel Vetter36008362013-03-27 00:44:59 +0100792 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100793 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
794 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200795
Daniel Vetter38aecea2014-03-03 11:18:10 +0100796 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
797 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100798 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
799 link_avail = intel_dp_max_data_rate(link_clock,
800 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200801
Daniel Vetter36008362013-03-27 00:44:59 +0100802 if (mode_rate <= link_avail) {
803 goto found;
804 }
805 }
806 }
807 }
808
809 return false;
810
811found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200812 if (intel_dp->color_range_auto) {
813 /*
814 * See:
815 * CEA-861-E - 5.1 Default Encoding Parameters
816 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
817 */
Thierry Reding18316c82012-12-20 15:41:44 +0100818 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200819 intel_dp->color_range = DP_COLOR_RANGE_16_235;
820 else
821 intel_dp->color_range = 0;
822 }
823
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200824 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100825 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200826
Daniel Vetter36008362013-03-27 00:44:59 +0100827 intel_dp->link_bw = bws[clock];
828 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200829 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200830 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200831
Daniel Vetter36008362013-03-27 00:44:59 +0100832 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
833 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200834 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100835 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
836 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200838 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100839 adjusted_mode->crtc_clock,
840 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200841 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200843 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
844
Daniel Vetter36008362013-03-27 00:44:59 +0100845 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846}
847
Daniel Vetter7c62a162013-06-01 17:16:20 +0200848static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100849{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200850 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
851 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
852 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100853 struct drm_i915_private *dev_priv = dev->dev_private;
854 u32 dpa_ctl;
855
Daniel Vetterff9a6752013-06-01 17:16:21 +0200856 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100857 dpa_ctl = I915_READ(DP_A);
858 dpa_ctl &= ~DP_PLL_FREQ_MASK;
859
Daniel Vetterff9a6752013-06-01 17:16:21 +0200860 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100861 /* For a long time we've carried around a ILK-DevA w/a for the
862 * 160MHz clock. If we're really unlucky, it's still required.
863 */
864 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100865 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200866 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100867 } else {
868 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200869 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100870 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100871
Daniel Vetterea9b6002012-11-29 15:59:31 +0100872 I915_WRITE(DP_A, dpa_ctl);
873
874 POSTING_READ(DP_A);
875 udelay(500);
876}
877
Daniel Vetterb934223d2013-07-21 21:37:05 +0200878static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700879{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200880 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200882 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300883 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200884 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
885 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886
Keith Packard417e8222011-11-01 19:54:11 -0700887 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800888 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700889 *
890 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800891 * SNB CPU
892 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700893 * CPT PCH
894 *
895 * IBX PCH and CPU are the same for almost everything,
896 * except that the CPU DP PLL is configured in this
897 * register
898 *
899 * CPT PCH is quite different, having many bits moved
900 * to the TRANS_DP_CTL register instead. That
901 * configuration happens (oddly) in ironlake_pch_enable
902 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400903
Keith Packard417e8222011-11-01 19:54:11 -0700904 /* Preserve the BIOS-computed detected bit. This is
905 * supposed to be read-only.
906 */
907 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908
Keith Packard417e8222011-11-01 19:54:11 -0700909 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700910 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200911 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912
Wu Fengguange0dac652011-09-05 14:25:34 +0800913 if (intel_dp->has_audio) {
914 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200915 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100916 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200917 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800918 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300919
Keith Packard417e8222011-11-01 19:54:11 -0700920 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800921
Imre Deakbc7d38a2013-05-16 14:40:36 +0300922 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800923 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
924 intel_dp->DP |= DP_SYNC_HS_HIGH;
925 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
926 intel_dp->DP |= DP_SYNC_VS_HIGH;
927 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
928
Jani Nikula6aba5b62013-10-04 15:08:10 +0300929 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800930 intel_dp->DP |= DP_ENHANCED_FRAMING;
931
Daniel Vetter7c62a162013-06-01 17:16:20 +0200932 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300933 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700934 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200935 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700936
937 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
938 intel_dp->DP |= DP_SYNC_HS_HIGH;
939 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
940 intel_dp->DP |= DP_SYNC_VS_HIGH;
941 intel_dp->DP |= DP_LINK_TRAIN_OFF;
942
Jani Nikula6aba5b62013-10-04 15:08:10 +0300943 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700944 intel_dp->DP |= DP_ENHANCED_FRAMING;
945
Daniel Vetter7c62a162013-06-01 17:16:20 +0200946 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700947 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700948 } else {
949 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800950 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100951
Imre Deakbc7d38a2013-05-16 14:40:36 +0300952 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200953 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954}
955
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200956#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
957#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700958
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -0200959#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
960#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -0700961
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200962#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
963#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700964
Daniel Vetter4be73782014-01-17 14:39:48 +0100965static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -0700966 u32 mask,
967 u32 value)
968{
Paulo Zanoni30add222012-10-26 19:05:45 -0200969 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700971 u32 pp_stat_reg, pp_ctrl_reg;
972
Jani Nikulabf13e812013-09-06 07:40:05 +0300973 pp_stat_reg = _pp_stat_reg(intel_dp);
974 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700975
976 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700977 mask, value,
978 I915_READ(pp_stat_reg),
979 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700980
Jesse Barnes453c5422013-03-28 09:55:41 -0700981 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700982 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700983 I915_READ(pp_stat_reg),
984 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700985 }
Chris Wilson54c136d2013-12-02 09:57:16 +0000986
987 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700988}
989
Daniel Vetter4be73782014-01-17 14:39:48 +0100990static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -0700991{
992 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +0100993 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -0700994}
995
Daniel Vetter4be73782014-01-17 14:39:48 +0100996static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -0700997{
Keith Packardbd943152011-09-18 23:09:52 -0700998 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +0100999 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001000}
Keith Packardbd943152011-09-18 23:09:52 -07001001
Daniel Vetter4be73782014-01-17 14:39:48 +01001002static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001003{
1004 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001005
1006 /* When we disable the VDD override bit last we have to do the manual
1007 * wait. */
1008 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1009 intel_dp->panel_power_cycle_delay);
1010
Daniel Vetter4be73782014-01-17 14:39:48 +01001011 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001012}
Keith Packardbd943152011-09-18 23:09:52 -07001013
Daniel Vetter4be73782014-01-17 14:39:48 +01001014static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001015{
1016 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1017 intel_dp->backlight_on_delay);
1018}
1019
Daniel Vetter4be73782014-01-17 14:39:48 +01001020static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001021{
1022 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1023 intel_dp->backlight_off_delay);
1024}
Keith Packard99ea7122011-11-01 19:57:50 -07001025
Keith Packard832dd3c2011-11-01 19:34:06 -07001026/* Read the current pp_control value, unlocking the register if it
1027 * is locked
1028 */
1029
Jesse Barnes453c5422013-03-28 09:55:41 -07001030static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001031{
Jesse Barnes453c5422013-03-28 09:55:41 -07001032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001035
Jani Nikulabf13e812013-09-06 07:40:05 +03001036 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001037 control &= ~PANEL_UNLOCK_MASK;
1038 control |= PANEL_UNLOCK_REGS;
1039 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001040}
1041
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001042static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001043{
Paulo Zanoni30add222012-10-26 19:05:45 -02001044 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001045 struct drm_i915_private *dev_priv = dev->dev_private;
1046 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001047 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001048 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001049
Keith Packard97af61f572011-09-28 16:23:51 -07001050 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001051 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001052
1053 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001054
Daniel Vetter4be73782014-01-17 14:39:48 +01001055 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001056 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001057
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001058 intel_runtime_pm_get(dev_priv);
1059
Paulo Zanonib0665d52013-10-30 19:50:27 -02001060 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001061
Daniel Vetter4be73782014-01-17 14:39:48 +01001062 if (!edp_have_panel_power(intel_dp))
1063 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001064
Jesse Barnes453c5422013-03-28 09:55:41 -07001065 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001066 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001067
Jani Nikulabf13e812013-09-06 07:40:05 +03001068 pp_stat_reg = _pp_stat_reg(intel_dp);
1069 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001070
1071 I915_WRITE(pp_ctrl_reg, pp);
1072 POSTING_READ(pp_ctrl_reg);
1073 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1074 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001075 /*
1076 * If the panel wasn't on, delay before accessing aux channel
1077 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001078 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001079 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001080 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001081 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001082
1083 return need_to_disable;
1084}
1085
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001086void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001087{
1088 if (is_edp(intel_dp)) {
1089 bool vdd = _edp_panel_vdd_on(intel_dp);
1090
1091 WARN(!vdd, "eDP VDD already requested on\n");
1092 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001093}
1094
Daniel Vetter4be73782014-01-17 14:39:48 +01001095static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001096{
Paulo Zanoni30add222012-10-26 19:05:45 -02001097 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001098 struct drm_i915_private *dev_priv = dev->dev_private;
1099 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001100 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001101
Daniel Vettera0e99e62012-12-02 01:05:46 +01001102 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1103
Daniel Vetter4be73782014-01-17 14:39:48 +01001104 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001105 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1106
Jesse Barnes453c5422013-03-28 09:55:41 -07001107 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001108 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001109
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001110 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1111 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001112
1113 I915_WRITE(pp_ctrl_reg, pp);
1114 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001115
Keith Packardbd943152011-09-18 23:09:52 -07001116 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001117 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1118 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001119
1120 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001121 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001122
1123 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001124 }
1125}
1126
Daniel Vetter4be73782014-01-17 14:39:48 +01001127static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001128{
1129 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1130 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001131 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001132
Keith Packard627f7672011-10-31 11:30:10 -07001133 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001134 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001135 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001136}
1137
Daniel Vetter4be73782014-01-17 14:39:48 +01001138static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001139{
Keith Packard97af61f572011-09-28 16:23:51 -07001140 if (!is_edp(intel_dp))
1141 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001142
Keith Packardbd943152011-09-18 23:09:52 -07001143 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001144
Keith Packardbd943152011-09-18 23:09:52 -07001145 intel_dp->want_panel_vdd = false;
1146
1147 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001148 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001149 } else {
1150 /*
1151 * Queue the timer to fire a long
1152 * time from now (relative to the power down delay)
1153 * to keep the panel power up across a sequence of operations
1154 */
1155 schedule_delayed_work(&intel_dp->panel_vdd_work,
1156 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1157 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001158}
1159
Daniel Vetter4be73782014-01-17 14:39:48 +01001160void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001161{
Paulo Zanoni30add222012-10-26 19:05:45 -02001162 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001163 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001164 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001165 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001166
Keith Packard97af61f572011-09-28 16:23:51 -07001167 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001168 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001169
1170 DRM_DEBUG_KMS("Turn eDP power on\n");
1171
Daniel Vetter4be73782014-01-17 14:39:48 +01001172 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001173 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001174 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001175 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001176
Daniel Vetter4be73782014-01-17 14:39:48 +01001177 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001178
Jani Nikulabf13e812013-09-06 07:40:05 +03001179 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001180 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001181 if (IS_GEN5(dev)) {
1182 /* ILK workaround: disable reset around power sequence */
1183 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001184 I915_WRITE(pp_ctrl_reg, pp);
1185 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001186 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001187
Keith Packard1c0ae802011-09-19 13:59:29 -07001188 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001189 if (!IS_GEN5(dev))
1190 pp |= PANEL_POWER_RESET;
1191
Jesse Barnes453c5422013-03-28 09:55:41 -07001192 I915_WRITE(pp_ctrl_reg, pp);
1193 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001194
Daniel Vetter4be73782014-01-17 14:39:48 +01001195 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001196 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001197
Keith Packard05ce1a42011-09-29 16:33:01 -07001198 if (IS_GEN5(dev)) {
1199 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001200 I915_WRITE(pp_ctrl_reg, pp);
1201 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001202 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001203}
1204
Daniel Vetter4be73782014-01-17 14:39:48 +01001205void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001206{
Paulo Zanoni30add222012-10-26 19:05:45 -02001207 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001208 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001209 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001210 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001211
Keith Packard97af61f572011-09-28 16:23:51 -07001212 if (!is_edp(intel_dp))
1213 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001214
Keith Packard99ea7122011-11-01 19:57:50 -07001215 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001216
Daniel Vetter4be73782014-01-17 14:39:48 +01001217 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001218
Jani Nikula24f3e092014-03-17 16:43:36 +02001219 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1220
Jesse Barnes453c5422013-03-28 09:55:41 -07001221 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001222 /* We need to switch off panel power _and_ force vdd, for otherwise some
1223 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001224 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1225 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001226
Jani Nikulabf13e812013-09-06 07:40:05 +03001227 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001228
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001229 intel_dp->want_panel_vdd = false;
1230
Jesse Barnes453c5422013-03-28 09:55:41 -07001231 I915_WRITE(pp_ctrl_reg, pp);
1232 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001233
Paulo Zanonidce56b32013-12-19 14:29:40 -02001234 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001235 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001236
1237 /* We got a reference when we enabled the VDD. */
1238 intel_runtime_pm_put(dev_priv);
Jesse Barnes9934c132010-07-22 13:18:19 -07001239}
1240
Daniel Vetter4be73782014-01-17 14:39:48 +01001241void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001242{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001243 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1244 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001245 struct drm_i915_private *dev_priv = dev->dev_private;
1246 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001247 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001248
Keith Packardf01eca22011-09-28 16:48:10 -07001249 if (!is_edp(intel_dp))
1250 return;
1251
Zhao Yakui28c97732009-10-09 11:39:41 +08001252 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001253 /*
1254 * If we enable the backlight right away following a panel power
1255 * on, we may see slight flicker as the panel syncs with the eDP
1256 * link. So delay a bit to make sure the image is solid before
1257 * allowing it to appear.
1258 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001259 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001260 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001261 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001262
Jani Nikulabf13e812013-09-06 07:40:05 +03001263 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001264
1265 I915_WRITE(pp_ctrl_reg, pp);
1266 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001267
Jesse Barnes752aa882013-10-31 18:55:49 +02001268 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001269}
1270
Daniel Vetter4be73782014-01-17 14:39:48 +01001271void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001272{
Paulo Zanoni30add222012-10-26 19:05:45 -02001273 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001274 struct drm_i915_private *dev_priv = dev->dev_private;
1275 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001276 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001277
Keith Packardf01eca22011-09-28 16:48:10 -07001278 if (!is_edp(intel_dp))
1279 return;
1280
Jesse Barnes752aa882013-10-31 18:55:49 +02001281 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001282
Zhao Yakui28c97732009-10-09 11:39:41 +08001283 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001284 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001285 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001286
Jani Nikulabf13e812013-09-06 07:40:05 +03001287 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001288
1289 I915_WRITE(pp_ctrl_reg, pp);
1290 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001291 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001294static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001295{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1298 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001299 struct drm_i915_private *dev_priv = dev->dev_private;
1300 u32 dpa_ctl;
1301
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001302 assert_pipe_disabled(dev_priv,
1303 to_intel_crtc(crtc)->pipe);
1304
Jesse Barnesd240f202010-08-13 15:43:26 -07001305 DRM_DEBUG_KMS("\n");
1306 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001307 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1308 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1309
1310 /* We don't adjust intel_dp->DP while tearing down the link, to
1311 * facilitate link retraining (e.g. after hotplug). Hence clear all
1312 * enable bits here to ensure that we don't enable too much. */
1313 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1314 intel_dp->DP |= DP_PLL_ENABLE;
1315 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001316 POSTING_READ(DP_A);
1317 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001318}
1319
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001320static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001321{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1323 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1324 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001325 struct drm_i915_private *dev_priv = dev->dev_private;
1326 u32 dpa_ctl;
1327
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001328 assert_pipe_disabled(dev_priv,
1329 to_intel_crtc(crtc)->pipe);
1330
Jesse Barnesd240f202010-08-13 15:43:26 -07001331 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001332 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1333 "dp pll off, should be on\n");
1334 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1335
1336 /* We can't rely on the value tracked for the DP register in
1337 * intel_dp->DP because link_down must not change that (otherwise link
1338 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001339 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001340 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001341 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001342 udelay(200);
1343}
1344
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001345/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001346void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001347{
1348 int ret, i;
1349
1350 /* Should have a valid DPCD by this point */
1351 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1352 return;
1353
1354 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001355 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1356 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001357 if (ret != 1)
1358 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1359 } else {
1360 /*
1361 * When turning on, we need to retry for 1ms to give the sink
1362 * time to wake up.
1363 */
1364 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001365 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1366 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001367 if (ret == 1)
1368 break;
1369 msleep(1);
1370 }
1371 }
1372}
1373
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001374static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1375 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001376{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001377 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001378 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001379 struct drm_device *dev = encoder->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001381 enum intel_display_power_domain power_domain;
1382 u32 tmp;
1383
1384 power_domain = intel_display_port_power_domain(encoder);
1385 if (!intel_display_power_enabled(dev_priv, power_domain))
1386 return false;
1387
1388 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001389
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001390 if (!(tmp & DP_PORT_EN))
1391 return false;
1392
Imre Deakbc7d38a2013-05-16 14:40:36 +03001393 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001394 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001395 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001396 *pipe = PORT_TO_PIPE(tmp);
1397 } else {
1398 u32 trans_sel;
1399 u32 trans_dp;
1400 int i;
1401
1402 switch (intel_dp->output_reg) {
1403 case PCH_DP_B:
1404 trans_sel = TRANS_DP_PORT_SEL_B;
1405 break;
1406 case PCH_DP_C:
1407 trans_sel = TRANS_DP_PORT_SEL_C;
1408 break;
1409 case PCH_DP_D:
1410 trans_sel = TRANS_DP_PORT_SEL_D;
1411 break;
1412 default:
1413 return true;
1414 }
1415
1416 for_each_pipe(i) {
1417 trans_dp = I915_READ(TRANS_DP_CTL(i));
1418 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1419 *pipe = i;
1420 return true;
1421 }
1422 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001423
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001424 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1425 intel_dp->output_reg);
1426 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001427
1428 return true;
1429}
1430
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001431static void intel_dp_get_config(struct intel_encoder *encoder,
1432 struct intel_crtc_config *pipe_config)
1433{
1434 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001435 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001436 struct drm_device *dev = encoder->base.dev;
1437 struct drm_i915_private *dev_priv = dev->dev_private;
1438 enum port port = dp_to_dig_port(intel_dp)->port;
1439 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001440 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001441
Xiong Zhang63000ef2013-06-28 12:59:06 +08001442 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1443 tmp = I915_READ(intel_dp->output_reg);
1444 if (tmp & DP_SYNC_HS_HIGH)
1445 flags |= DRM_MODE_FLAG_PHSYNC;
1446 else
1447 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001448
Xiong Zhang63000ef2013-06-28 12:59:06 +08001449 if (tmp & DP_SYNC_VS_HIGH)
1450 flags |= DRM_MODE_FLAG_PVSYNC;
1451 else
1452 flags |= DRM_MODE_FLAG_NVSYNC;
1453 } else {
1454 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1455 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1456 flags |= DRM_MODE_FLAG_PHSYNC;
1457 else
1458 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001459
Xiong Zhang63000ef2013-06-28 12:59:06 +08001460 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1461 flags |= DRM_MODE_FLAG_PVSYNC;
1462 else
1463 flags |= DRM_MODE_FLAG_NVSYNC;
1464 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001465
1466 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001467
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001468 pipe_config->has_dp_encoder = true;
1469
1470 intel_dp_get_m_n(crtc, pipe_config);
1471
Ville Syrjälä18442d02013-09-13 16:00:08 +03001472 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001473 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1474 pipe_config->port_clock = 162000;
1475 else
1476 pipe_config->port_clock = 270000;
1477 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001478
1479 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1480 &pipe_config->dp_m_n);
1481
1482 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1483 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1484
Damien Lespiau241bfc32013-09-25 16:45:37 +01001485 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001486
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001487 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1488 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1489 /*
1490 * This is a big fat ugly hack.
1491 *
1492 * Some machines in UEFI boot mode provide us a VBT that has 18
1493 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1494 * unknown we fail to light up. Yet the same BIOS boots up with
1495 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1496 * max, not what it tells us to use.
1497 *
1498 * Note: This will still be broken if the eDP panel is not lit
1499 * up by the BIOS, and thus we can't get the mode at module
1500 * load.
1501 */
1502 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1503 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1504 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1505 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001506}
1507
Rodrigo Vivia031d702013-10-03 16:15:06 -03001508static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001509{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001510 struct drm_i915_private *dev_priv = dev->dev_private;
1511
1512 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001513}
1514
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001515static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518
Ben Widawsky18b59922013-09-20 09:35:30 -07001519 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001520 return false;
1521
Ben Widawsky18b59922013-09-20 09:35:30 -07001522 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001523}
1524
1525static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1526 struct edp_vsc_psr *vsc_psr)
1527{
1528 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1529 struct drm_device *dev = dig_port->base.base.dev;
1530 struct drm_i915_private *dev_priv = dev->dev_private;
1531 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1532 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1533 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1534 uint32_t *data = (uint32_t *) vsc_psr;
1535 unsigned int i;
1536
1537 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1538 the video DIP being updated before program video DIP data buffer
1539 registers for DIP being updated. */
1540 I915_WRITE(ctl_reg, 0);
1541 POSTING_READ(ctl_reg);
1542
1543 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1544 if (i < sizeof(struct edp_vsc_psr))
1545 I915_WRITE(data_reg + i, *data++);
1546 else
1547 I915_WRITE(data_reg + i, 0);
1548 }
1549
1550 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1551 POSTING_READ(ctl_reg);
1552}
1553
1554static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1555{
1556 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1557 struct drm_i915_private *dev_priv = dev->dev_private;
1558 struct edp_vsc_psr psr_vsc;
1559
1560 if (intel_dp->psr_setup_done)
1561 return;
1562
1563 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1564 memset(&psr_vsc, 0, sizeof(psr_vsc));
1565 psr_vsc.sdp_header.HB0 = 0;
1566 psr_vsc.sdp_header.HB1 = 0x7;
1567 psr_vsc.sdp_header.HB2 = 0x2;
1568 psr_vsc.sdp_header.HB3 = 0x8;
1569 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1570
1571 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001572 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001573 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001574
1575 intel_dp->psr_setup_done = true;
1576}
1577
1578static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1579{
1580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1581 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001582 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001583 int precharge = 0x3;
1584 int msg_size = 5; /* Header(4) + Message(1) */
1585
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001586 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1587
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001588 /* Enable PSR in sink */
1589 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001590 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1591 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001592 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001593 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1594 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001595
1596 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001597 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1598 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1599 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001600 DP_AUX_CH_CTL_TIME_OUT_400us |
1601 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1602 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1603 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1604}
1605
1606static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1607{
1608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 uint32_t max_sleep_time = 0x1f;
1611 uint32_t idle_frames = 1;
1612 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001613 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001614
1615 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1616 val |= EDP_PSR_LINK_STANDBY;
1617 val |= EDP_PSR_TP2_TP3_TIME_0us;
1618 val |= EDP_PSR_TP1_TIME_0us;
1619 val |= EDP_PSR_SKIP_AUX_EXIT;
1620 } else
1621 val |= EDP_PSR_LINK_DISABLE;
1622
Ben Widawsky18b59922013-09-20 09:35:30 -07001623 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001624 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001625 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1626 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1627 EDP_PSR_ENABLE);
1628}
1629
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001630static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1631{
1632 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1633 struct drm_device *dev = dig_port->base.base.dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 struct drm_crtc *crtc = dig_port->base.base.crtc;
1636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1637 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1638 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1639
Rodrigo Vivia031d702013-10-03 16:15:06 -03001640 dev_priv->psr.source_ok = false;
1641
Ben Widawsky18b59922013-09-20 09:35:30 -07001642 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001643 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001644 return false;
1645 }
1646
1647 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1648 (dig_port->port != PORT_A)) {
1649 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001650 return false;
1651 }
1652
Jani Nikulad330a952014-01-21 11:24:25 +02001653 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001654 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001655 return false;
1656 }
1657
Chris Wilsoncd234b02013-08-02 20:39:49 +01001658 crtc = dig_port->base.base.crtc;
1659 if (crtc == NULL) {
1660 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001661 return false;
1662 }
1663
1664 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001665 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001666 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001667 return false;
1668 }
1669
Chris Wilsoncd234b02013-08-02 20:39:49 +01001670 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001671 if (obj->tiling_mode != I915_TILING_X ||
1672 obj->fence_reg == I915_FENCE_REG_NONE) {
1673 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001674 return false;
1675 }
1676
1677 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1678 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001679 return false;
1680 }
1681
1682 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1683 S3D_ENABLE) {
1684 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001685 return false;
1686 }
1687
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001688 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001689 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001690 return false;
1691 }
1692
Rodrigo Vivia031d702013-10-03 16:15:06 -03001693 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001694 return true;
1695}
1696
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001697static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001698{
1699 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1700
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001701 if (!intel_edp_psr_match_conditions(intel_dp) ||
1702 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001703 return;
1704
1705 /* Setup PSR once */
1706 intel_edp_psr_setup(intel_dp);
1707
1708 /* Enable PSR on the panel */
1709 intel_edp_psr_enable_sink(intel_dp);
1710
1711 /* Enable PSR on the host */
1712 intel_edp_psr_enable_source(intel_dp);
1713}
1714
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001715void intel_edp_psr_enable(struct intel_dp *intel_dp)
1716{
1717 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1718
1719 if (intel_edp_psr_match_conditions(intel_dp) &&
1720 !intel_edp_is_psr_enabled(dev))
1721 intel_edp_psr_do_enable(intel_dp);
1722}
1723
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724void intel_edp_psr_disable(struct intel_dp *intel_dp)
1725{
1726 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728
1729 if (!intel_edp_is_psr_enabled(dev))
1730 return;
1731
Ben Widawsky18b59922013-09-20 09:35:30 -07001732 I915_WRITE(EDP_PSR_CTL(dev),
1733 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001734
1735 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001736 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001737 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1738 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1739}
1740
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001741void intel_edp_psr_update(struct drm_device *dev)
1742{
1743 struct intel_encoder *encoder;
1744 struct intel_dp *intel_dp = NULL;
1745
1746 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1747 if (encoder->type == INTEL_OUTPUT_EDP) {
1748 intel_dp = enc_to_intel_dp(&encoder->base);
1749
Rodrigo Vivia031d702013-10-03 16:15:06 -03001750 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001751 return;
1752
1753 if (!intel_edp_psr_match_conditions(intel_dp))
1754 intel_edp_psr_disable(intel_dp);
1755 else
1756 if (!intel_edp_is_psr_enabled(dev))
1757 intel_edp_psr_do_enable(intel_dp);
1758 }
1759}
1760
Daniel Vettere8cb4552012-07-01 13:05:48 +02001761static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001762{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001763 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001764 enum port port = dp_to_dig_port(intel_dp)->port;
1765 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001766
1767 /* Make sure the panel is off before trying to change the mode. But also
1768 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001769 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001770 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001771 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001772 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001773
1774 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001775 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001776 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001777}
1778
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001779static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001780{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001781 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001782 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001783 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001784
Imre Deak982a3862013-05-23 19:39:40 +03001785 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001786 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001787 if (!IS_VALLEYVIEW(dev))
1788 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001789 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001790}
1791
Daniel Vettere8cb4552012-07-01 13:05:48 +02001792static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001793{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001794 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1795 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001797 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001798
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001799 if (WARN_ON(dp_reg & DP_PORT_EN))
1800 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001801
Jani Nikula24f3e092014-03-17 16:43:36 +02001802 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001803 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1804 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 intel_edp_panel_on(intel_dp);
1806 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001807 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001808 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001809}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001810
Jani Nikulaecff4f32013-09-06 07:38:29 +03001811static void g4x_enable_dp(struct intel_encoder *encoder)
1812{
Jani Nikula828f5c62013-09-05 16:44:45 +03001813 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1814
Jani Nikulaecff4f32013-09-06 07:38:29 +03001815 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001816 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001819static void vlv_enable_dp(struct intel_encoder *encoder)
1820{
Jani Nikula828f5c62013-09-05 16:44:45 +03001821 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1822
Daniel Vetter4be73782014-01-17 14:39:48 +01001823 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824}
1825
Jani Nikulaecff4f32013-09-06 07:38:29 +03001826static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001827{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001828 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001829 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001830
1831 if (dport->port == PORT_A)
1832 ironlake_edp_pll_on(intel_dp);
1833}
1834
1835static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1836{
1837 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1838 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001839 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001841 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001843 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001844 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001845 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001847 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001849 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001850 val = 0;
1851 if (pipe)
1852 val |= (1<<21);
1853 else
1854 val &= ~(1<<21);
1855 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001856 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1857 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1858 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001860 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Imre Deak2cac6132014-01-30 16:50:42 +02001862 if (is_edp(intel_dp)) {
1863 /* init power sequencer on this pipe and port */
1864 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1865 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1866 &power_seq);
1867 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001868
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001869 intel_enable_dp(encoder);
1870
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001871 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001872}
1873
Jani Nikulaecff4f32013-09-06 07:38:29 +03001874static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001875{
1876 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1877 struct drm_device *dev = encoder->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001879 struct intel_crtc *intel_crtc =
1880 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001881 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001882 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883
Jesse Barnes89b667f2013-04-18 14:51:36 -07001884 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001885 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001886 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001887 DPIO_PCS_TX_LANE2_RESET |
1888 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001889 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001890 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1891 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1892 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1893 DPIO_PCS_CLK_SOFT_RESET);
1894
1895 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001896 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1897 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1898 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001899 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900}
1901
1902/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001903 * Native read with retry for link status and receiver capability reads for
1904 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02001905 *
1906 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
1907 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001908 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02001909static ssize_t
1910intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
1911 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001912{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001913 ssize_t ret;
1914 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001915
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001916 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001917 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
1918 if (ret == size)
1919 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001920 msleep(1);
1921 }
1922
Jani Nikula9d1a1032014-03-14 16:51:15 +02001923 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001924}
1925
1926/*
1927 * Fetch AUX CH registers 0x202 - 0x207 which contain
1928 * link status information
1929 */
1930static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001931intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001933 return intel_dp_dpcd_read_wake(&intel_dp->aux,
1934 DP_LANE0_1_STATUS,
1935 link_status,
1936 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937}
1938
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939/*
1940 * These are source-specific values; current Intel hardware supports
1941 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1942 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001943
1944static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001945intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001946{
Paulo Zanoni30add222012-10-26 19:05:45 -02001947 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001948 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001949
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001950 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001951 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001952 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001953 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001954 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001955 return DP_TRAIN_VOLTAGE_SWING_1200;
1956 else
1957 return DP_TRAIN_VOLTAGE_SWING_800;
1958}
1959
1960static uint8_t
1961intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1962{
Paulo Zanoni30add222012-10-26 19:05:45 -02001963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001964 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001965
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001966 if (IS_BROADWELL(dev)) {
1967 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1968 case DP_TRAIN_VOLTAGE_SWING_400:
1969 case DP_TRAIN_VOLTAGE_SWING_600:
1970 return DP_TRAIN_PRE_EMPHASIS_6;
1971 case DP_TRAIN_VOLTAGE_SWING_800:
1972 return DP_TRAIN_PRE_EMPHASIS_3_5;
1973 case DP_TRAIN_VOLTAGE_SWING_1200:
1974 default:
1975 return DP_TRAIN_PRE_EMPHASIS_0;
1976 }
1977 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001978 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1979 case DP_TRAIN_VOLTAGE_SWING_400:
1980 return DP_TRAIN_PRE_EMPHASIS_9_5;
1981 case DP_TRAIN_VOLTAGE_SWING_600:
1982 return DP_TRAIN_PRE_EMPHASIS_6;
1983 case DP_TRAIN_VOLTAGE_SWING_800:
1984 return DP_TRAIN_PRE_EMPHASIS_3_5;
1985 case DP_TRAIN_VOLTAGE_SWING_1200:
1986 default:
1987 return DP_TRAIN_PRE_EMPHASIS_0;
1988 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001989 } else if (IS_VALLEYVIEW(dev)) {
1990 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1991 case DP_TRAIN_VOLTAGE_SWING_400:
1992 return DP_TRAIN_PRE_EMPHASIS_9_5;
1993 case DP_TRAIN_VOLTAGE_SWING_600:
1994 return DP_TRAIN_PRE_EMPHASIS_6;
1995 case DP_TRAIN_VOLTAGE_SWING_800:
1996 return DP_TRAIN_PRE_EMPHASIS_3_5;
1997 case DP_TRAIN_VOLTAGE_SWING_1200:
1998 default:
1999 return DP_TRAIN_PRE_EMPHASIS_0;
2000 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002001 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002002 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2003 case DP_TRAIN_VOLTAGE_SWING_400:
2004 return DP_TRAIN_PRE_EMPHASIS_6;
2005 case DP_TRAIN_VOLTAGE_SWING_600:
2006 case DP_TRAIN_VOLTAGE_SWING_800:
2007 return DP_TRAIN_PRE_EMPHASIS_3_5;
2008 default:
2009 return DP_TRAIN_PRE_EMPHASIS_0;
2010 }
2011 } else {
2012 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2013 case DP_TRAIN_VOLTAGE_SWING_400:
2014 return DP_TRAIN_PRE_EMPHASIS_6;
2015 case DP_TRAIN_VOLTAGE_SWING_600:
2016 return DP_TRAIN_PRE_EMPHASIS_6;
2017 case DP_TRAIN_VOLTAGE_SWING_800:
2018 return DP_TRAIN_PRE_EMPHASIS_3_5;
2019 case DP_TRAIN_VOLTAGE_SWING_1200:
2020 default:
2021 return DP_TRAIN_PRE_EMPHASIS_0;
2022 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002023 }
2024}
2025
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002026static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2027{
2028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002031 struct intel_crtc *intel_crtc =
2032 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002033 unsigned long demph_reg_value, preemph_reg_value,
2034 uniqtranscale_reg_value;
2035 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002036 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002037 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002038
2039 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2040 case DP_TRAIN_PRE_EMPHASIS_0:
2041 preemph_reg_value = 0x0004000;
2042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2043 case DP_TRAIN_VOLTAGE_SWING_400:
2044 demph_reg_value = 0x2B405555;
2045 uniqtranscale_reg_value = 0x552AB83A;
2046 break;
2047 case DP_TRAIN_VOLTAGE_SWING_600:
2048 demph_reg_value = 0x2B404040;
2049 uniqtranscale_reg_value = 0x5548B83A;
2050 break;
2051 case DP_TRAIN_VOLTAGE_SWING_800:
2052 demph_reg_value = 0x2B245555;
2053 uniqtranscale_reg_value = 0x5560B83A;
2054 break;
2055 case DP_TRAIN_VOLTAGE_SWING_1200:
2056 demph_reg_value = 0x2B405555;
2057 uniqtranscale_reg_value = 0x5598DA3A;
2058 break;
2059 default:
2060 return 0;
2061 }
2062 break;
2063 case DP_TRAIN_PRE_EMPHASIS_3_5:
2064 preemph_reg_value = 0x0002000;
2065 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2066 case DP_TRAIN_VOLTAGE_SWING_400:
2067 demph_reg_value = 0x2B404040;
2068 uniqtranscale_reg_value = 0x5552B83A;
2069 break;
2070 case DP_TRAIN_VOLTAGE_SWING_600:
2071 demph_reg_value = 0x2B404848;
2072 uniqtranscale_reg_value = 0x5580B83A;
2073 break;
2074 case DP_TRAIN_VOLTAGE_SWING_800:
2075 demph_reg_value = 0x2B404040;
2076 uniqtranscale_reg_value = 0x55ADDA3A;
2077 break;
2078 default:
2079 return 0;
2080 }
2081 break;
2082 case DP_TRAIN_PRE_EMPHASIS_6:
2083 preemph_reg_value = 0x0000000;
2084 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2085 case DP_TRAIN_VOLTAGE_SWING_400:
2086 demph_reg_value = 0x2B305555;
2087 uniqtranscale_reg_value = 0x5570B83A;
2088 break;
2089 case DP_TRAIN_VOLTAGE_SWING_600:
2090 demph_reg_value = 0x2B2B4040;
2091 uniqtranscale_reg_value = 0x55ADDA3A;
2092 break;
2093 default:
2094 return 0;
2095 }
2096 break;
2097 case DP_TRAIN_PRE_EMPHASIS_9_5:
2098 preemph_reg_value = 0x0006000;
2099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2100 case DP_TRAIN_VOLTAGE_SWING_400:
2101 demph_reg_value = 0x1B405555;
2102 uniqtranscale_reg_value = 0x55ADDA3A;
2103 break;
2104 default:
2105 return 0;
2106 }
2107 break;
2108 default:
2109 return 0;
2110 }
2111
Chris Wilson0980a602013-07-26 19:57:35 +01002112 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002113 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2114 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2115 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002116 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002117 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2118 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2119 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2120 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002121 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002122
2123 return 0;
2124}
2125
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002126static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002127intel_get_adjust_train(struct intel_dp *intel_dp,
2128 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129{
2130 uint8_t v = 0;
2131 uint8_t p = 0;
2132 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002133 uint8_t voltage_max;
2134 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135
Jesse Barnes33a34e42010-09-08 12:42:02 -07002136 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002137 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2138 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139
2140 if (this_v > v)
2141 v = this_v;
2142 if (this_p > p)
2143 p = this_p;
2144 }
2145
Keith Packard1a2eb462011-11-16 16:26:07 -08002146 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002147 if (v >= voltage_max)
2148 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002149
Keith Packard1a2eb462011-11-16 16:26:07 -08002150 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2151 if (p >= preemph_max)
2152 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153
2154 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002155 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002156}
2157
2158static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002159intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002161 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002163 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002164 case DP_TRAIN_VOLTAGE_SWING_400:
2165 default:
2166 signal_levels |= DP_VOLTAGE_0_4;
2167 break;
2168 case DP_TRAIN_VOLTAGE_SWING_600:
2169 signal_levels |= DP_VOLTAGE_0_6;
2170 break;
2171 case DP_TRAIN_VOLTAGE_SWING_800:
2172 signal_levels |= DP_VOLTAGE_0_8;
2173 break;
2174 case DP_TRAIN_VOLTAGE_SWING_1200:
2175 signal_levels |= DP_VOLTAGE_1_2;
2176 break;
2177 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002178 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002179 case DP_TRAIN_PRE_EMPHASIS_0:
2180 default:
2181 signal_levels |= DP_PRE_EMPHASIS_0;
2182 break;
2183 case DP_TRAIN_PRE_EMPHASIS_3_5:
2184 signal_levels |= DP_PRE_EMPHASIS_3_5;
2185 break;
2186 case DP_TRAIN_PRE_EMPHASIS_6:
2187 signal_levels |= DP_PRE_EMPHASIS_6;
2188 break;
2189 case DP_TRAIN_PRE_EMPHASIS_9_5:
2190 signal_levels |= DP_PRE_EMPHASIS_9_5;
2191 break;
2192 }
2193 return signal_levels;
2194}
2195
Zhenyu Wange3421a12010-04-08 09:43:27 +08002196/* Gen6's DP voltage swing and pre-emphasis control */
2197static uint32_t
2198intel_gen6_edp_signal_levels(uint8_t train_set)
2199{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002200 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2201 DP_TRAIN_PRE_EMPHASIS_MASK);
2202 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002203 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002204 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2205 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2206 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2207 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002208 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002209 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2210 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002211 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002212 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2213 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002214 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002215 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2216 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002218 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2219 "0x%x\n", signal_levels);
2220 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002221 }
2222}
2223
Keith Packard1a2eb462011-11-16 16:26:07 -08002224/* Gen7's DP voltage swing and pre-emphasis control */
2225static uint32_t
2226intel_gen7_edp_signal_levels(uint8_t train_set)
2227{
2228 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2229 DP_TRAIN_PRE_EMPHASIS_MASK);
2230 switch (signal_levels) {
2231 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2232 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2233 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2234 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2235 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2236 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2237
2238 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2239 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2240 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2241 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2242
2243 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2244 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2245 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2246 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2247
2248 default:
2249 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2250 "0x%x\n", signal_levels);
2251 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2252 }
2253}
2254
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002255/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2256static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002257intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002258{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002259 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2260 DP_TRAIN_PRE_EMPHASIS_MASK);
2261 switch (signal_levels) {
2262 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2263 return DDI_BUF_EMP_400MV_0DB_HSW;
2264 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2265 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2266 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2267 return DDI_BUF_EMP_400MV_6DB_HSW;
2268 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2269 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002270
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002271 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2272 return DDI_BUF_EMP_600MV_0DB_HSW;
2273 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2274 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2275 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2276 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002277
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002278 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2279 return DDI_BUF_EMP_800MV_0DB_HSW;
2280 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2281 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2282 default:
2283 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2284 "0x%x\n", signal_levels);
2285 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002287}
2288
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002289static uint32_t
2290intel_bdw_signal_levels(uint8_t train_set)
2291{
2292 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2293 DP_TRAIN_PRE_EMPHASIS_MASK);
2294 switch (signal_levels) {
2295 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2296 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2297 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2298 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2299 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2300 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2301
2302 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2303 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2304 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2305 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2306 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2307 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2308
2309 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2310 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2311 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2312 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2313
2314 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2315 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2316
2317 default:
2318 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2319 "0x%x\n", signal_levels);
2320 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2321 }
2322}
2323
Paulo Zanonif0a34242012-12-06 16:51:50 -02002324/* Properly updates "DP" with the correct signal levels. */
2325static void
2326intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2327{
2328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002329 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002330 struct drm_device *dev = intel_dig_port->base.base.dev;
2331 uint32_t signal_levels, mask;
2332 uint8_t train_set = intel_dp->train_set[0];
2333
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002334 if (IS_BROADWELL(dev)) {
2335 signal_levels = intel_bdw_signal_levels(train_set);
2336 mask = DDI_BUF_EMP_MASK;
2337 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002338 signal_levels = intel_hsw_signal_levels(train_set);
2339 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002340 } else if (IS_VALLEYVIEW(dev)) {
2341 signal_levels = intel_vlv_signal_levels(intel_dp);
2342 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002343 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002344 signal_levels = intel_gen7_edp_signal_levels(train_set);
2345 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002346 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002347 signal_levels = intel_gen6_edp_signal_levels(train_set);
2348 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2349 } else {
2350 signal_levels = intel_gen4_signal_levels(train_set);
2351 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2352 }
2353
2354 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2355
2356 *DP = (*DP & ~mask) | signal_levels;
2357}
2358
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002359static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002360intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002361 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002362 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002363{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2365 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002366 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002367 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002368 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2369 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002370
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002371 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002372 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002373
2374 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2375 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2376 else
2377 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2378
2379 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2380 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2381 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002382 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2383
2384 break;
2385 case DP_TRAINING_PATTERN_1:
2386 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2387 break;
2388 case DP_TRAINING_PATTERN_2:
2389 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2390 break;
2391 case DP_TRAINING_PATTERN_3:
2392 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2393 break;
2394 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002395 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002396
Imre Deakbc7d38a2013-05-16 14:40:36 +03002397 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002398 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002399
2400 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2401 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002402 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002403 break;
2404 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002405 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002406 break;
2407 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002408 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002409 break;
2410 case DP_TRAINING_PATTERN_3:
2411 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002412 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002413 break;
2414 }
2415
2416 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002417 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002418
2419 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2420 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002421 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002422 break;
2423 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002424 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002425 break;
2426 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002427 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002428 break;
2429 case DP_TRAINING_PATTERN_3:
2430 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002431 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002432 break;
2433 }
2434 }
2435
Jani Nikula70aff662013-09-27 15:10:44 +03002436 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002437 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002438
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002439 buf[0] = dp_train_pat;
2440 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002441 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002442 /* don't write DP_TRAINING_LANEx_SET on disable */
2443 len = 1;
2444 } else {
2445 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2446 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2447 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002448 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002449
Jani Nikula9d1a1032014-03-14 16:51:15 +02002450 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2451 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002452
2453 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002454}
2455
Jani Nikula70aff662013-09-27 15:10:44 +03002456static bool
2457intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2458 uint8_t dp_train_pat)
2459{
Jani Nikula953d22e2013-10-04 15:08:47 +03002460 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002461 intel_dp_set_signal_levels(intel_dp, DP);
2462 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2463}
2464
2465static bool
2466intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002467 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002468{
2469 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2470 struct drm_device *dev = intel_dig_port->base.base.dev;
2471 struct drm_i915_private *dev_priv = dev->dev_private;
2472 int ret;
2473
2474 intel_get_adjust_train(intel_dp, link_status);
2475 intel_dp_set_signal_levels(intel_dp, DP);
2476
2477 I915_WRITE(intel_dp->output_reg, *DP);
2478 POSTING_READ(intel_dp->output_reg);
2479
Jani Nikula9d1a1032014-03-14 16:51:15 +02002480 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2481 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002482
2483 return ret == intel_dp->lane_count;
2484}
2485
Imre Deak3ab9c632013-05-03 12:57:41 +03002486static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2487{
2488 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2489 struct drm_device *dev = intel_dig_port->base.base.dev;
2490 struct drm_i915_private *dev_priv = dev->dev_private;
2491 enum port port = intel_dig_port->port;
2492 uint32_t val;
2493
2494 if (!HAS_DDI(dev))
2495 return;
2496
2497 val = I915_READ(DP_TP_CTL(port));
2498 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2499 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2500 I915_WRITE(DP_TP_CTL(port), val);
2501
2502 /*
2503 * On PORT_A we can have only eDP in SST mode. There the only reason
2504 * we need to set idle transmission mode is to work around a HW issue
2505 * where we enable the pipe while not in idle link-training mode.
2506 * In this case there is requirement to wait for a minimum number of
2507 * idle patterns to be sent.
2508 */
2509 if (port == PORT_A)
2510 return;
2511
2512 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2513 1))
2514 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2515}
2516
Jesse Barnes33a34e42010-09-08 12:42:02 -07002517/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002518void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002519intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002521 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002522 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523 int i;
2524 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002525 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002526 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002527 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002529 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002530 intel_ddi_prepare_link_retrain(encoder);
2531
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002532 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002533 link_config[0] = intel_dp->link_bw;
2534 link_config[1] = intel_dp->lane_count;
2535 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2536 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002537 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002538
2539 link_config[0] = 0;
2540 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002541 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542
2543 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002544
Jani Nikula70aff662013-09-27 15:10:44 +03002545 /* clock recovery */
2546 if (!intel_dp_reset_link_train(intel_dp, &DP,
2547 DP_TRAINING_PATTERN_1 |
2548 DP_LINK_SCRAMBLING_DISABLE)) {
2549 DRM_ERROR("failed to enable link training\n");
2550 return;
2551 }
2552
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002554 voltage_tries = 0;
2555 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002556 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002557 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002558
Daniel Vettera7c96552012-10-18 10:15:30 +02002559 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002560 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2561 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002562 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002563 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002564
Daniel Vetter01916272012-10-18 10:15:25 +02002565 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002566 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002567 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002569
2570 /* Check to see if we've tried the max voltage */
2571 for (i = 0; i < intel_dp->lane_count; i++)
2572 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2573 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002574 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002575 ++loop_tries;
2576 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002577 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002578 break;
2579 }
Jani Nikula70aff662013-09-27 15:10:44 +03002580 intel_dp_reset_link_train(intel_dp, &DP,
2581 DP_TRAINING_PATTERN_1 |
2582 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002583 voltage_tries = 0;
2584 continue;
2585 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002586
2587 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002588 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002589 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002590 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002591 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002592 break;
2593 }
2594 } else
2595 voltage_tries = 0;
2596 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002597
Jani Nikula70aff662013-09-27 15:10:44 +03002598 /* Update training set as requested by target */
2599 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2600 DRM_ERROR("failed to update link training\n");
2601 break;
2602 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002603 }
2604
Jesse Barnes33a34e42010-09-08 12:42:02 -07002605 intel_dp->DP = DP;
2606}
2607
Paulo Zanonic19b0662012-10-15 15:51:41 -03002608void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002609intel_dp_complete_link_train(struct intel_dp *intel_dp)
2610{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002611 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002612 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002613 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002614 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2615
2616 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2617 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2618 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002619
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002620 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002621 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002622 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002623 DP_LINK_SCRAMBLING_DISABLE)) {
2624 DRM_ERROR("failed to start channel equalization\n");
2625 return;
2626 }
2627
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002628 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002629 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630 channel_eq = false;
2631 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002632 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002633
Jesse Barnes37f80972011-01-05 14:45:24 -08002634 if (cr_tries > 5) {
2635 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002636 break;
2637 }
2638
Daniel Vettera7c96552012-10-18 10:15:30 +02002639 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002640 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2641 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002642 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002643 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002644
Jesse Barnes37f80972011-01-05 14:45:24 -08002645 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002646 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002647 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002648 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002649 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002650 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002651 cr_tries++;
2652 continue;
2653 }
2654
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002655 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002656 channel_eq = true;
2657 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002659
Jesse Barnes37f80972011-01-05 14:45:24 -08002660 /* Try 5 times, then try clock recovery if that fails */
2661 if (tries > 5) {
2662 intel_dp_link_down(intel_dp);
2663 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002664 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002665 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002666 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002667 tries = 0;
2668 cr_tries++;
2669 continue;
2670 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002671
Jani Nikula70aff662013-09-27 15:10:44 +03002672 /* Update training set as requested by target */
2673 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2674 DRM_ERROR("failed to update link training\n");
2675 break;
2676 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002677 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002679
Imre Deak3ab9c632013-05-03 12:57:41 +03002680 intel_dp_set_idle_link_train(intel_dp);
2681
2682 intel_dp->DP = DP;
2683
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002684 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002685 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002686
Imre Deak3ab9c632013-05-03 12:57:41 +03002687}
2688
2689void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2690{
Jani Nikula70aff662013-09-27 15:10:44 +03002691 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002692 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002693}
2694
2695static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002696intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002697{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002698 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002699 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002700 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002701 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002702 struct intel_crtc *intel_crtc =
2703 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002704 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002705
Paulo Zanonic19b0662012-10-15 15:51:41 -03002706 /*
2707 * DDI code has a strict mode set sequence and we should try to respect
2708 * it, otherwise we might hang the machine in many different ways. So we
2709 * really should be disabling the port only on a complete crtc_disable
2710 * sequence. This function is just called under two conditions on DDI
2711 * code:
2712 * - Link train failed while doing crtc_enable, and on this case we
2713 * really should respect the mode set sequence and wait for a
2714 * crtc_disable.
2715 * - Someone turned the monitor off and intel_dp_check_link_status
2716 * called us. We don't need to disable the whole port on this case, so
2717 * when someone turns the monitor on again,
2718 * intel_ddi_prepare_link_retrain will take care of redoing the link
2719 * train.
2720 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002721 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002722 return;
2723
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002724 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002725 return;
2726
Zhao Yakui28c97732009-10-09 11:39:41 +08002727 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002728
Imre Deakbc7d38a2013-05-16 14:40:36 +03002729 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002730 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002731 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002732 } else {
2733 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002734 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002735 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002736 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002737
Daniel Vetterab527ef2012-11-29 15:59:33 +01002738 /* We don't really know why we're doing this */
2739 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002740
Daniel Vetter493a7082012-05-30 12:31:56 +02002741 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002742 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002743 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002744
Eric Anholt5bddd172010-11-18 09:32:59 +08002745 /* Hardware workaround: leaving our transcoder select
2746 * set to transcoder B while it's off will prevent the
2747 * corresponding HDMI output on transcoder A.
2748 *
2749 * Combine this with another hardware workaround:
2750 * transcoder select bit can only be cleared while the
2751 * port is enabled.
2752 */
2753 DP &= ~DP_PIPEB_SELECT;
2754 I915_WRITE(intel_dp->output_reg, DP);
2755
2756 /* Changes to enable or select take place the vblank
2757 * after being written.
2758 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002759 if (WARN_ON(crtc == NULL)) {
2760 /* We should never try to disable a port without a crtc
2761 * attached. For paranoia keep the code around for a
2762 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002763 POSTING_READ(intel_dp->output_reg);
2764 msleep(50);
2765 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002766 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002767 }
2768
Wu Fengguang832afda2011-12-09 20:42:21 +08002769 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002770 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2771 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002772 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002773}
2774
Keith Packard26d61aa2011-07-25 20:01:09 -07002775static bool
2776intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002777{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002778 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2779 struct drm_device *dev = dig_port->base.base.dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781
Damien Lespiau577c7a52012-12-13 16:09:02 +00002782 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2783
Jani Nikula9d1a1032014-03-14 16:51:15 +02002784 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
2785 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002786 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002787
Damien Lespiau577c7a52012-12-13 16:09:02 +00002788 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2789 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2790 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2791
Adam Jacksonedb39242012-09-18 10:58:49 -04002792 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2793 return false; /* DPCD not present */
2794
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002795 /* Check if the panel supports PSR */
2796 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002797 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002798 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
2799 intel_dp->psr_dpcd,
2800 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002801 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2802 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002803 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002804 }
Jani Nikula50003932013-09-20 16:42:17 +03002805 }
2806
Todd Previte06ea66b2014-01-20 10:19:39 -07002807 /* Training Pattern 3 support */
2808 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2809 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2810 intel_dp->use_tps3 = true;
2811 DRM_DEBUG_KMS("Displayport TPS3 supported");
2812 } else
2813 intel_dp->use_tps3 = false;
2814
Adam Jacksonedb39242012-09-18 10:58:49 -04002815 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2816 DP_DWN_STRM_PORT_PRESENT))
2817 return true; /* native DP sink */
2818
2819 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2820 return true; /* no per-port downstream info */
2821
Jani Nikula9d1a1032014-03-14 16:51:15 +02002822 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
2823 intel_dp->downstream_ports,
2824 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002825 return false; /* downstream port status fetch failed */
2826
2827 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002828}
2829
Adam Jackson0d198322012-05-14 16:05:47 -04002830static void
2831intel_dp_probe_oui(struct intel_dp *intel_dp)
2832{
2833 u8 buf[3];
2834
2835 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2836 return;
2837
Jani Nikula24f3e092014-03-17 16:43:36 +02002838 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002839
Jani Nikula9d1a1032014-03-14 16:51:15 +02002840 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002841 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2842 buf[0], buf[1], buf[2]);
2843
Jani Nikula9d1a1032014-03-14 16:51:15 +02002844 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002845 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2846 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002847
Daniel Vetter4be73782014-01-17 14:39:48 +01002848 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002849}
2850
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002851int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2852{
2853 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2854 struct drm_device *dev = intel_dig_port->base.base.dev;
2855 struct intel_crtc *intel_crtc =
2856 to_intel_crtc(intel_dig_port->base.base.crtc);
2857 u8 buf[1];
2858
Jani Nikula9d1a1032014-03-14 16:51:15 +02002859 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002860 return -EAGAIN;
2861
2862 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2863 return -ENOTTY;
2864
Jani Nikula9d1a1032014-03-14 16:51:15 +02002865 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
2866 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002867 return -EAGAIN;
2868
2869 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2870 intel_wait_for_vblank(dev, intel_crtc->pipe);
2871 intel_wait_for_vblank(dev, intel_crtc->pipe);
2872
Jani Nikula9d1a1032014-03-14 16:51:15 +02002873 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002874 return -EAGAIN;
2875
Jani Nikula9d1a1032014-03-14 16:51:15 +02002876 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002877 return 0;
2878}
2879
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002880static bool
2881intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2882{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002883 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2884 DP_DEVICE_SERVICE_IRQ_VECTOR,
2885 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002886}
2887
2888static void
2889intel_dp_handle_test_request(struct intel_dp *intel_dp)
2890{
2891 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002892 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002893}
2894
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895/*
2896 * According to DP spec
2897 * 5.1.2:
2898 * 1. Read DPCD
2899 * 2. Configure link according to Receiver Capabilities
2900 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2901 * 4. Check link status on receipt of hot-plug interrupt
2902 */
2903
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002904void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002905intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002907 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002908 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002909 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002910
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002911 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002912 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002913
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002914 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002915 return;
2916
Keith Packard92fd8fd2011-07-25 19:50:10 -07002917 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002918 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002919 return;
2920 }
2921
Keith Packard92fd8fd2011-07-25 19:50:10 -07002922 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002923 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002924 return;
2925 }
2926
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002927 /* Try to read the source of the interrupt */
2928 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2929 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2930 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002931 drm_dp_dpcd_writeb(&intel_dp->aux,
2932 DP_DEVICE_SERVICE_IRQ_VECTOR,
2933 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002934
2935 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2936 intel_dp_handle_test_request(intel_dp);
2937 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2938 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2939 }
2940
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002941 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002942 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002943 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002944 intel_dp_start_link_train(intel_dp);
2945 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002946 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002947 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002948}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002949
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002950/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002951static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002952intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002953{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002954 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002955 uint8_t type;
2956
2957 if (!intel_dp_get_dpcd(intel_dp))
2958 return connector_status_disconnected;
2959
2960 /* if there's no downstream port, we're done */
2961 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002962 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002963
2964 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002965 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2966 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002967 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002968
2969 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
2970 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002971 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002972
Adam Jackson23235172012-09-20 16:42:45 -04002973 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2974 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002975 }
2976
2977 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02002978 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002979 return connector_status_connected;
2980
2981 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002982 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2983 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2984 if (type == DP_DS_PORT_TYPE_VGA ||
2985 type == DP_DS_PORT_TYPE_NON_EDID)
2986 return connector_status_unknown;
2987 } else {
2988 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2989 DP_DWN_STRM_PORT_TYPE_MASK;
2990 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2991 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2992 return connector_status_unknown;
2993 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002994
2995 /* Anything else is out of spec, warn and ignore */
2996 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002997 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002998}
2999
3000static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003001ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003002{
Paulo Zanoni30add222012-10-26 19:05:45 -02003003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003006 enum drm_connector_status status;
3007
Chris Wilsonfe16d942011-02-12 10:29:38 +00003008 /* Can't disconnect eDP, but you can close the lid... */
3009 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003010 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003011 if (status == connector_status_unknown)
3012 status = connector_status_connected;
3013 return status;
3014 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003015
Damien Lespiau1b469632012-12-13 16:09:01 +00003016 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3017 return connector_status_disconnected;
3018
Keith Packard26d61aa2011-07-25 20:01:09 -07003019 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003020}
3021
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003022static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003023g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003024{
Paulo Zanoni30add222012-10-26 19:05:45 -02003025 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003026 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003027 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003028 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003029
Jesse Barnes35aad752013-03-01 13:14:31 -08003030 /* Can't disconnect eDP, but you can close the lid... */
3031 if (is_edp(intel_dp)) {
3032 enum drm_connector_status status;
3033
3034 status = intel_panel_detect(dev);
3035 if (status == connector_status_unknown)
3036 status = connector_status_connected;
3037 return status;
3038 }
3039
Todd Previte232a6ee2014-01-23 00:13:41 -07003040 if (IS_VALLEYVIEW(dev)) {
3041 switch (intel_dig_port->port) {
3042 case PORT_B:
3043 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3044 break;
3045 case PORT_C:
3046 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3047 break;
3048 case PORT_D:
3049 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3050 break;
3051 default:
3052 return connector_status_unknown;
3053 }
3054 } else {
3055 switch (intel_dig_port->port) {
3056 case PORT_B:
3057 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3058 break;
3059 case PORT_C:
3060 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3061 break;
3062 case PORT_D:
3063 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3064 break;
3065 default:
3066 return connector_status_unknown;
3067 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003068 }
3069
Chris Wilson10f76a32012-05-11 18:01:32 +01003070 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003071 return connector_status_disconnected;
3072
Keith Packard26d61aa2011-07-25 20:01:09 -07003073 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003074}
3075
Keith Packard8c241fe2011-09-28 16:38:44 -07003076static struct edid *
3077intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3078{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003079 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003080
Jani Nikula9cd300e2012-10-19 14:51:52 +03003081 /* use cached edid if we have one */
3082 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003083 /* invalid edid */
3084 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003085 return NULL;
3086
Jani Nikula55e9ede2013-10-01 10:38:54 +03003087 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003088 }
3089
Jani Nikula9cd300e2012-10-19 14:51:52 +03003090 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003091}
3092
3093static int
3094intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3095{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003096 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003097
Jani Nikula9cd300e2012-10-19 14:51:52 +03003098 /* use cached edid if we have one */
3099 if (intel_connector->edid) {
3100 /* invalid edid */
3101 if (IS_ERR(intel_connector->edid))
3102 return 0;
3103
3104 return intel_connector_update_modes(connector,
3105 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003106 }
3107
Jani Nikula9cd300e2012-10-19 14:51:52 +03003108 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003109}
3110
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003111static enum drm_connector_status
3112intel_dp_detect(struct drm_connector *connector, bool force)
3113{
3114 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3116 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003117 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003118 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003119 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003120 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003121 struct edid *edid = NULL;
3122
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003123 intel_runtime_pm_get(dev_priv);
3124
Imre Deak671dedd2014-03-05 16:20:53 +02003125 power_domain = intel_display_port_power_domain(intel_encoder);
3126 intel_display_power_get(dev_priv, power_domain);
3127
Chris Wilson164c8592013-07-20 20:27:08 +01003128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3129 connector->base.id, drm_get_connector_name(connector));
3130
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003131 intel_dp->has_audio = false;
3132
3133 if (HAS_PCH_SPLIT(dev))
3134 status = ironlake_dp_detect(intel_dp);
3135 else
3136 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003137
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003138 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003139 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003140
Adam Jackson0d198322012-05-14 16:05:47 -04003141 intel_dp_probe_oui(intel_dp);
3142
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003143 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3144 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003145 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003146 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003147 if (edid) {
3148 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003149 kfree(edid);
3150 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003151 }
3152
Paulo Zanonid63885d2012-10-26 19:05:49 -02003153 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3154 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003155 status = connector_status_connected;
3156
3157out:
Imre Deak671dedd2014-03-05 16:20:53 +02003158 intel_display_power_put(dev_priv, power_domain);
3159
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003160 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003161
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003162 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163}
3164
3165static int intel_dp_get_modes(struct drm_connector *connector)
3166{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003167 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003168 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3169 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003170 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003171 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003174 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175
3176 /* We should parse the EDID data and find out if it has an audio sink
3177 */
3178
Imre Deak671dedd2014-03-05 16:20:53 +02003179 power_domain = intel_display_port_power_domain(intel_encoder);
3180 intel_display_power_get(dev_priv, power_domain);
3181
Jani Nikula0b998362014-03-14 16:51:17 +02003182 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003183 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003184 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003185 return ret;
3186
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003187 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003188 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003189 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003190 mode = drm_mode_duplicate(dev,
3191 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003192 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003193 drm_mode_probed_add(connector, mode);
3194 return 1;
3195 }
3196 }
3197 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003198}
3199
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003200static bool
3201intel_dp_detect_audio(struct drm_connector *connector)
3202{
3203 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003204 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3205 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3206 struct drm_device *dev = connector->dev;
3207 struct drm_i915_private *dev_priv = dev->dev_private;
3208 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003209 struct edid *edid;
3210 bool has_audio = false;
3211
Imre Deak671dedd2014-03-05 16:20:53 +02003212 power_domain = intel_display_port_power_domain(intel_encoder);
3213 intel_display_power_get(dev_priv, power_domain);
3214
Jani Nikula0b998362014-03-14 16:51:17 +02003215 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003216 if (edid) {
3217 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003218 kfree(edid);
3219 }
3220
Imre Deak671dedd2014-03-05 16:20:53 +02003221 intel_display_power_put(dev_priv, power_domain);
3222
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003223 return has_audio;
3224}
3225
Chris Wilsonf6849602010-09-19 09:29:33 +01003226static int
3227intel_dp_set_property(struct drm_connector *connector,
3228 struct drm_property *property,
3229 uint64_t val)
3230{
Chris Wilsone953fd72011-02-21 22:23:52 +00003231 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003232 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003233 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3234 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003235 int ret;
3236
Rob Clark662595d2012-10-11 20:36:04 -05003237 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003238 if (ret)
3239 return ret;
3240
Chris Wilson3f43c482011-05-12 22:17:24 +01003241 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003242 int i = val;
3243 bool has_audio;
3244
3245 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003246 return 0;
3247
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003248 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003249
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003250 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003251 has_audio = intel_dp_detect_audio(connector);
3252 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003253 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003254
3255 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003256 return 0;
3257
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003258 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003259 goto done;
3260 }
3261
Chris Wilsone953fd72011-02-21 22:23:52 +00003262 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003263 bool old_auto = intel_dp->color_range_auto;
3264 uint32_t old_range = intel_dp->color_range;
3265
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003266 switch (val) {
3267 case INTEL_BROADCAST_RGB_AUTO:
3268 intel_dp->color_range_auto = true;
3269 break;
3270 case INTEL_BROADCAST_RGB_FULL:
3271 intel_dp->color_range_auto = false;
3272 intel_dp->color_range = 0;
3273 break;
3274 case INTEL_BROADCAST_RGB_LIMITED:
3275 intel_dp->color_range_auto = false;
3276 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3277 break;
3278 default:
3279 return -EINVAL;
3280 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003281
3282 if (old_auto == intel_dp->color_range_auto &&
3283 old_range == intel_dp->color_range)
3284 return 0;
3285
Chris Wilsone953fd72011-02-21 22:23:52 +00003286 goto done;
3287 }
3288
Yuly Novikov53b41832012-10-26 12:04:00 +03003289 if (is_edp(intel_dp) &&
3290 property == connector->dev->mode_config.scaling_mode_property) {
3291 if (val == DRM_MODE_SCALE_NONE) {
3292 DRM_DEBUG_KMS("no scaling not supported\n");
3293 return -EINVAL;
3294 }
3295
3296 if (intel_connector->panel.fitting_mode == val) {
3297 /* the eDP scaling property is not changed */
3298 return 0;
3299 }
3300 intel_connector->panel.fitting_mode = val;
3301
3302 goto done;
3303 }
3304
Chris Wilsonf6849602010-09-19 09:29:33 +01003305 return -EINVAL;
3306
3307done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003308 if (intel_encoder->base.crtc)
3309 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003310
3311 return 0;
3312}
3313
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003315intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316{
Jani Nikula1d508702012-10-19 14:51:49 +03003317 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003318
Jani Nikula9cd300e2012-10-19 14:51:52 +03003319 if (!IS_ERR_OR_NULL(intel_connector->edid))
3320 kfree(intel_connector->edid);
3321
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003322 /* Can't call is_edp() since the encoder may have been destroyed
3323 * already. */
3324 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003325 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003326
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003328 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003329}
3330
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003331void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003332{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003333 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3334 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003335 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003336
Jani Nikula0b998362014-03-14 16:51:17 +02003337 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003338 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003339 if (is_edp(intel_dp)) {
3340 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003341 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003342 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003343 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003344 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003345 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003346}
3347
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003348static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003349 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 .detect = intel_dp_detect,
3351 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003352 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003353 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003354};
3355
3356static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3357 .get_modes = intel_dp_get_modes,
3358 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003359 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360};
3361
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003363 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364};
3365
Chris Wilson995b67622010-08-20 13:23:26 +01003366static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003367intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003368{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003369 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003370
Jesse Barnes885a5012011-07-07 11:11:01 -07003371 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003372}
3373
Zhenyu Wange3421a12010-04-08 09:43:27 +08003374/* Return which DP Port should be selected for Transcoder DP control */
3375int
Akshay Joshi0206e352011-08-16 15:34:10 -04003376intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003377{
3378 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003379 struct intel_encoder *intel_encoder;
3380 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003381
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003382 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3383 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003384
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003385 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3386 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003387 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003388 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003389
Zhenyu Wange3421a12010-04-08 09:43:27 +08003390 return -1;
3391}
3392
Zhao Yakui36e83a12010-06-12 14:32:21 +08003393/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003394bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003395{
3396 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003397 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003398 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003399 static const short port_mapping[] = {
3400 [PORT_B] = PORT_IDPB,
3401 [PORT_C] = PORT_IDPC,
3402 [PORT_D] = PORT_IDPD,
3403 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003404
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003405 if (port == PORT_A)
3406 return true;
3407
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003408 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003409 return false;
3410
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003411 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3412 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003413
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003414 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003415 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3416 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003417 return true;
3418 }
3419 return false;
3420}
3421
Chris Wilsonf6849602010-09-19 09:29:33 +01003422static void
3423intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3424{
Yuly Novikov53b41832012-10-26 12:04:00 +03003425 struct intel_connector *intel_connector = to_intel_connector(connector);
3426
Chris Wilson3f43c482011-05-12 22:17:24 +01003427 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003428 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003429 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003430
3431 if (is_edp(intel_dp)) {
3432 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003433 drm_object_attach_property(
3434 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003435 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003436 DRM_MODE_SCALE_ASPECT);
3437 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003438 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003439}
3440
Imre Deakdada1a92014-01-29 13:25:41 +02003441static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3442{
3443 intel_dp->last_power_cycle = jiffies;
3444 intel_dp->last_power_on = jiffies;
3445 intel_dp->last_backlight_off = jiffies;
3446}
3447
Daniel Vetter67a54562012-10-20 20:57:45 +02003448static void
3449intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003450 struct intel_dp *intel_dp,
3451 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct edp_power_seq cur, vbt, spec, final;
3455 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003456 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003457
3458 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003459 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003460 pp_on_reg = PCH_PP_ON_DELAYS;
3461 pp_off_reg = PCH_PP_OFF_DELAYS;
3462 pp_div_reg = PCH_PP_DIVISOR;
3463 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003464 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3465
3466 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3467 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3468 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3469 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003470 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003471
3472 /* Workaround: Need to write PP_CONTROL with the unlock key as
3473 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003474 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003475 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003476
Jesse Barnes453c5422013-03-28 09:55:41 -07003477 pp_on = I915_READ(pp_on_reg);
3478 pp_off = I915_READ(pp_off_reg);
3479 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003480
3481 /* Pull timing values out of registers */
3482 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3483 PANEL_POWER_UP_DELAY_SHIFT;
3484
3485 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3486 PANEL_LIGHT_ON_DELAY_SHIFT;
3487
3488 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3489 PANEL_LIGHT_OFF_DELAY_SHIFT;
3490
3491 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3492 PANEL_POWER_DOWN_DELAY_SHIFT;
3493
3494 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3495 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3496
3497 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3498 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3499
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003500 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003501
3502 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3503 * our hw here, which are all in 100usec. */
3504 spec.t1_t3 = 210 * 10;
3505 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3506 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3507 spec.t10 = 500 * 10;
3508 /* This one is special and actually in units of 100ms, but zero
3509 * based in the hw (so we need to add 100 ms). But the sw vbt
3510 * table multiplies it with 1000 to make it in units of 100usec,
3511 * too. */
3512 spec.t11_t12 = (510 + 100) * 10;
3513
3514 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3515 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3516
3517 /* Use the max of the register settings and vbt. If both are
3518 * unset, fall back to the spec limits. */
3519#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3520 spec.field : \
3521 max(cur.field, vbt.field))
3522 assign_final(t1_t3);
3523 assign_final(t8);
3524 assign_final(t9);
3525 assign_final(t10);
3526 assign_final(t11_t12);
3527#undef assign_final
3528
3529#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3530 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3531 intel_dp->backlight_on_delay = get_delay(t8);
3532 intel_dp->backlight_off_delay = get_delay(t9);
3533 intel_dp->panel_power_down_delay = get_delay(t10);
3534 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3535#undef get_delay
3536
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003537 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3538 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3539 intel_dp->panel_power_cycle_delay);
3540
3541 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3542 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3543
3544 if (out)
3545 *out = final;
3546}
3547
3548static void
3549intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3550 struct intel_dp *intel_dp,
3551 struct edp_power_seq *seq)
3552{
3553 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003554 u32 pp_on, pp_off, pp_div, port_sel = 0;
3555 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3556 int pp_on_reg, pp_off_reg, pp_div_reg;
3557
3558 if (HAS_PCH_SPLIT(dev)) {
3559 pp_on_reg = PCH_PP_ON_DELAYS;
3560 pp_off_reg = PCH_PP_OFF_DELAYS;
3561 pp_div_reg = PCH_PP_DIVISOR;
3562 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003563 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3564
3565 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3566 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3567 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003568 }
3569
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003570 /*
3571 * And finally store the new values in the power sequencer. The
3572 * backlight delays are set to 1 because we do manual waits on them. For
3573 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3574 * we'll end up waiting for the backlight off delay twice: once when we
3575 * do the manual sleep, and once when we disable the panel and wait for
3576 * the PP_STATUS bit to become zero.
3577 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003578 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003579 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3580 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003581 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003582 /* Compute the divisor for the pp clock, simply match the Bspec
3583 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003584 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003585 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003586 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3587
3588 /* Haswell doesn't have any port selection bits for the panel
3589 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003590 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003591 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3592 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3593 else
3594 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003595 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3596 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003597 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003598 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003599 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003600 }
3601
Jesse Barnes453c5422013-03-28 09:55:41 -07003602 pp_on |= port_sel;
3603
3604 I915_WRITE(pp_on_reg, pp_on);
3605 I915_WRITE(pp_off_reg, pp_off);
3606 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003607
Daniel Vetter67a54562012-10-20 20:57:45 +02003608 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003609 I915_READ(pp_on_reg),
3610 I915_READ(pp_off_reg),
3611 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003612}
3613
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003614static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003615 struct intel_connector *intel_connector,
3616 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003617{
3618 struct drm_connector *connector = &intel_connector->base;
3619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3620 struct drm_device *dev = intel_dig_port->base.base.dev;
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003623 bool has_dpcd;
3624 struct drm_display_mode *scan;
3625 struct edid *edid;
3626
3627 if (!is_edp(intel_dp))
3628 return true;
3629
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003630 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02003631 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003632 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003633 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003634
3635 if (has_dpcd) {
3636 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3637 dev_priv->no_aux_handshake =
3638 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3639 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3640 } else {
3641 /* if this fails, presume the device is a ghost */
3642 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003643 return false;
3644 }
3645
3646 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003647 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003648
Jani Nikula0b998362014-03-14 16:51:17 +02003649 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003650 if (edid) {
3651 if (drm_add_edid_modes(connector, edid)) {
3652 drm_mode_connector_update_edid_property(connector,
3653 edid);
3654 drm_edid_to_eld(connector, edid);
3655 } else {
3656 kfree(edid);
3657 edid = ERR_PTR(-EINVAL);
3658 }
3659 } else {
3660 edid = ERR_PTR(-ENOENT);
3661 }
3662 intel_connector->edid = edid;
3663
3664 /* prefer fixed mode from EDID if available */
3665 list_for_each_entry(scan, &connector->probed_modes, head) {
3666 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3667 fixed_mode = drm_mode_duplicate(dev, scan);
3668 break;
3669 }
3670 }
3671
3672 /* fallback to VBT if available for eDP */
3673 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3674 fixed_mode = drm_mode_duplicate(dev,
3675 dev_priv->vbt.lfp_lvds_vbt_mode);
3676 if (fixed_mode)
3677 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3678 }
3679
Vandana Kannan4b6ed682014-02-11 14:26:36 +05303680 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003681 intel_panel_setup_backlight(connector);
3682
3683 return true;
3684}
3685
Paulo Zanoni16c25532013-06-12 17:27:25 -03003686bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003687intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3688 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003690 struct drm_connector *connector = &intel_connector->base;
3691 struct intel_dp *intel_dp = &intel_dig_port->dp;
3692 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3693 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003695 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003696 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02003697 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003698
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003699 /* intel_dp vfuncs */
3700 if (IS_VALLEYVIEW(dev))
3701 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3702 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3703 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3704 else if (HAS_PCH_SPLIT(dev))
3705 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3706 else
3707 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3708
Damien Lespiau153b1102014-01-21 13:37:15 +00003709 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3710
Daniel Vetter07679352012-09-06 22:15:42 +02003711 /* Preserve the current hw state. */
3712 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003713 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003714
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003715 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303716 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003717 else
3718 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003719
Imre Deakf7d24902013-05-08 13:14:05 +03003720 /*
3721 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3722 * for DP the encoder type can be set by the caller to
3723 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3724 */
3725 if (type == DRM_MODE_CONNECTOR_eDP)
3726 intel_encoder->type = INTEL_OUTPUT_EDP;
3727
Imre Deake7281ea2013-05-08 13:14:08 +03003728 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3729 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3730 port_name(port));
3731
Adam Jacksonb3295302010-07-16 14:46:28 -04003732 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003733 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3734
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003735 connector->interlace_allowed = true;
3736 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003737
Daniel Vetter66a92782012-07-12 20:08:18 +02003738 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003739 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003740
Chris Wilsondf0e9242010-09-09 16:20:55 +01003741 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003742 drm_sysfs_connector_add(connector);
3743
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003744 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003745 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3746 else
3747 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003748 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003749
Jani Nikula0b998362014-03-14 16:51:17 +02003750 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003751 switch (port) {
3752 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003753 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003754 break;
3755 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003756 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003757 break;
3758 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003759 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003760 break;
3761 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003762 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003763 break;
3764 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003765 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003766 }
3767
Imre Deakdada1a92014-01-29 13:25:41 +02003768 if (is_edp(intel_dp)) {
3769 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003770 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003771 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003772
Jani Nikula9d1a1032014-03-14 16:51:15 +02003773 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10003774
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003775 intel_dp->psr_setup_done = false;
3776
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003777 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Jani Nikula0b998362014-03-14 16:51:17 +02003778 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003779 if (is_edp(intel_dp)) {
3780 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3781 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003782 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003783 mutex_unlock(&dev->mode_config.mutex);
3784 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003785 drm_sysfs_connector_remove(connector);
3786 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003787 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003788 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003789
Chris Wilsonf6849602010-09-19 09:29:33 +01003790 intel_dp_add_properties(intel_dp, connector);
3791
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003792 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3793 * 0xd. Failure to do so will result in spurious interrupts being
3794 * generated on the port when a cable is not attached.
3795 */
3796 if (IS_G4X(dev) && !IS_GM45(dev)) {
3797 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3798 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3799 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003800
3801 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003802}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003803
3804void
3805intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3806{
3807 struct intel_digital_port *intel_dig_port;
3808 struct intel_encoder *intel_encoder;
3809 struct drm_encoder *encoder;
3810 struct intel_connector *intel_connector;
3811
Daniel Vetterb14c5672013-09-19 12:18:32 +02003812 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003813 if (!intel_dig_port)
3814 return;
3815
Daniel Vetterb14c5672013-09-19 12:18:32 +02003816 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003817 if (!intel_connector) {
3818 kfree(intel_dig_port);
3819 return;
3820 }
3821
3822 intel_encoder = &intel_dig_port->base;
3823 encoder = &intel_encoder->base;
3824
3825 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3826 DRM_MODE_ENCODER_TMDS);
3827
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003828 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003829 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003830 intel_encoder->disable = intel_disable_dp;
3831 intel_encoder->post_disable = intel_post_disable_dp;
3832 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003833 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003834 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003835 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003836 intel_encoder->pre_enable = vlv_pre_enable_dp;
3837 intel_encoder->enable = vlv_enable_dp;
3838 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003839 intel_encoder->pre_enable = g4x_pre_enable_dp;
3840 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003841 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003842
Paulo Zanoni174edf12012-10-26 19:05:50 -02003843 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003844 intel_dig_port->dp.output_reg = output_reg;
3845
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003846 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003847 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003848 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003849 intel_encoder->hot_plug = intel_dp_hot_plug;
3850
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003851 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3852 drm_encoder_cleanup(encoder);
3853 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003854 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003855 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003856}