Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 1 | /* |
Sujith Manoharan | 5b68138 | 2011-05-17 13:36:18 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2011 Atheros Communications Inc. |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
Joe Perches | 516304b | 2012-03-18 17:30:52 -0700 | [diff] [blame] | 17 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 18 | |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 19 | #include <linux/nl80211.h> |
| 20 | #include <linux/pci.h> |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 21 | #include <linux/pci-aspm.h> |
Felix Fietkau | a05b5d45 | 2010-11-17 04:25:33 +0100 | [diff] [blame] | 22 | #include <linux/ath9k_platform.h> |
Paul Gortmaker | 9d9779e | 2011-07-03 15:21:01 -0400 | [diff] [blame] | 23 | #include <linux/module.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "ath9k.h" |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 25 | |
Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 26 | static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = { |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 27 | { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */ |
| 28 | { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */ |
| 29 | { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */ |
| 30 | { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */ |
| 31 | { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */ |
| 32 | { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */ |
Luis R. Rodriguez | 5ffaf8a | 2010-02-02 11:58:33 -0500 | [diff] [blame] | 33 | { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */ |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 34 | { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */ |
| 35 | { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */ |
Luis R. Rodriguez | 0efabd5 | 2010-06-12 00:34:02 -0400 | [diff] [blame] | 36 | { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */ |
Vasanthakumar Thiagarajan | 1435894 | 2010-12-06 04:28:00 -0800 | [diff] [blame] | 37 | { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */ |
Luis R. Rodriguez | a508a6e | 2011-08-23 13:37:07 -0700 | [diff] [blame] | 38 | { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */ |
Rajkumar Manoharan | 423e38e | 2011-10-13 11:00:44 +0530 | [diff] [blame] | 39 | { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */ |
Mohammed Shafi Shajakhan | d4e5979 | 2012-08-02 11:58:50 +0530 | [diff] [blame] | 40 | { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */ |
Sujith Manoharan | 0c8070f | 2012-09-10 09:20:39 +0530 | [diff] [blame] | 41 | { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */ |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 42 | { 0 } |
| 43 | }; |
| 44 | |
Stanislaw Gruszka | 84c87dc | 2011-08-05 13:10:32 +0200 | [diff] [blame] | 45 | |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 46 | /* return bus cachesize in 4B word units */ |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 47 | static void ath_pci_read_cachesize(struct ath_common *common, int *csz) |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 48 | { |
Luis R. Rodriguez | bc974f4 | 2009-09-28 02:54:40 -0400 | [diff] [blame] | 49 | struct ath_softc *sc = (struct ath_softc *) common->priv; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 50 | u8 u8tmp; |
| 51 | |
Vasanthakumar Thiagarajan | f020979 | 2009-09-07 17:46:50 +0530 | [diff] [blame] | 52 | pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 53 | *csz = (int)u8tmp; |
| 54 | |
| 55 | /* |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 56 | * This check was put in to avoid "unpleasant" consequences if |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 57 | * the bootrom has not fully initialized all PCI devices. |
| 58 | * Sometimes the cache line size register is not set |
| 59 | */ |
| 60 | |
| 61 | if (*csz == 0) |
| 62 | *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */ |
| 63 | } |
| 64 | |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 65 | static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data) |
Gabor Juhos | 9dbeb91 | 2009-01-14 20:17:08 +0100 | [diff] [blame] | 66 | { |
Felix Fietkau | a05b5d45 | 2010-11-17 04:25:33 +0100 | [diff] [blame] | 67 | struct ath_softc *sc = (struct ath_softc *) common->priv; |
| 68 | struct ath9k_platform_data *pdata = sc->dev->platform_data; |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 69 | |
Felix Fietkau | a05b5d45 | 2010-11-17 04:25:33 +0100 | [diff] [blame] | 70 | if (pdata) { |
| 71 | if (off >= (ARRAY_SIZE(pdata->eeprom_data))) { |
Joe Perches | 3800276 | 2010-12-02 19:12:36 -0800 | [diff] [blame] | 72 | ath_err(common, |
| 73 | "%s: eeprom read failed, offset %08x is out of range\n", |
| 74 | __func__, off); |
Felix Fietkau | a05b5d45 | 2010-11-17 04:25:33 +0100 | [diff] [blame] | 75 | } |
Gabor Juhos | 9dbeb91 | 2009-01-14 20:17:08 +0100 | [diff] [blame] | 76 | |
Felix Fietkau | a05b5d45 | 2010-11-17 04:25:33 +0100 | [diff] [blame] | 77 | *data = pdata->eeprom_data[off]; |
| 78 | } else { |
| 79 | struct ath_hw *ah = (struct ath_hw *) common->ah; |
| 80 | |
| 81 | common->ops->read(ah, AR5416_EEPROM_OFFSET + |
| 82 | (off << AR5416_EEPROM_S)); |
| 83 | |
| 84 | if (!ath9k_hw_wait(ah, |
| 85 | AR_EEPROM_STATUS_DATA, |
| 86 | AR_EEPROM_STATUS_DATA_BUSY | |
| 87 | AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0, |
| 88 | AH_WAIT_TIMEOUT)) { |
| 89 | return false; |
| 90 | } |
| 91 | |
| 92 | *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA), |
| 93 | AR_EEPROM_STATUS_DATA_VAL); |
Gabor Juhos | 9dbeb91 | 2009-01-14 20:17:08 +0100 | [diff] [blame] | 94 | } |
| 95 | |
Gabor Juhos | 9dbeb91 | 2009-01-14 20:17:08 +0100 | [diff] [blame] | 96 | return true; |
| 97 | } |
| 98 | |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 99 | /* Need to be called after we discover btcoex capabilities */ |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 100 | static void ath_pci_aspm_init(struct ath_common *common) |
| 101 | { |
| 102 | struct ath_softc *sc = (struct ath_softc *) common->priv; |
| 103 | struct ath_hw *ah = sc->sc_ah; |
| 104 | struct pci_dev *pdev = to_pci_dev(sc->dev); |
| 105 | struct pci_dev *parent; |
Jiang Liu | 08bd108 | 2012-07-24 17:20:25 +0800 | [diff] [blame] | 106 | u16 aspm; |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 107 | |
Sujith Manoharan | d09f5f4 | 2012-06-04 16:27:14 +0530 | [diff] [blame] | 108 | if (!ah->is_pciexpress) |
| 109 | return; |
| 110 | |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 111 | parent = pdev->bus->self; |
John W. Linville | 22c55e6 | 2011-08-24 14:08:41 -0400 | [diff] [blame] | 112 | if (!parent) |
| 113 | return; |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 114 | |
Sujith Manoharan | 046b680 | 2012-09-22 00:14:28 +0530 | [diff] [blame] | 115 | if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) && |
| 116 | (AR_SREV_9285(ah))) { |
Bjorn Helgaas | a875621 | 2012-12-05 13:51:19 -0700 | [diff] [blame] | 117 | /* Bluetooth coexistence requires disabling ASPM. */ |
Jiang Liu | 08bd108 | 2012-07-24 17:20:25 +0800 | [diff] [blame] | 118 | pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, |
Bjorn Helgaas | a875621 | 2012-12-05 13:51:19 -0700 | [diff] [blame] | 119 | PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1); |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * Both upstream and downstream PCIe components should |
| 123 | * have the same ASPM settings. |
| 124 | */ |
Jiang Liu | 08bd108 | 2012-07-24 17:20:25 +0800 | [diff] [blame] | 125 | pcie_capability_clear_word(parent, PCI_EXP_LNKCTL, |
Bjorn Helgaas | a875621 | 2012-12-05 13:51:19 -0700 | [diff] [blame] | 126 | PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1); |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 127 | |
Sujith Manoharan | d09f5f4 | 2012-06-04 16:27:14 +0530 | [diff] [blame] | 128 | ath_info(common, "Disabling ASPM since BTCOEX is enabled\n"); |
Stanislaw Gruszka | 69ce674 | 2011-08-05 13:10:34 +0200 | [diff] [blame] | 129 | return; |
| 130 | } |
| 131 | |
Jiang Liu | 08bd108 | 2012-07-24 17:20:25 +0800 | [diff] [blame] | 132 | pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm); |
Bjorn Helgaas | a875621 | 2012-12-05 13:51:19 -0700 | [diff] [blame] | 133 | if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) { |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 134 | ah->aspm_enabled = true; |
| 135 | /* Initialize PCIe PM and SERDES registers. */ |
Stanislaw Gruszka | 84c87dc | 2011-08-05 13:10:32 +0200 | [diff] [blame] | 136 | ath9k_hw_configpcipowersave(ah, false); |
Sujith Manoharan | d09f5f4 | 2012-06-04 16:27:14 +0530 | [diff] [blame] | 137 | ath_info(common, "ASPM enabled: 0x%x\n", aspm); |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 138 | } |
| 139 | } |
| 140 | |
Tobias Klauser | 83bd11a | 2009-12-23 14:04:43 +0100 | [diff] [blame] | 141 | static const struct ath_bus_ops ath_pci_bus_ops = { |
Sujith | 497ad9a | 2010-04-01 10:28:20 +0530 | [diff] [blame] | 142 | .ath_bus_type = ATH_PCI, |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 143 | .read_cachesize = ath_pci_read_cachesize, |
Gabor Juhos | 9dbeb91 | 2009-01-14 20:17:08 +0100 | [diff] [blame] | 144 | .eeprom_read = ath_pci_eeprom_read, |
Stanislaw Gruszka | d493008 | 2011-07-29 15:59:08 +0200 | [diff] [blame] | 145 | .aspm_init = ath_pci_aspm_init, |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 146 | }; |
| 147 | |
| 148 | static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) |
| 149 | { |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 150 | struct ath_softc *sc; |
| 151 | struct ieee80211_hw *hw; |
| 152 | u8 csz; |
Jouni Malinen | f021484 | 2009-06-16 11:59:23 +0300 | [diff] [blame] | 153 | u32 val; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 154 | int ret = 0; |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 155 | char hw_name[64]; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 156 | |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 157 | if (pcim_enable_device(pdev)) |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 158 | return -EIO; |
| 159 | |
Yang Hongyang | e930438 | 2009-04-13 14:40:14 -0700 | [diff] [blame] | 160 | ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 161 | if (ret) { |
Joe Perches | 516304b | 2012-03-18 17:30:52 -0700 | [diff] [blame] | 162 | pr_err("32-bit DMA not available\n"); |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 163 | return ret; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 164 | } |
| 165 | |
Yang Hongyang | e930438 | 2009-04-13 14:40:14 -0700 | [diff] [blame] | 166 | ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 167 | if (ret) { |
Joe Perches | 516304b | 2012-03-18 17:30:52 -0700 | [diff] [blame] | 168 | pr_err("32-bit DMA consistent DMA enable failed\n"); |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 169 | return ret; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | /* |
| 173 | * Cache line size is used to size and align various |
| 174 | * structures used to communicate with the hardware. |
| 175 | */ |
| 176 | pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz); |
| 177 | if (csz == 0) { |
| 178 | /* |
| 179 | * Linux 2.4.18 (at least) writes the cache line size |
| 180 | * register as a 16-bit wide register which is wrong. |
| 181 | * We must have this setup properly for rx buffer |
| 182 | * DMA to work so force a reasonable value here if it |
| 183 | * comes up zero. |
| 184 | */ |
| 185 | csz = L1_CACHE_BYTES / sizeof(u32); |
| 186 | pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz); |
| 187 | } |
| 188 | /* |
| 189 | * The default setting of latency timer yields poor results, |
| 190 | * set it to the value used by other systems. It may be worth |
| 191 | * tweaking this setting more. |
| 192 | */ |
| 193 | pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8); |
| 194 | |
| 195 | pci_set_master(pdev); |
| 196 | |
Jouni Malinen | f021484 | 2009-06-16 11:59:23 +0300 | [diff] [blame] | 197 | /* |
| 198 | * Disable the RETRY_TIMEOUT register (0x41) to keep |
| 199 | * PCI Tx retries from interfering with C3 CPU state. |
| 200 | */ |
| 201 | pci_read_config_dword(pdev, 0x40, &val); |
| 202 | if ((val & 0x0000ff00) != 0) |
| 203 | pci_write_config_dword(pdev, 0x40, val & 0xffff00ff); |
| 204 | |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 205 | ret = pcim_iomap_regions(pdev, BIT(0), "ath9k"); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 206 | if (ret) { |
| 207 | dev_err(&pdev->dev, "PCI memory region reserve error\n"); |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 208 | return -ENODEV; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 209 | } |
| 210 | |
Felix Fietkau | 9ac58615 | 2011-01-24 19:23:18 +0100 | [diff] [blame] | 211 | hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops); |
Luis R. Rodriguez | db6be53 | 2009-09-02 16:34:57 -0700 | [diff] [blame] | 212 | if (!hw) { |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 213 | dev_err(&pdev->dev, "No memory for ieee80211_hw\n"); |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 214 | return -ENOMEM; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | SET_IEEE80211_DEV(hw, &pdev->dev); |
| 218 | pci_set_drvdata(pdev, hw); |
| 219 | |
Felix Fietkau | 9ac58615 | 2011-01-24 19:23:18 +0100 | [diff] [blame] | 220 | sc = hw->priv; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 221 | sc->hw = hw; |
| 222 | sc->dev = &pdev->dev; |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 223 | sc->mem = pcim_iomap_table(pdev)[0]; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 224 | |
Sujith | 5e4ea1f | 2010-01-14 10:20:57 +0530 | [diff] [blame] | 225 | /* Will be cleared in ath9k_start() */ |
Sujith Manoharan | 781b14a | 2012-06-04 20:23:55 +0530 | [diff] [blame] | 226 | set_bit(SC_OP_INVALID, &sc->sc_flags); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 227 | |
Luis R. Rodriguez | fc548af | 2009-09-02 17:06:21 -0700 | [diff] [blame] | 228 | ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc); |
Luis R. Rodriguez | 580171f | 2009-09-02 17:02:18 -0700 | [diff] [blame] | 229 | if (ret) { |
| 230 | dev_err(&pdev->dev, "request_irq failed\n"); |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 231 | goto err_irq; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | sc->irq = pdev->irq; |
| 235 | |
Pavel Roskin | eb93e89 | 2011-07-23 03:55:39 -0400 | [diff] [blame] | 236 | ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops); |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 237 | if (ret) { |
| 238 | dev_err(&pdev->dev, "Failed to initialize device\n"); |
| 239 | goto err_init; |
| 240 | } |
| 241 | |
| 242 | ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name)); |
Joe Perches | c96c31e | 2010-07-26 14:39:58 -0700 | [diff] [blame] | 243 | wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n", |
Felix Fietkau | b81950b1 | 2012-12-12 13:14:22 +0100 | [diff] [blame^] | 244 | hw_name, (unsigned long)sc->mem, pdev->irq); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 245 | |
| 246 | return 0; |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 247 | |
| 248 | err_init: |
| 249 | free_irq(sc->irq, sc); |
| 250 | err_irq: |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 251 | ieee80211_free_hw(hw); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 252 | return ret; |
| 253 | } |
| 254 | |
| 255 | static void ath_pci_remove(struct pci_dev *pdev) |
| 256 | { |
| 257 | struct ieee80211_hw *hw = pci_get_drvdata(pdev); |
Felix Fietkau | 9ac58615 | 2011-01-24 19:23:18 +0100 | [diff] [blame] | 258 | struct ath_softc *sc = hw->priv; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 259 | |
Rajkumar Manoharan | d584747 | 2010-12-20 14:39:51 +0530 | [diff] [blame] | 260 | if (!is_ath9k_unloaded) |
| 261 | sc->sc_ah->ah_flags |= AH_UNPLUGGED; |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 262 | ath9k_deinit_device(sc); |
| 263 | free_irq(sc->irq, sc); |
| 264 | ieee80211_free_hw(sc->hw); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 265 | } |
| 266 | |
Hauke Mehrtens | 8842758 | 2012-11-29 23:27:15 +0100 | [diff] [blame] | 267 | #ifdef CONFIG_PM_SLEEP |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 268 | |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 269 | static int ath_pci_suspend(struct device *device) |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 270 | { |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 271 | struct pci_dev *pdev = to_pci_dev(device); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 272 | struct ieee80211_hw *hw = pci_get_drvdata(pdev); |
Felix Fietkau | 9ac58615 | 2011-01-24 19:23:18 +0100 | [diff] [blame] | 273 | struct ath_softc *sc = hw->priv; |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 274 | |
Mohammed Shafi Shajakhan | 4a17a50 | 2012-07-10 14:57:11 +0530 | [diff] [blame] | 275 | if (sc->wow_enabled) |
| 276 | return 0; |
| 277 | |
Rajkumar Manoharan | c31eb8e | 2011-06-28 18:21:19 +0530 | [diff] [blame] | 278 | /* The device has to be moved to FULLSLEEP forcibly. |
| 279 | * Otherwise the chip never moved to full sleep, |
| 280 | * when no interface is up. |
| 281 | */ |
Rajkumar Manoharan | e19f15a | 2012-08-09 12:37:26 +0530 | [diff] [blame] | 282 | ath9k_stop_btcoex(sc); |
Felix Fietkau | c0c1174 | 2011-11-16 13:08:41 +0100 | [diff] [blame] | 283 | ath9k_hw_disable(sc->sc_ah); |
Rajkumar Manoharan | c31eb8e | 2011-06-28 18:21:19 +0530 | [diff] [blame] | 284 | ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP); |
| 285 | |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 286 | return 0; |
| 287 | } |
| 288 | |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 289 | static int ath_pci_resume(struct device *device) |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 290 | { |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 291 | struct pci_dev *pdev = to_pci_dev(device); |
Felix Fietkau | 9317051 | 2012-10-03 21:07:50 +0200 | [diff] [blame] | 292 | struct ieee80211_hw *hw = pci_get_drvdata(pdev); |
| 293 | struct ath_softc *sc = hw->priv; |
Felix Fietkau | ceb26a6 | 2012-10-03 21:07:51 +0200 | [diff] [blame] | 294 | struct ath_hw *ah = sc->sc_ah; |
| 295 | struct ath_common *common = ath9k_hw_common(ah); |
Jouni Malinen | f021484 | 2009-06-16 11:59:23 +0300 | [diff] [blame] | 296 | u32 val; |
Sujith | 523c36f | 2009-08-13 09:34:35 +0530 | [diff] [blame] | 297 | |
Jouni Malinen | f021484 | 2009-06-16 11:59:23 +0300 | [diff] [blame] | 298 | /* |
| 299 | * Suspend/Resume resets the PCI configuration space, so we have to |
| 300 | * re-disable the RETRY_TIMEOUT register (0x41) to keep |
| 301 | * PCI Tx retries from interfering with C3 CPU state |
| 302 | */ |
| 303 | pci_read_config_dword(pdev, 0x40, &val); |
| 304 | if ((val & 0x0000ff00) != 0) |
| 305 | pci_write_config_dword(pdev, 0x40, val & 0xffff00ff); |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 306 | |
Felix Fietkau | 9317051 | 2012-10-03 21:07:50 +0200 | [diff] [blame] | 307 | ath_pci_aspm_init(common); |
Felix Fietkau | ceb26a6 | 2012-10-03 21:07:51 +0200 | [diff] [blame] | 308 | ah->reset_power_on = false; |
Felix Fietkau | 9317051 | 2012-10-03 21:07:50 +0200 | [diff] [blame] | 309 | |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 310 | return 0; |
| 311 | } |
| 312 | |
Hauke Mehrtens | 8842758 | 2012-11-29 23:27:15 +0100 | [diff] [blame] | 313 | static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume); |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 314 | |
| 315 | #define ATH9K_PM_OPS (&ath9k_pm_ops) |
| 316 | |
Hauke Mehrtens | 8842758 | 2012-11-29 23:27:15 +0100 | [diff] [blame] | 317 | #else /* !CONFIG_PM_SLEEP */ |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 318 | |
| 319 | #define ATH9K_PM_OPS NULL |
| 320 | |
Hauke Mehrtens | 8842758 | 2012-11-29 23:27:15 +0100 | [diff] [blame] | 321 | #endif /* !CONFIG_PM_SLEEP */ |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 322 | |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 323 | |
| 324 | MODULE_DEVICE_TABLE(pci, ath_pci_id_table); |
| 325 | |
| 326 | static struct pci_driver ath_pci_driver = { |
| 327 | .name = "ath9k", |
| 328 | .id_table = ath_pci_id_table, |
| 329 | .probe = ath_pci_probe, |
| 330 | .remove = ath_pci_remove, |
Rafael J. Wysocki | f0e94b4 | 2010-10-16 00:36:17 +0200 | [diff] [blame] | 331 | .driver.pm = ATH9K_PM_OPS, |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 332 | }; |
| 333 | |
Sujith | db0f41f | 2009-02-20 15:13:26 +0530 | [diff] [blame] | 334 | int ath_pci_init(void) |
Gabor Juhos | 6baff7f | 2009-01-14 20:17:06 +0100 | [diff] [blame] | 335 | { |
| 336 | return pci_register_driver(&ath_pci_driver); |
| 337 | } |
| 338 | |
| 339 | void ath_pci_exit(void) |
| 340 | { |
| 341 | pci_unregister_driver(&ath_pci_driver); |
| 342 | } |