blob: b8a2f92efcbad70bdef18c9087b4062754874e36 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050041#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053042#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020043#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030044#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045
Peter Ujfalusi32043da2016-05-27 14:40:49 +030046#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020048#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#define DSS_SZ_REGS SZ_512
51
52struct dss_reg {
53 u16 idx;
54};
55
56#define DSS_REG(idx) ((const struct dss_reg) { idx })
57
58#define DSS_REVISION DSS_REG(0x0000)
59#define DSS_SYSCONFIG DSS_REG(0x0010)
60#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061#define DSS_CONTROL DSS_REG(0x0040)
62#define DSS_SDI_CONTROL DSS_REG(0x0044)
63#define DSS_PLL_CONTROL DSS_REG(0x0048)
64#define DSS_SDI_STATUS DSS_REG(0x005C)
65
66#define REG_GET(idx, start, end) \
67 FLD_GET(dss_read_reg(idx), start, end)
68
69#define REG_FLD_MOD(idx, val, start, end) \
70 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
71
Laurent Pinchartfecea252017-08-05 01:43:52 +030072struct dss_ops {
73 int (*dpi_select_source)(int port, enum omap_channel channel);
74 int (*select_lcd_source)(enum omap_channel channel,
75 enum dss_clk_source clk_src);
76};
77
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053078struct dss_features {
79 u8 fck_div_max;
80 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020081 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020082 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053083 int num_ports;
Laurent Pinchartfecea252017-08-05 01:43:52 +030084 const struct dss_ops *ops;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053085};
86
Tomi Valkeinen559d6702009-11-03 11:23:50 +020087static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000088 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053090 struct regmap *syscon_pll_ctrl;
91 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030092
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020093 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030094 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020095 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020096
97 unsigned long cache_req_pck;
98 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020099 struct dispc_clock_info cache_dispc_cinfo;
100
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300101 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
102 enum dss_clk_source dispc_clk_source;
103 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200104
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300105 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530107
108 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530109
110 struct dss_pll *video1_pll;
111 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112} dss;
113
Taneja, Archit235e7db2011-03-14 23:28:21 -0500114static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300115 [DSS_CLK_SRC_FCK] = "FCK",
116 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
117 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300118 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300119 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
120 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300121 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
122 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530123};
124
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200125static inline void dss_write_reg(const struct dss_reg idx, u32 val)
126{
127 __raw_writel(val, dss.base + idx.idx);
128}
129
130static inline u32 dss_read_reg(const struct dss_reg idx)
131{
132 return __raw_readl(dss.base + idx.idx);
133}
134
135#define SR(reg) \
136 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
137#define RR(reg) \
138 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
139
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300140static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300142 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144 SR(CONTROL);
145
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200146 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
147 OMAP_DISPLAY_TYPE_SDI) {
148 SR(SDI_CONTROL);
149 SR(PLL_CONTROL);
150 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300151
152 dss.ctx_valid = true;
153
154 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200155}
156
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300159 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300161 if (!dss.ctx_valid)
162 return;
163
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200164 RR(CONTROL);
165
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200166 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
167 OMAP_DISPLAY_TYPE_SDI) {
168 RR(SDI_CONTROL);
169 RR(PLL_CONTROL);
170 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300171
172 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200173}
174
175#undef SR
176#undef RR
177
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530178void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
179{
180 unsigned shift;
181 unsigned val;
182
183 if (!dss.syscon_pll_ctrl)
184 return;
185
186 val = !enable;
187
188 switch (pll_id) {
189 case DSS_PLL_VIDEO1:
190 shift = 0;
191 break;
192 case DSS_PLL_VIDEO2:
193 shift = 1;
194 break;
195 case DSS_PLL_HDMI:
196 shift = 2;
197 break;
198 default:
199 DSSERR("illegal DSS PLL ID %d\n", pll_id);
200 return;
201 }
202
203 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
204 1 << shift, val << shift);
205}
206
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300207static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530208 enum omap_channel channel)
209{
210 unsigned shift, val;
211
212 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300213 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530214
215 switch (channel) {
216 case OMAP_DSS_CHANNEL_LCD:
217 shift = 3;
218
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300219 switch (clk_src) {
220 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530221 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300222 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530223 val = 1; break;
224 default:
225 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300226 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530227 }
228
229 break;
230 case OMAP_DSS_CHANNEL_LCD2:
231 shift = 5;
232
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300233 switch (clk_src) {
234 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530235 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300236 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530237 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300238 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530239 val = 2; break;
240 default:
241 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300242 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530243 }
244
245 break;
246 case OMAP_DSS_CHANNEL_LCD3:
247 shift = 7;
248
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300249 switch (clk_src) {
250 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530251 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300252 case DSS_CLK_SRC_PLL1_3:
253 val = 1; break;
254 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530255 val = 2; break;
256 default:
257 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300258 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530259 }
260
261 break;
262 default:
263 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300264 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530265 }
266
267 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
268 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300269
270 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530271}
272
Archit Taneja889b4fd2012-07-20 17:18:49 +0530273void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274{
275 u32 l;
276
277 BUG_ON(datapairs > 3 || datapairs < 1);
278
279 l = dss_read_reg(DSS_SDI_CONTROL);
280 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
281 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
282 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
283 dss_write_reg(DSS_SDI_CONTROL, l);
284
285 l = dss_read_reg(DSS_PLL_CONTROL);
286 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
287 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
288 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
289 dss_write_reg(DSS_PLL_CONTROL, l);
290}
291
292int dss_sdi_enable(void)
293{
294 unsigned long timeout;
295
296 dispc_pck_free_enable(1);
297
298 /* Reset SDI PLL */
299 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
300 udelay(1); /* wait 2x PCLK */
301
302 /* Lock SDI PLL */
303 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
304
305 /* Waiting for PLL lock request to complete */
306 timeout = jiffies + msecs_to_jiffies(500);
307 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
308 if (time_after_eq(jiffies, timeout)) {
309 DSSERR("PLL lock request timed out\n");
310 goto err1;
311 }
312 }
313
314 /* Clearing PLL_GO bit */
315 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
316
317 /* Waiting for PLL to lock */
318 timeout = jiffies + msecs_to_jiffies(500);
319 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
320 if (time_after_eq(jiffies, timeout)) {
321 DSSERR("PLL lock timed out\n");
322 goto err1;
323 }
324 }
325
326 dispc_lcd_enable_signal(1);
327
328 /* Waiting for SDI reset to complete */
329 timeout = jiffies + msecs_to_jiffies(500);
330 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
331 if (time_after_eq(jiffies, timeout)) {
332 DSSERR("SDI reset timed out\n");
333 goto err2;
334 }
335 }
336
337 return 0;
338
339 err2:
340 dispc_lcd_enable_signal(0);
341 err1:
342 /* Reset SDI PLL */
343 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
344
345 dispc_pck_free_enable(0);
346
347 return -ETIMEDOUT;
348}
349
350void dss_sdi_disable(void)
351{
352 dispc_lcd_enable_signal(0);
353
354 dispc_pck_free_enable(0);
355
356 /* Reset SDI PLL */
357 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
358}
359
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300360const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530361{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500362 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530363}
364
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365void dss_dump_clocks(struct seq_file *s)
366{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300367 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500368 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300370 if (dss_runtime_get())
371 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373 seq_printf(s, "- DSS -\n");
374
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300375 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300376 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300378 seq_printf(s, "%s = %lu\n",
379 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200380 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300382 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383}
384
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200385static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386{
387#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
388
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300389 if (dss_runtime_get())
390 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391
392 DUMPREG(DSS_REVISION);
393 DUMPREG(DSS_SYSCONFIG);
394 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200396
397 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
398 OMAP_DISPLAY_TYPE_SDI) {
399 DUMPREG(DSS_SDI_CONTROL);
400 DUMPREG(DSS_PLL_CONTROL);
401 DUMPREG(DSS_SDI_STATUS);
402 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300404 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405#undef DUMPREG
406}
407
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300408static int dss_get_channel_index(enum omap_channel channel)
409{
410 switch (channel) {
411 case OMAP_DSS_CHANNEL_LCD:
412 return 0;
413 case OMAP_DSS_CHANNEL_LCD2:
414 return 1;
415 case OMAP_DSS_CHANNEL_LCD3:
416 return 2;
417 default:
418 WARN_ON(1);
419 return 0;
420 }
421}
422
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300423static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200424{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200425 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600426 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200427
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300428 /*
429 * We always use PRCM clock as the DISPC func clock, except on DSS3,
430 * where we don't have separate DISPC and LCD clock sources.
431 */
432 if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
433 clk_src != DSS_CLK_SRC_FCK))
434 return;
435
Taneja, Archit66534e82011-03-08 05:50:34 -0600436 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300437 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600438 b = 0;
439 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300440 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600441 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300443 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530444 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530445 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600446 default:
447 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300448 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600449 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300450
Taneja, Architea751592011-03-08 05:50:35 -0600451 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
452
453 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200454
455 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200456}
457
Archit Taneja5a8b5722011-05-12 17:26:29 +0530458void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300459 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530461 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200462
Taneja, Archit66534e82011-03-08 05:50:34 -0600463 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300464 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600465 b = 0;
466 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300467 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530468 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600469 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600470 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300471 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530472 BUG_ON(dsi_module != 1);
473 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530474 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600475 default:
476 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300477 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600478 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300479
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530480 pos = dsi_module == 0 ? 1 : 10;
481 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200482
Archit Taneja5a8b5722011-05-12 17:26:29 +0530483 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200484}
485
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300486static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
487 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600488{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300489 const u8 ctrl_bits[] = {
490 [OMAP_DSS_CHANNEL_LCD] = 0,
491 [OMAP_DSS_CHANNEL_LCD2] = 12,
492 [OMAP_DSS_CHANNEL_LCD3] = 19,
493 };
494
495 u8 ctrl_bit = ctrl_bits[channel];
496 int r;
497
498 if (clk_src == DSS_CLK_SRC_FCK) {
499 /* LCDx_CLK_SWITCH */
500 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
501 return -EINVAL;
502 }
503
504 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
505 if (r)
506 return r;
507
508 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
509
510 return 0;
511}
512
513static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
514 enum dss_clk_source clk_src)
515{
516 const u8 ctrl_bits[] = {
517 [OMAP_DSS_CHANNEL_LCD] = 0,
518 [OMAP_DSS_CHANNEL_LCD2] = 12,
519 [OMAP_DSS_CHANNEL_LCD3] = 19,
520 };
521 const enum dss_clk_source allowed_plls[] = {
522 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
523 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
524 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
525 };
526
527 u8 ctrl_bit = ctrl_bits[channel];
528
529 if (clk_src == DSS_CLK_SRC_FCK) {
530 /* LCDx_CLK_SWITCH */
531 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
532 return -EINVAL;
533 }
534
535 if (WARN_ON(allowed_plls[channel] != clk_src))
536 return -EINVAL;
537
538 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
539
540 return 0;
541}
542
543static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
544 enum dss_clk_source clk_src)
545{
546 const u8 ctrl_bits[] = {
547 [OMAP_DSS_CHANNEL_LCD] = 0,
548 [OMAP_DSS_CHANNEL_LCD2] = 12,
549 };
550 const enum dss_clk_source allowed_plls[] = {
551 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
552 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
553 };
554
555 u8 ctrl_bit = ctrl_bits[channel];
556
557 if (clk_src == DSS_CLK_SRC_FCK) {
558 /* LCDx_CLK_SWITCH */
559 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
560 return 0;
561 }
562
563 if (WARN_ON(allowed_plls[channel] != clk_src))
564 return -EINVAL;
565
566 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
567
568 return 0;
569}
570
Taneja, Architea751592011-03-08 05:50:35 -0600571void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300572 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600573{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300574 int idx = dss_get_channel_index(channel);
575 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600576
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300577 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
578 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300579 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600580 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300581 }
Taneja, Architea751592011-03-08 05:50:35 -0600582
Laurent Pinchartfecea252017-08-05 01:43:52 +0300583 r = dss.feat->ops->select_lcd_source(channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300584 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300585 return;
Taneja, Architea751592011-03-08 05:50:35 -0600586
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300587 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600588}
589
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300590enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200591{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200592 return dss.dispc_clk_source;
593}
594
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300595enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200596{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530597 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200598}
599
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300600enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600601{
Archit Taneja89976f22011-03-31 13:23:35 +0530602 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300603 int idx = dss_get_channel_index(channel);
604 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530605 } else {
606 /* LCD_CLK source is the same as DISPC_FCLK source for
607 * OMAP2 and OMAP3 */
608 return dss.dispc_clk_source;
609 }
Taneja, Architea751592011-03-08 05:50:35 -0600610}
611
Tomi Valkeinen688af022013-10-31 16:41:57 +0200612bool dss_div_calc(unsigned long pck, unsigned long fck_min,
613 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200614{
615 int fckd, fckd_start, fckd_stop;
616 unsigned long fck;
617 unsigned long fck_hw_max;
618 unsigned long fckd_hw_max;
619 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300620 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200621
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200622 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
623
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200624 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200625 unsigned pckd;
626
627 pckd = fck_hw_max / pck;
628
629 fck = pck * pckd;
630
631 fck = clk_round_rate(dss.dss_clk, fck);
632
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200633 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200634 }
635
Tomi Valkeinen43417822013-03-05 16:34:05 +0200636 fckd_hw_max = dss.feat->fck_div_max;
637
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300638 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200639 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200640
641 fck_min = fck_min ? fck_min : 1;
642
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300643 fckd_start = min(prate * m / fck_min, fckd_hw_max);
644 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200645
646 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200647 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200648
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200649 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200650 return true;
651 }
652
653 return false;
654}
655
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200656int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200657{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200658 int r;
659
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200660 DSSDBG("set fck to %lu\n", rate);
661
Tomi Valkeinenada94432013-10-31 16:06:38 +0200662 r = clk_set_rate(dss.dss_clk, rate);
663 if (r)
664 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200665
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200666 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
667
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200668 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300669 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200670 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200671
672 return 0;
673}
674
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200675unsigned long dss_get_dispc_clk_rate(void)
676{
677 return dss.dss_clk_rate;
678}
679
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300680static int dss_setup_default_clock(void)
681{
682 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200683 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300684 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300685 int r;
686
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300687 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
688
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200689 if (dss.parent_clk == NULL) {
690 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
691 } else {
692 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300693
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200694 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
695 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200696 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200697 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300698
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200699 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300700 if (r)
701 return r;
702
703 return 0;
704}
705
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200706void dss_set_venc_output(enum omap_dss_venc_type type)
707{
708 int l = 0;
709
710 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
711 l = 0;
712 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
713 l = 1;
714 else
715 BUG();
716
717 /* venc out selection. 0 = comp, 1 = svideo */
718 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
719}
720
721void dss_set_dac_pwrdn_bgz(bool enable)
722{
723 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
724}
725
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500726void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530727{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500728 enum omap_display_type dp;
729 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
730
731 /* Complain about invalid selections */
732 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
733 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
734
735 /* Select only if we have options */
736 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
737 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530738}
739
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300740enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
741{
742 enum omap_display_type displays;
743
744 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
745 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
746 return DSS_VENC_TV_CLK;
747
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500748 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
749 return DSS_HDMI_M_PCLK;
750
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300751 return REG_GET(DSS_CONTROL, 15, 15);
752}
753
Archit Taneja064c2a42014-04-23 18:00:18 +0530754static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300755{
756 if (channel != OMAP_DSS_CHANNEL_LCD)
757 return -EINVAL;
758
759 return 0;
760}
761
Archit Taneja064c2a42014-04-23 18:00:18 +0530762static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300763{
764 int val;
765
766 switch (channel) {
767 case OMAP_DSS_CHANNEL_LCD2:
768 val = 0;
769 break;
770 case OMAP_DSS_CHANNEL_DIGIT:
771 val = 1;
772 break;
773 default:
774 return -EINVAL;
775 }
776
777 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
778
779 return 0;
780}
781
Archit Taneja064c2a42014-04-23 18:00:18 +0530782static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300783{
784 int val;
785
786 switch (channel) {
787 case OMAP_DSS_CHANNEL_LCD:
788 val = 1;
789 break;
790 case OMAP_DSS_CHANNEL_LCD2:
791 val = 2;
792 break;
793 case OMAP_DSS_CHANNEL_LCD3:
794 val = 3;
795 break;
796 case OMAP_DSS_CHANNEL_DIGIT:
797 val = 0;
798 break;
799 default:
800 return -EINVAL;
801 }
802
803 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
804
805 return 0;
806}
807
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200808static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
809{
810 switch (port) {
811 case 0:
812 return dss_dpi_select_source_omap5(port, channel);
813 case 1:
814 if (channel != OMAP_DSS_CHANNEL_LCD2)
815 return -EINVAL;
816 break;
817 case 2:
818 if (channel != OMAP_DSS_CHANNEL_LCD3)
819 return -EINVAL;
820 break;
821 default:
822 return -EINVAL;
823 }
824
825 return 0;
826}
827
Archit Taneja064c2a42014-04-23 18:00:18 +0530828int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300829{
Laurent Pinchartfecea252017-08-05 01:43:52 +0300830 return dss.feat->ops->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300831}
832
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000833static int dss_get_clocks(void)
834{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300835 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000836
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300837 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300838 if (IS_ERR(clk)) {
839 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300840 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600841 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000842
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300843 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000844
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200845 if (dss.feat->parent_clk_name) {
846 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200847 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200848 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300849 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200850 }
851 } else {
852 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300853 }
854
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200855 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300856
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000857 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000858}
859
860static void dss_put_clocks(void)
861{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200862 if (dss.parent_clk)
863 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000864}
865
Tomi Valkeinen99767542014-07-04 13:38:27 +0530866int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000867{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300868 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000869
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300870 DSSDBG("dss_runtime_get\n");
871
872 r = pm_runtime_get_sync(&dss.pdev->dev);
873 WARN_ON(r < 0);
874 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000875}
876
Tomi Valkeinen99767542014-07-04 13:38:27 +0530877void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000878{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300879 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000880
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300881 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000882
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200883 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300884 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000885}
886
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000887/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530888#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000889void dss_debug_dump_clocks(struct seq_file *s)
890{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000891 dss_dump_clocks(s);
892 dispc_dump_clocks(s);
893#ifdef CONFIG_OMAP2_DSS_DSI
894 dsi_dump_clocks(s);
895#endif
896}
897#endif
898
Archit Taneja387ce9f2014-05-22 17:01:57 +0530899
Laurent Pinchartfecea252017-08-05 01:43:52 +0300900static const struct dss_ops dss_ops_omap2_omap3 = {
901 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
902};
903
904static const struct dss_ops dss_ops_omap4 = {
905 .dpi_select_source = &dss_dpi_select_source_omap4,
906 .select_lcd_source = &dss_lcd_clk_mux_omap4,
907};
908
909static const struct dss_ops dss_ops_omap5 = {
910 .dpi_select_source = &dss_dpi_select_source_omap5,
911 .select_lcd_source = &dss_lcd_clk_mux_omap5,
912};
913
914static const struct dss_ops dss_ops_dra7 = {
915 .dpi_select_source = &dss_dpi_select_source_dra7xx,
916 .select_lcd_source = &dss_lcd_clk_mux_dra7,
917};
918
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200919static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530920 OMAP_DISPLAY_TYPE_DPI,
921};
922
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200923static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530924 OMAP_DISPLAY_TYPE_DPI,
925 OMAP_DISPLAY_TYPE_SDI,
926};
927
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200928static const enum omap_display_type dra7xx_ports[] = {
929 OMAP_DISPLAY_TYPE_DPI,
930 OMAP_DISPLAY_TYPE_DPI,
931 OMAP_DISPLAY_TYPE_DPI,
932};
933
Tomi Valkeinenede92692015-06-04 14:12:16 +0300934static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200935 /*
936 * fck div max is really 16, but the divider range has gaps. The range
937 * from 1 to 6 has no gaps, so let's use that as a max.
938 */
939 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300940 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200941 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530942 .ports = omap2plus_ports,
943 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300944 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300945};
946
Tomi Valkeinenede92692015-06-04 14:12:16 +0300947static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300948 .fck_div_max = 16,
949 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200950 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530951 .ports = omap34xx_ports,
952 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300953 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300954};
955
Tomi Valkeinenede92692015-06-04 14:12:16 +0300956static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300957 .fck_div_max = 32,
958 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200959 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530960 .ports = omap2plus_ports,
961 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300962 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300963};
964
Tomi Valkeinenede92692015-06-04 14:12:16 +0300965static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300966 .fck_div_max = 32,
967 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200968 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530969 .ports = omap2plus_ports,
970 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300971 .ops = &dss_ops_omap4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300972};
973
Tomi Valkeinenede92692015-06-04 14:12:16 +0300974static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300975 .fck_div_max = 64,
976 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200977 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530978 .ports = omap2plus_ports,
979 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300980 .ops = &dss_ops_omap5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300981};
982
Tomi Valkeinenede92692015-06-04 14:12:16 +0300983static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530984 .fck_div_max = 0,
985 .dss_fck_multiplier = 0,
986 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530987 .ports = omap2plus_ports,
988 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300989 .ops = &dss_ops_omap2_omap3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530990};
991
Tomi Valkeinenede92692015-06-04 14:12:16 +0300992static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200993 .fck_div_max = 64,
994 .dss_fck_multiplier = 1,
995 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200996 .ports = dra7xx_ports,
997 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300998 .ops = &dss_ops_dra7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200999};
1000
Tomi Valkeinenede92692015-06-04 14:12:16 +03001001static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301002{
1003 const struct dss_features *src;
1004 struct dss_features *dst;
1005
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001006 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301007 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001008 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301009 return -ENOMEM;
1010 }
1011
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03001012 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001013 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301014 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001015 break;
1016
1017 case OMAPDSS_VER_OMAP34xx_ES1:
1018 case OMAPDSS_VER_OMAP34xx_ES3:
1019 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301020 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001021 break;
1022
1023 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301024 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001025 break;
1026
1027 case OMAPDSS_VER_OMAP4430_ES1:
1028 case OMAPDSS_VER_OMAP4430_ES2:
1029 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301030 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001031 break;
1032
1033 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +05301034 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001035 break;
1036
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301037 case OMAPDSS_VER_AM43xx:
1038 src = &am43xx_dss_feats;
1039 break;
1040
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001041 case OMAPDSS_VER_DRA7xx:
1042 src = &dra7xx_dss_feats;
1043 break;
1044
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001045 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301046 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001047 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301048
1049 memcpy(dst, src, sizeof(*dst));
1050 dss.feat = dst;
1051
1052 return 0;
1053}
1054
Tomi Valkeinenede92692015-06-04 14:12:16 +03001055static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001056{
1057 struct device_node *parent = pdev->dev.of_node;
1058 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001059 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001060
Rob Herring09bffa62017-03-22 08:26:08 -05001061 for (i = 0; i < dss.feat->num_ports; i++) {
1062 port = of_graph_get_port_by_id(parent, i);
1063 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301064 continue;
1065
Rob Herring09bffa62017-03-22 08:26:08 -05001066 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301067 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001068 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301069 break;
1070 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001071 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301072 break;
1073 default:
1074 break;
1075 }
Rob Herring09bffa62017-03-22 08:26:08 -05001076 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001077
1078 return 0;
1079}
1080
Tomi Valkeinenede92692015-06-04 14:12:16 +03001081static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001082{
Archit Taneja80eb6752014-06-02 14:11:51 +05301083 struct device_node *parent = pdev->dev.of_node;
1084 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001085 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301086
Rob Herring09bffa62017-03-22 08:26:08 -05001087 for (i = 0; i < dss.feat->num_ports; i++) {
1088 port = of_graph_get_port_by_id(parent, i);
1089 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301090 continue;
1091
Rob Herring09bffa62017-03-22 08:26:08 -05001092 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301093 case OMAP_DISPLAY_TYPE_DPI:
1094 dpi_uninit_port(port);
1095 break;
1096 case OMAP_DISPLAY_TYPE_SDI:
1097 sdi_uninit_port(port);
1098 break;
1099 default:
1100 break;
1101 }
Rob Herring09bffa62017-03-22 08:26:08 -05001102 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001103}
1104
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001105static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001106{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301107 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301108 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001109 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001110
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001111 if (!np)
1112 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001113
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001114 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301115 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1116 "syscon-pll-ctrl");
1117 if (IS_ERR(dss.syscon_pll_ctrl)) {
1118 dev_err(&pdev->dev,
1119 "failed to get syscon-pll-ctrl regmap\n");
1120 return PTR_ERR(dss.syscon_pll_ctrl);
1121 }
1122
1123 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1124 &dss.syscon_pll_ctrl_offset)) {
1125 dev_err(&pdev->dev,
1126 "failed to get syscon-pll-ctrl offset\n");
1127 return -EINVAL;
1128 }
1129 }
1130
Tomi Valkeinen99767542014-07-04 13:38:27 +05301131 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1132 if (IS_ERR(pll_regulator)) {
1133 r = PTR_ERR(pll_regulator);
1134
1135 switch (r) {
1136 case -ENOENT:
1137 pll_regulator = NULL;
1138 break;
1139
1140 case -EPROBE_DEFER:
1141 return -EPROBE_DEFER;
1142
1143 default:
1144 DSSERR("can't get DPLL VDDA regulator\n");
1145 return r;
1146 }
1147 }
1148
1149 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1150 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001151 if (IS_ERR(dss.video1_pll))
1152 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301153 }
1154
1155 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1156 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1157 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001158 dss_video_pll_uninit(dss.video1_pll);
1159 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301160 }
1161 }
1162
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001163 return 0;
1164}
1165
1166/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001167static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001168{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001169 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001170 struct resource *dss_mem;
1171 u32 rev;
1172 int r;
1173
1174 dss.pdev = pdev;
1175
1176 r = dss_init_features(dss.pdev);
1177 if (r)
1178 return r;
1179
1180 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03001181 dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
1182 if (IS_ERR(dss.base))
1183 return PTR_ERR(dss.base);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001184
1185 r = dss_get_clocks();
1186 if (r)
1187 return r;
1188
1189 r = dss_setup_default_clock();
1190 if (r)
1191 goto err_setup_clocks;
1192
1193 r = dss_video_pll_probe(pdev);
1194 if (r)
1195 goto err_pll_init;
1196
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001197 r = dss_init_ports(pdev);
1198 if (r)
1199 goto err_init_ports;
1200
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001201 pm_runtime_enable(&pdev->dev);
1202
1203 r = dss_runtime_get();
1204 if (r)
1205 goto err_runtime_get;
1206
1207 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1208
1209 /* Select DPLL */
1210 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1211
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001212 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001213
1214#ifdef CONFIG_OMAP2_DSS_VENC
1215 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1216 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1217 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1218#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001219 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1220 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1221 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1222 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1223 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001224
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001225 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001226 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001227
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001228 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001229
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001230 r = component_bind_all(&pdev->dev, NULL);
1231 if (r)
1232 goto err_component;
1233
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001234 dss_debugfs_create_file("dss", dss_dump_regs);
1235
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001236 pm_set_vt_switch(0);
1237
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001238 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001239 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001240
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001241 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001242
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001243err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001244err_runtime_get:
1245 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001246 dss_uninit_ports(pdev);
1247err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301248 if (dss.video1_pll)
1249 dss_video_pll_uninit(dss.video1_pll);
1250
1251 if (dss.video2_pll)
1252 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001253err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001254err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001255 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001256 return r;
1257}
1258
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001259static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001260{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001261 struct platform_device *pdev = to_platform_device(dev);
1262
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001263 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001264
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001265 component_unbind_all(&pdev->dev, NULL);
1266
Tomi Valkeinen99767542014-07-04 13:38:27 +05301267 if (dss.video1_pll)
1268 dss_video_pll_uninit(dss.video1_pll);
1269
1270 if (dss.video2_pll)
1271 dss_video_pll_uninit(dss.video2_pll);
1272
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301273 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001275 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001276
1277 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001278}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001279
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001280static const struct component_master_ops dss_component_ops = {
1281 .bind = dss_bind,
1282 .unbind = dss_unbind,
1283};
1284
1285static int dss_component_compare(struct device *dev, void *data)
1286{
1287 struct device *child = data;
1288 return dev == child;
1289}
1290
1291static int dss_add_child_component(struct device *dev, void *data)
1292{
1293 struct component_match **match = data;
1294
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001295 /*
1296 * HACK
1297 * We don't have a working driver for rfbi, so skip it here always.
1298 * Otherwise dss will never get probed successfully, as it will wait
1299 * for rfbi to get probed.
1300 */
1301 if (strstr(dev_name(dev), "rfbi"))
1302 return 0;
1303
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001304 component_match_add(dev->parent, match, dss_component_compare, dev);
1305
1306 return 0;
1307}
1308
1309static int dss_probe(struct platform_device *pdev)
1310{
1311 struct component_match *match = NULL;
1312 int r;
1313
1314 /* add all the child devices as components */
1315 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1316
1317 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1318 if (r)
1319 return r;
1320
1321 return 0;
1322}
1323
1324static int dss_remove(struct platform_device *pdev)
1325{
1326 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001327 return 0;
1328}
1329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001330static int dss_runtime_suspend(struct device *dev)
1331{
1332 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001333 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001334
1335 pinctrl_pm_select_sleep_state(dev);
1336
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001337 return 0;
1338}
1339
1340static int dss_runtime_resume(struct device *dev)
1341{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001342 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001343
1344 pinctrl_pm_select_default_state(dev);
1345
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001346 /*
1347 * Set an arbitrarily high tput request to ensure OPP100.
1348 * What we should really do is to make a request to stay in OPP100,
1349 * without any tput requirements, but that is not currently possible
1350 * via the PM layer.
1351 */
1352
1353 r = dss_set_min_bus_tput(dev, 1000000000);
1354 if (r)
1355 return r;
1356
Tomi Valkeinen39020712011-05-26 14:54:05 +03001357 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001358 return 0;
1359}
1360
1361static const struct dev_pm_ops dss_pm_ops = {
1362 .runtime_suspend = dss_runtime_suspend,
1363 .runtime_resume = dss_runtime_resume,
1364};
1365
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001366static const struct of_device_id dss_of_match[] = {
1367 { .compatible = "ti,omap2-dss", },
1368 { .compatible = "ti,omap3-dss", },
1369 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001370 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001371 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001372 {},
1373};
1374
1375MODULE_DEVICE_TABLE(of, dss_of_match);
1376
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001377static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001378 .probe = dss_probe,
1379 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001380 .driver = {
1381 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001382 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001383 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001384 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001385 },
1386};
1387
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001388int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001389{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001390 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001391}
1392
1393void dss_uninit_platform_driver(void)
1394{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001395 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001396}