Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006, Intel Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License along with |
| 14 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple |
| 15 | * Place - Suite 330, Boston, MA 02111-1307 USA. |
| 16 | * |
| 17 | * Copyright (C) Ashok Raj <ashok.raj@intel.com> |
| 18 | * Copyright (C) Shaohua Li <shaohua.li@intel.com> |
| 19 | */ |
| 20 | |
| 21 | #ifndef __DMAR_H__ |
| 22 | #define __DMAR_H__ |
| 23 | |
| 24 | #include <linux/acpi.h> |
| 25 | #include <linux/types.h> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 26 | #include <linux/msi.h> |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 27 | #include <linux/irqreturn.h> |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 28 | |
Andrew Morton | 6eea69d | 2011-10-31 17:06:29 -0700 | [diff] [blame] | 29 | struct acpi_dmar_header; |
| 30 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 31 | /* DMAR Flags */ |
| 32 | #define DMAR_INTR_REMAP 0x1 |
| 33 | #define DMAR_X2APIC_OPT_OUT 0x2 |
| 34 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 35 | struct intel_iommu; |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 36 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 37 | #ifdef CONFIG_DMAR_TABLE |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 38 | extern struct acpi_table_header *dmar_tbl; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 39 | struct dmar_drhd_unit { |
| 40 | struct list_head list; /* list of drhd units */ |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 41 | struct acpi_dmar_header *hdr; /* ACPI header */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 42 | u64 reg_base_addr; /* register base address*/ |
| 43 | struct pci_dev **devices; /* target device array */ |
| 44 | int devices_cnt; /* target device count */ |
David Woodhouse | 276dbf99 | 2009-04-04 01:45:37 +0100 | [diff] [blame] | 45 | u16 segment; /* PCI domain */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 46 | u8 ignored:1; /* ignore drhd */ |
| 47 | u8 include_all:1; |
| 48 | struct intel_iommu *iommu; |
| 49 | }; |
| 50 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 51 | extern struct list_head dmar_drhd_units; |
| 52 | |
| 53 | #define for_each_drhd_unit(drhd) \ |
| 54 | list_for_each_entry(drhd, &dmar_drhd_units, list) |
| 55 | |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 56 | #define for_each_active_drhd_unit(drhd) \ |
| 57 | list_for_each_entry(drhd, &dmar_drhd_units, list) \ |
| 58 | if (drhd->ignored) {} else |
| 59 | |
David Woodhouse | 8f912ba | 2009-04-03 15:19:32 +0100 | [diff] [blame] | 60 | #define for_each_active_iommu(i, drhd) \ |
| 61 | list_for_each_entry(drhd, &dmar_drhd_units, list) \ |
| 62 | if (i=drhd->iommu, drhd->ignored) {} else |
| 63 | |
| 64 | #define for_each_iommu(i, drhd) \ |
| 65 | list_for_each_entry(drhd, &dmar_drhd_units, list) \ |
| 66 | if (i=drhd->iommu, 0) {} else |
| 67 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 68 | extern int dmar_table_init(void); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 69 | extern int dmar_dev_scope_init(void); |
Jiang Liu | ada4d4b | 2014-01-06 14:18:09 +0800 | [diff] [blame] | 70 | extern int dmar_parse_dev_scope(void *start, void *end, int *cnt, |
| 71 | struct pci_dev ***devices, u16 segment); |
Jiang Liu | bb3a6b7 | 2014-02-19 14:07:24 +0800 | [diff] [blame^] | 72 | extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt); |
Jiang Liu | ada4d4b | 2014-01-06 14:18:09 +0800 | [diff] [blame] | 73 | extern void dmar_free_dev_scope(struct pci_dev ***devices, int *cnt); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 74 | |
| 75 | /* Intel IOMMU detection */ |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 76 | extern int detect_intel_iommu(void); |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 77 | extern int enable_drhd_fault_handling(void); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 78 | #else |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 79 | static inline int detect_intel_iommu(void) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 80 | { |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 81 | return -ENODEV; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 82 | } |
| 83 | |
| 84 | static inline int dmar_table_init(void) |
| 85 | { |
| 86 | return -ENODEV; |
| 87 | } |
Suresh Siddha | 29b61be | 2009-03-16 17:05:02 -0700 | [diff] [blame] | 88 | static inline int enable_drhd_fault_handling(void) |
| 89 | { |
| 90 | return -1; |
| 91 | } |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 92 | #endif /* !CONFIG_DMAR_TABLE */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 93 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 94 | struct irte { |
| 95 | union { |
| 96 | struct { |
| 97 | __u64 present : 1, |
| 98 | fpd : 1, |
| 99 | dst_mode : 1, |
| 100 | redir_hint : 1, |
| 101 | trigger_mode : 1, |
| 102 | dlvry_mode : 3, |
| 103 | avail : 4, |
| 104 | __reserved_1 : 4, |
| 105 | vector : 8, |
| 106 | __reserved_2 : 8, |
| 107 | dest_id : 32; |
| 108 | }; |
| 109 | __u64 low; |
| 110 | }; |
| 111 | |
| 112 | union { |
| 113 | struct { |
| 114 | __u64 sid : 16, |
| 115 | sq : 2, |
| 116 | svt : 2, |
| 117 | __reserved_3 : 44; |
| 118 | }; |
| 119 | __u64 high; |
| 120 | }; |
| 121 | }; |
Thomas Gleixner | 423f085 | 2010-10-10 11:39:09 +0200 | [diff] [blame] | 122 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 123 | enum { |
| 124 | IRQ_REMAP_XAPIC_MODE, |
| 125 | IRQ_REMAP_X2APIC_MODE, |
| 126 | }; |
| 127 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 128 | /* Can't use the common MSI interrupt functions |
| 129 | * since DMAR is not a pci device |
| 130 | */ |
Thomas Gleixner | 5c2837f | 2010-09-28 17:15:11 +0200 | [diff] [blame] | 131 | struct irq_data; |
| 132 | extern void dmar_msi_unmask(struct irq_data *data); |
| 133 | extern void dmar_msi_mask(struct irq_data *data); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 134 | extern void dmar_msi_read(int irq, struct msi_msg *msg); |
| 135 | extern void dmar_msi_write(int irq, struct msi_msg *msg); |
| 136 | extern int dmar_set_interrupt(struct intel_iommu *iommu); |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 137 | extern irqreturn_t dmar_fault(int irq, void *dev_id); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 138 | extern int arch_setup_dmar_msi(unsigned int irq); |
| 139 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 140 | #ifdef CONFIG_INTEL_IOMMU |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 141 | extern int iommu_detected, no_iommu; |
| 142 | extern struct list_head dmar_rmrr_units; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 143 | struct dmar_rmrr_unit { |
| 144 | struct list_head list; /* list of rmrr units */ |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 145 | struct acpi_dmar_header *hdr; /* ACPI header */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 146 | u64 base_address; /* reserved base address*/ |
| 147 | u64 end_address; /* reserved end address */ |
| 148 | struct pci_dev **devices; /* target devices */ |
| 149 | int devices_cnt; /* target device count */ |
| 150 | }; |
| 151 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 152 | #define for_each_rmrr_units(rmrr) \ |
| 153 | list_for_each_entry(rmrr, &dmar_rmrr_units, list) |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 154 | |
| 155 | struct dmar_atsr_unit { |
| 156 | struct list_head list; /* list of ATSR units */ |
| 157 | struct acpi_dmar_header *hdr; /* ACPI header */ |
| 158 | struct pci_dev **devices; /* target devices */ |
| 159 | int devices_cnt; /* target device count */ |
| 160 | u8 include_all:1; /* include all ports */ |
| 161 | }; |
| 162 | |
Suresh Siddha | 318fe7d | 2011-08-23 17:05:20 -0700 | [diff] [blame] | 163 | int dmar_parse_rmrr_atsr_dev(void); |
| 164 | extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header); |
| 165 | extern int dmar_parse_one_atsr(struct acpi_dmar_header *header); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 166 | extern int intel_iommu_init(void); |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 167 | #else /* !CONFIG_INTEL_IOMMU: */ |
FUJITA Tomonori | 9d5ce73 | 2009-11-10 19:46:16 +0900 | [diff] [blame] | 168 | static inline int intel_iommu_init(void) { return -ENODEV; } |
Suresh Siddha | 318fe7d | 2011-08-23 17:05:20 -0700 | [diff] [blame] | 169 | static inline int dmar_parse_one_rmrr(struct acpi_dmar_header *header) |
| 170 | { |
| 171 | return 0; |
| 172 | } |
| 173 | static inline int dmar_parse_one_atsr(struct acpi_dmar_header *header) |
| 174 | { |
| 175 | return 0; |
| 176 | } |
| 177 | static inline int dmar_parse_rmrr_atsr_dev(void) |
| 178 | { |
| 179 | return 0; |
| 180 | } |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 181 | #endif /* CONFIG_INTEL_IOMMU */ |
FUJITA Tomonori | 9d5ce73 | 2009-11-10 19:46:16 +0900 | [diff] [blame] | 182 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 183 | #endif /* __DMAR_H__ */ |