blob: 87ade40865f149ecfedc1e7e5b898f90b7fc2100 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
eric miaoc01655042008-01-28 23:00:02 +000019#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#include <asm/hardware.h>
22#include <asm/irq.h>
Eric Miaocd491042007-06-22 04:14:09 +010023#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/arch/pxa-regs.h>
Russell King8785a8f2008-01-14 17:02:33 +000025#include <asm/arch/pxa2xx-regs.h>
Richard Purdie81f280e2005-11-12 14:22:11 +000026#include <asm/arch/ohci.h>
Russell Kinge176bb02007-05-15 11:16:10 +010027#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010028#include <asm/arch/dma.h>
Mike Rapoportb7a36702008-01-27 18:14:50 +010029#include <asm/arch/i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010032#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010033#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/* Crystal clock: 13MHz */
36#define BASE_CLK 13000000
37
38/*
39 * Get the clock frequency as reflected by CCSR and the turbo flag.
40 * We assume these values have been applied via a fcs.
41 * If info is not 0 we also display the current settings.
42 */
Russell King15a40332007-08-20 10:07:44 +010043unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044{
45 unsigned long ccsr, clkcfg;
46 unsigned int l, L, m, M, n2, N, S;
47 int cccr_a, t, ht, b;
48
49 ccsr = CCSR;
50 cccr_a = CCCR & (1 << 25);
51
52 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
53 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000054 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 ht = clkcfg & (1 << 2);
56 b = clkcfg & (1 << 3);
57
58 l = ccsr & 0x1f;
59 n2 = (ccsr>>7) & 0xf;
60 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
61
62 L = l * BASE_CLK;
63 N = (L * n2) / 2;
64 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
65 S = (b) ? L : (L/2);
66
67 if (info) {
68 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
69 L / 1000000, (L % 1000000) / 10000, l );
70 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
71 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
72 (t) ? "" : "in" );
73 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
74 M / 1000000, (M % 1000000) / 10000, m );
75 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
76 S / 1000000, (S % 1000000) / 10000 );
77 }
78
79 return (t) ? (N/1000) : (L/1000);
80}
81
82/*
83 * Return the current mem clock frequency in units of 10kHz as
84 * reflected by CCCR[A], B, and L
85 */
Russell King15a40332007-08-20 10:07:44 +010086unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 unsigned long ccsr, clkcfg;
89 unsigned int l, L, m, M;
90 int cccr_a, b;
91
92 ccsr = CCSR;
93 cccr_a = CCCR & (1 << 25);
94
95 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
96 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
97 b = clkcfg & (1 << 3);
98
99 l = ccsr & 0x1f;
100 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
101
102 L = l * BASE_CLK;
103 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
104
105 return (M / 10000);
106}
107
108/*
109 * Return the current LCD clock frequency in units of 10kHz as
110 */
Russell Kinga88a4472007-08-20 10:34:37 +0100111static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
113 unsigned long ccsr;
114 unsigned int l, L, k, K;
115
116 ccsr = CCSR;
117
118 l = ccsr & 0x1f;
119 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
120
121 L = l * BASE_CLK;
122 K = L / k;
123
124 return (K / 10000);
125}
126
Russell Kinga6dba202007-08-20 10:18:02 +0100127static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
128{
129 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
130}
131
132static const struct clkops clk_pxa27x_lcd_ops = {
133 .enable = clk_cken_enable,
134 .disable = clk_cken_disable,
135 .getrate = clk_pxa27x_lcd_getrate,
136};
137
138static struct clk pxa27x_clks[] = {
139 INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
140 INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
141
Russell Kinga6dba202007-08-20 10:18:02 +0100142 INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
143 INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100144 INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100145
146 INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
147 INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
148 INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
149 INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
150 INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
151
eric miao8854cb42007-11-20 01:35:08 +0100152 INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100153 INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
154 INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
155
eric miaod8e0db12007-12-10 17:54:36 +0800156 INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
157 INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
158 INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
159
Mark Brown27b98a62008-03-04 11:14:22 +0100160 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
161 INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
162
Russell Kinga6dba202007-08-20 10:18:02 +0100163 /*
164 INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100165 INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
166 INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
167 INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
168 INIT_CKEN("IMCLK", IM, 0, 0, NULL),
169 INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
170 */
171};
172
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100173#ifdef CONFIG_PM
174
Eric Miao711be5c2007-07-18 11:38:45 +0100175#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
176#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
177
Eric Miao711be5c2007-07-18 11:38:45 +0100178/*
179 * List of global PXA peripheral registers to preserve.
180 * More ones like CP and general purpose register values are preserved
181 * with the stack pointer in sleep.S.
182 */
183enum { SLEEP_SAVE_START = 0,
184
Eric Miao711be5c2007-07-18 11:38:45 +0100185 SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
186
187 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
188 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
189 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
190 SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
191
192 SLEEP_SAVE_PSTR,
193
Eric Miao711be5c2007-07-18 11:38:45 +0100194 SLEEP_SAVE_CKEN,
195
196 SLEEP_SAVE_MDREFR,
197 SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
198 SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
199
200 SLEEP_SAVE_SIZE
201};
202
203void pxa27x_cpu_pm_save(unsigned long *sleep_save)
204{
Eric Miao711be5c2007-07-18 11:38:45 +0100205 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
206
207 SAVE(GAFR0_L); SAVE(GAFR0_U);
208 SAVE(GAFR1_L); SAVE(GAFR1_U);
209 SAVE(GAFR2_L); SAVE(GAFR2_U);
210 SAVE(GAFR3_L); SAVE(GAFR3_U);
211
212 SAVE(MDREFR);
213 SAVE(PWER); SAVE(PCFR); SAVE(PRER);
214 SAVE(PFER); SAVE(PKWR);
215
Eric Miao711be5c2007-07-18 11:38:45 +0100216 SAVE(CKEN);
217 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100218}
219
220void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
221{
222 /* ensure not to come back here if it wasn't intended */
223 PSPR = 0;
224
225 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100226 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
227 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
228 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
229 RESTORE(GAFR3_L); RESTORE(GAFR3_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100230 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
231
232 RESTORE(MDREFR);
233 RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
234 RESTORE(PFER); RESTORE(PKWR);
235
236 PSSR = PSSR_RDH | PSSR_PH;
237
238 RESTORE(CKEN);
239
Eric Miao711be5c2007-07-18 11:38:45 +0100240 RESTORE(PSTR);
241}
242
243void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100244{
245 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100246
Todd Poynor87754202005-06-03 20:52:27 +0100247 /* ensure voltage-change sequencer not initiated, which hangs */
248 PCFR &= ~PCFR_FVC;
249
250 /* Clear edge-detect status register. */
251 PEDR = 0xDF12FE1B;
252
253 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100254 case PM_SUSPEND_STANDBY:
255 pxa_cpu_standby();
256 break;
Todd Poynor87754202005-06-03 20:52:27 +0100257 case PM_SUSPEND_MEM:
258 /* set resume return address */
259 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100260 pxa27x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100261 break;
262 }
263}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Eric Miao711be5c2007-07-18 11:38:45 +0100265static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100266{
267 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
268}
269
Eric Miao711be5c2007-07-18 11:38:45 +0100270static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
271 .save_size = SLEEP_SAVE_SIZE,
272 .save = pxa27x_cpu_pm_save,
273 .restore = pxa27x_cpu_pm_restore,
274 .valid = pxa27x_cpu_pm_valid,
275 .enter = pxa27x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100276};
Eric Miao711be5c2007-07-18 11:38:45 +0100277
278static void __init pxa27x_init_pm(void)
279{
280 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
281}
eric miaof79299c2008-01-02 08:24:49 +0800282#else
283static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100284#endif
285
eric miaoc95530c2007-08-29 10:22:17 +0100286/* PXA27x: Various gpios can issue wakeup events. This logic only
287 * handles the simple cases, not the WEMUX2 and WEMUX3 options
288 */
289#define PXA27x_GPIO_NOWAKE_MASK \
290 ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
291#define WAKEMASK(gpio) \
292 (((gpio) <= 15) \
293 ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
294 : ((gpio == 35) ? (1 << 24) : 0))
295
296static int pxa27x_set_wake(unsigned int irq, unsigned int on)
297{
298 int gpio = IRQ_TO_GPIO(irq);
299 uint32_t mask;
300
301 if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
302 if (WAKEMASK(gpio) == 0)
303 return -EINVAL;
304
305 mask = WAKEMASK(gpio);
306
307 if (on) {
308 if (GRER(gpio) | GPIO_bit(gpio))
309 PRER |= mask;
310 else
311 PRER &= ~mask;
312
313 if (GFER(gpio) | GPIO_bit(gpio))
314 PFER |= mask;
315 else
316 PFER &= ~mask;
317 }
318 goto set_pwer;
319 }
320
321 switch (irq) {
322 case IRQ_RTCAlrm:
323 mask = PWER_RTC;
324 break;
325 case IRQ_USB:
326 mask = 1u << 26;
327 break;
328 default:
329 return -EINVAL;
330 }
331
332set_pwer:
333 if (on)
334 PWER |= mask;
335 else
336 PWER &=~mask;
337
338 return 0;
339}
340
341void __init pxa27x_init_irq(void)
342{
eric miaob9e25ac2008-03-04 14:19:58 +0800343 pxa_init_irq(34, pxa27x_set_wake);
344 pxa_init_gpio(128, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100345}
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347/*
348 * device registration specific to PXA27x.
349 */
350
Russell King34f32312007-05-15 10:39:49 +0100351static struct resource i2c_power_resources[] = {
352 {
353 .start = 0x40f00180,
354 .end = 0x40f001a3,
355 .flags = IORESOURCE_MEM,
356 }, {
357 .start = IRQ_PWRI2C,
358 .end = IRQ_PWRI2C,
359 .flags = IORESOURCE_IRQ,
360 },
361};
362
Russell King00dc4f92007-08-20 10:09:18 +0100363struct platform_device pxa27x_device_i2c_power = {
Russell King34f32312007-05-15 10:39:49 +0100364 .name = "pxa2xx-i2c",
365 .id = 1,
366 .resource = i2c_power_resources,
367 .num_resources = ARRAY_SIZE(i2c_power_resources),
368};
369
Mike Rapoportb7a36702008-01-27 18:14:50 +0100370void __init pxa_set_i2c_power_info(struct i2c_pxa_platform_data *info)
371{
372 pxa27x_device_i2c_power.dev.platform_data = info;
373}
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375static struct platform_device *devices[] __initdata = {
Eric Miaoe09d02e2007-07-17 10:45:58 +0100376 &pxa_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100377 &pxa_device_ffuart,
378 &pxa_device_btuart,
379 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100380 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100381 &pxa_device_rtc,
382 &pxa27x_device_i2c_power,
eric miaod8e0db12007-12-10 17:54:36 +0800383 &pxa27x_device_ssp1,
384 &pxa27x_device_ssp2,
385 &pxa27x_device_ssp3,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386};
387
eric miaoc01655042008-01-28 23:00:02 +0000388static struct sys_device pxa27x_sysdev[] = {
389 {
eric miaoc01655042008-01-28 23:00:02 +0000390 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000391 }, {
392 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000393 },
394};
395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396static int __init pxa27x_init(void)
397{
eric miaoc01655042008-01-28 23:00:02 +0000398 int i, ret = 0;
399
Russell Kinge176bb02007-05-15 11:16:10 +0100400 if (cpu_is_pxa27x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100401 clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
402
Eric Miaof53f0662007-06-22 05:40:17 +0100403 if ((ret = pxa_init_dma(32)))
404 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800405
Eric Miao711be5c2007-07-18 11:38:45 +0100406 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800407
eric miaoc01655042008-01-28 23:00:02 +0000408 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
409 ret = sysdev_register(&pxa27x_sysdev[i]);
410 if (ret)
411 pr_err("failed to register sysdev[%d]\n", i);
412 }
413
Russell Kinge176bb02007-05-15 11:16:10 +0100414 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
415 }
eric miaoc01655042008-01-28 23:00:02 +0000416
Russell Kinge176bb02007-05-15 11:16:10 +0100417 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420subsys_initcall(pxa27x_init);