blob: 5fc437021ac786da95132e08b307fc6fd498e041 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050032#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030033#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030034
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053035#include <linux/phy/phy.h>
36
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050037#define DWC3_MSG_MAX 500
38
Felipe Balbi72246da2011-08-19 18:10:58 +030039/* Global constants */
Baolin Wangbb014732016-10-14 17:11:33 +080040#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
Felipe Balbi04c03d12015-12-02 10:06:45 -060041#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030042#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030043#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030044#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030045
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060046#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi5da93472012-12-07 21:42:03 +020047#define DWC3_EVENT_SIZE 4 /* bytes */
48#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
49#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030050#define DWC3_EVENT_TYPE_MASK 0xfe
51
52#define DWC3_EVENT_TYPE_DEV 0
53#define DWC3_EVENT_TYPE_CARKIT 3
54#define DWC3_EVENT_TYPE_I2C 4
55
56#define DWC3_DEVICE_EVENT_DISCONNECT 0
57#define DWC3_DEVICE_EVENT_RESET 1
58#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
59#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
60#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080061#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030062#define DWC3_DEVICE_EVENT_EOPF 6
63#define DWC3_DEVICE_EVENT_SOF 7
64#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
65#define DWC3_DEVICE_EVENT_CMD_CMPL 10
66#define DWC3_DEVICE_EVENT_OVERFLOW 11
67
68#define DWC3_GEVNTCOUNT_MASK 0xfffc
69#define DWC3_GSNPSID_MASK 0xffff0000
70#define DWC3_GSNPSREV_MASK 0xffff
71
Ido Shayevitz51249dc2012-04-24 14:18:39 +030072/* DWC3 registers memory space boundries */
73#define DWC3_XHCI_REGS_START 0x0
74#define DWC3_XHCI_REGS_END 0x7fff
75#define DWC3_GLOBALS_REGS_START 0xc100
76#define DWC3_GLOBALS_REGS_END 0xc6ff
77#define DWC3_DEVICE_REGS_START 0xc700
78#define DWC3_DEVICE_REGS_END 0xcbff
79#define DWC3_OTG_REGS_START 0xcc00
80#define DWC3_OTG_REGS_END 0xccff
81
Felipe Balbi72246da2011-08-19 18:10:58 +030082/* Global Registers */
83#define DWC3_GSBUSCFG0 0xc100
84#define DWC3_GSBUSCFG1 0xc104
85#define DWC3_GTXTHRCFG 0xc108
86#define DWC3_GRXTHRCFG 0xc10c
87#define DWC3_GCTL 0xc110
88#define DWC3_GEVTEN 0xc114
89#define DWC3_GSTS 0xc118
William Wu475c8be2016-05-13 18:13:46 +080090#define DWC3_GUCTL1 0xc11c
Felipe Balbi72246da2011-08-19 18:10:58 +030091#define DWC3_GSNPSID 0xc120
92#define DWC3_GGPIO 0xc124
93#define DWC3_GUID 0xc128
94#define DWC3_GUCTL 0xc12c
95#define DWC3_GBUSERRADDR0 0xc130
96#define DWC3_GBUSERRADDR1 0xc134
97#define DWC3_GPRTBIMAP0 0xc138
98#define DWC3_GPRTBIMAP1 0xc13c
99#define DWC3_GHWPARAMS0 0xc140
100#define DWC3_GHWPARAMS1 0xc144
101#define DWC3_GHWPARAMS2 0xc148
102#define DWC3_GHWPARAMS3 0xc14c
103#define DWC3_GHWPARAMS4 0xc150
104#define DWC3_GHWPARAMS5 0xc154
105#define DWC3_GHWPARAMS6 0xc158
106#define DWC3_GHWPARAMS7 0xc15c
107#define DWC3_GDBGFIFOSPACE 0xc160
108#define DWC3_GDBGLTSSM 0xc164
109#define DWC3_GPRTBIMAP_HS0 0xc180
110#define DWC3_GPRTBIMAP_HS1 0xc184
111#define DWC3_GPRTBIMAP_FS0 0xc188
112#define DWC3_GPRTBIMAP_FS1 0xc18c
John Youn06281d42016-08-22 15:39:13 -0700113#define DWC3_GUCTL2 0xc19c
Felipe Balbi72246da2011-08-19 18:10:58 +0300114
John Youn690fb372015-09-04 19:15:10 -0700115#define DWC3_VER_NUMBER 0xc1a0
116#define DWC3_VER_TYPE 0xc1a4
117
Felipe Balbi72246da2011-08-19 18:10:58 +0300118#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
119#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
120
121#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
122
123#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
124
125#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
126#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
127
128#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
129#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
130#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
131#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
132
133#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530134#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300135
136/* Device Registers */
137#define DWC3_DCFG 0xc700
138#define DWC3_DCTL 0xc704
139#define DWC3_DEVTEN 0xc708
140#define DWC3_DSTS 0xc70c
141#define DWC3_DGCMDPAR 0xc710
142#define DWC3_DGCMD 0xc714
143#define DWC3_DALEPENA 0xc720
Felipe Balbi2eb88012016-04-12 16:53:39 +0300144
145#define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
146#define DWC3_DEPCMDPAR2 0x00
147#define DWC3_DEPCMDPAR1 0x04
148#define DWC3_DEPCMDPAR0 0x08
149#define DWC3_DEPCMD 0x0c
Felipe Balbi72246da2011-08-19 18:10:58 +0300150
151/* OTG Registers */
152#define DWC3_OCFG 0xcc00
153#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530154#define DWC3_OEVT 0xcc08
155#define DWC3_OEVTEN 0xcc0C
156#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300157
158/* Bit fields */
159
Felipe Balbicf6d8672016-04-14 15:03:39 +0300160/* Global Debug Queue/FIFO Space Available Register */
161#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
162#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
163#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
164
165#define DWC3_TXFIFOQ 1
166#define DWC3_RXFIFOQ 3
167#define DWC3_TXREQQ 5
168#define DWC3_RXREQQ 7
169#define DWC3_RXINFOQ 9
170#define DWC3_DESCFETCHQ 13
171#define DWC3_EVENTQ 15
172
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300173/* Global RX Threshold Configuration Register */
174#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
175#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
176#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
177
Felipe Balbi72246da2011-08-19 18:10:58 +0300178/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800179#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300180#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800181#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300182#define DWC3_GCTL_CLK_BUS (0)
183#define DWC3_GCTL_CLK_PIPE (1)
184#define DWC3_GCTL_CLK_PIPEHALF (2)
185#define DWC3_GCTL_CLK_MASK (3)
186
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300187#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800188#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300189#define DWC3_GCTL_PRTCAP_HOST 1
190#define DWC3_GCTL_PRTCAP_DEVICE 2
191#define DWC3_GCTL_PRTCAP_OTG 3
192
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800193#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600194#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800195#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
196#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
197#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Huang Rui9a5b2f32014-10-28 19:54:27 +0800198#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800199#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
200#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300201
John Youn0bb39ca2016-10-12 18:00:55 -0700202/* Global User Control 1 Register */
203#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW (1 << 24)
204
Felipe Balbi72246da2011-08-19 18:10:58 +0300205/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800206#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
William Wu16199f32016-08-16 22:44:37 +0800207#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800208#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Heikki Krogerusf699b942015-05-13 15:26:44 +0300209#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
John Younec791d12015-10-02 20:30:57 -0700210#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
William Wu32f2ed82016-08-16 22:44:38 +0800211#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
212#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
213#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
214#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
215#define USBTRDTIM_UTMI_8_BIT 9
216#define USBTRDTIM_UTMI_16_BIT 5
217#define UTMI_PHYIF_16_BIT 1
218#define UTMI_PHYIF_8_BIT 0
Felipe Balbi72246da2011-08-19 18:10:58 +0300219
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300220/* Global USB2 PHY Vendor Control Register */
221#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
222#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
223#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
224#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
225#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
226#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
227
Felipe Balbi72246da2011-08-19 18:10:58 +0300228/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800229#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
Huang Ruib5a65c42014-10-28 19:54:28 +0800230#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530231#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
Huang Ruidf31f5b2014-10-28 19:54:29 +0800232#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800233#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
234#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
235#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Huang Rui41c06ff2014-10-28 19:54:31 +0800236#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800237#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Huang Ruifb67afc2014-10-28 19:54:32 +0800238#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
Huang Rui14f4ac52014-10-28 19:54:33 +0800239#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800240#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
241#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi457e84b2012-01-18 18:04:09 +0200243/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800244#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
245#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200246
Felipe Balbi68d6a012013-06-12 21:09:26 +0300247/* Global Event Size Registers */
248#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
249#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
250
Felipe Balbi4e994722016-05-13 14:09:59 +0300251/* Global HWPARAMS0 Register */
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700252#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
253#define DWC3_GHWPARAMS0_MODE_GADGET 0
254#define DWC3_GHWPARAMS0_MODE_HOST 1
255#define DWC3_GHWPARAMS0_MODE_DRD 2
Felipe Balbi4e994722016-05-13 14:09:59 +0300256#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
257#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
258#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
259#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
260#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
261
Felipe Balbiaabb7072011-09-30 10:58:50 +0300262/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800263#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300264#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
265#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800266#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
267#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
268#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
269
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700270/* Global HWPARAMS3 Register */
271#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
272#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800273#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
274#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700275#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
276#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
277#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
278#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
279#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
280#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
281#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
282#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
283
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800284/* Global HWPARAMS4 Register */
285#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
286#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300287
Huang Rui946bd572014-10-28 19:54:23 +0800288/* Global HWPARAMS6 Register */
289#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
290
Felipe Balbi4e994722016-05-13 14:09:59 +0300291/* Global HWPARAMS7 Register */
292#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
293#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
294
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530295/* Global Frame Length Adjustment Register */
296#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
297#define DWC3_GFLADJ_30MHZ_MASK 0x3f
298
John Youn06281d42016-08-22 15:39:13 -0700299/* Global User Control Register 2 */
300#define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
301
Felipe Balbi72246da2011-08-19 18:10:58 +0300302/* Device Configuration Register */
303#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
304#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
305
306#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800307#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300308#define DWC3_DCFG_SUPERSPEED (4 << 0)
309#define DWC3_DCFG_HIGHSPEED (0 << 0)
310#define DWC3_DCFG_FULLSPEED2 (1 << 0)
311#define DWC3_DCFG_LOWSPEED (2 << 0)
312#define DWC3_DCFG_FULLSPEED1 (3 << 0)
313
Felipe Balbi676e3492016-04-26 10:49:07 +0300314#define DWC3_DCFG_NUMP_SHIFT 17
Dan Carpenter97398612016-05-03 10:49:00 +0300315#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
Felipe Balbi676e3492016-04-26 10:49:07 +0300316#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800317#define DWC3_DCFG_LPM_CAP (1 << 22)
318
Felipe Balbi72246da2011-08-19 18:10:58 +0300319/* Device Control Register */
320#define DWC3_DCTL_RUN_STOP (1 << 31)
321#define DWC3_DCTL_CSFTRST (1 << 30)
322#define DWC3_DCTL_LSFTRST (1 << 29)
323
324#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530325#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
327#define DWC3_DCTL_APPL1RES (1 << 23)
328
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800329/* These apply for core versions 1.87a and earlier */
330#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
331#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
332#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
333#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
334#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
335#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
336#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200337
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800338/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800339#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
340#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200341
Huang Rui80caf7d2014-10-28 19:54:26 +0800342#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
343#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
344#define DWC3_DCTL_CRS (1 << 17)
345#define DWC3_DCTL_CSS (1 << 16)
346
347#define DWC3_DCTL_INITU2ENA (1 << 12)
348#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
349#define DWC3_DCTL_INITU1ENA (1 << 10)
350#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
351#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300352
353#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
354#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
355
356#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
357#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
358#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
359#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
360#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
361#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
362#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
363
364/* Device Event Enable Register */
365#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
366#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
367#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
368#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
369#define DWC3_DEVTEN_SOFEN (1 << 7)
370#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800371#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300372#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
373#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
374#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
375#define DWC3_DEVTEN_USBRSTEN (1 << 1)
376#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
377
378/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800379#define DWC3_DSTS_DCNRD (1 << 29)
380
381/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300382#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800383
384/* These apply for core versions 1.94a and later */
385#define DWC3_DSTS_RSS (1 << 25)
386#define DWC3_DSTS_SSS (1 << 24)
387
Felipe Balbi72246da2011-08-19 18:10:58 +0300388#define DWC3_DSTS_COREIDLE (1 << 23)
389#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
390
391#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
392#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
393
394#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
395
Pratyush Anandd05b8182012-05-21 14:51:30 +0530396#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300397#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
398
399#define DWC3_DSTS_CONNECTSPD (7 << 0)
400
John Youn1f38f882016-02-05 17:08:31 -0800401#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300402#define DWC3_DSTS_SUPERSPEED (4 << 0)
403#define DWC3_DSTS_HIGHSPEED (0 << 0)
404#define DWC3_DSTS_FULLSPEED2 (1 << 0)
405#define DWC3_DSTS_LOWSPEED (2 << 0)
406#define DWC3_DSTS_FULLSPEED1 (3 << 0)
407
408/* Device Generic Command Register */
409#define DWC3_DGCMD_SET_LMP 0x01
410#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
411#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800412
413/* These apply for core versions 1.94a and later */
414#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
415#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
416
Felipe Balbi72246da2011-08-19 18:10:58 +0300417#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
418#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
419#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
420#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
421
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530422#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Felipe Balbib09bb642012-04-24 16:19:11 +0300423#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800424#define DWC3_DGCMD_CMDIOC (1 << 8)
425
426/* Device Generic Command Parameter Register */
427#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
428#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
429#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
430#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
431#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
432#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300433
Felipe Balbi72246da2011-08-19 18:10:58 +0300434/* Device Endpoint Command Register */
435#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800436#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600437#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530438#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Felipe Balbi72246da2011-08-19 18:10:58 +0300439#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
John Youn50c763f2016-05-31 17:49:56 -0700440#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
Felipe Balbi72246da2011-08-19 18:10:58 +0300441#define DWC3_DEPCMD_CMDACT (1 << 10)
442#define DWC3_DEPCMD_CMDIOC (1 << 8)
443
444#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
445#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
446#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
447#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
448#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
449#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800450/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300451#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800452/* This applies for core versions 1.94a and later */
453#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300454#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
455#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
456
Felipe Balbi59999142016-09-22 12:25:28 +0300457#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
458
Felipe Balbi72246da2011-08-19 18:10:58 +0300459/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
460#define DWC3_DALEPENA_EP(n) (1 << n)
461
462#define DWC3_DEPCMD_TYPE_CONTROL 0
463#define DWC3_DEPCMD_TYPE_ISOC 1
464#define DWC3_DEPCMD_TYPE_BULK 2
465#define DWC3_DEPCMD_TYPE_INTR 3
466
467/* Structures */
468
Felipe Balbif6bafc62012-02-06 11:04:53 +0200469struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300470
471/**
472 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 * @buf: _THE_ buffer
474 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300475 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300476 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300477 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300478 * @dma: dma_addr_t
479 * @dwc: pointer to DWC controller
480 */
481struct dwc3_event_buffer {
482 void *buf;
483 unsigned length;
484 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300485 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300486 unsigned int flags;
487
488#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300489
490 dma_addr_t dma;
491
492 struct dwc3 *dwc;
493};
494
495#define DWC3_EP_FLAG_STALLED (1 << 0)
496#define DWC3_EP_FLAG_WEDGED (1 << 1)
497
498#define DWC3_EP_DIRECTION_TX true
499#define DWC3_EP_DIRECTION_RX false
500
Felipe Balbi84950362016-03-10 14:40:31 +0200501#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300502
503/**
504 * struct dwc3_ep - device side endpoint representation
505 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200506 * @pending_list: list of pending requests for this endpoint
507 * @started_list: list of started requests on this endpoint
Felipe Balbi74674cb2016-04-13 16:44:39 +0300508 * @lock: spinlock for endpoint request queue traversal
Felipe Balbi2eb88012016-04-12 16:53:39 +0300509 * @regs: pointer to first endpoint register
Felipe Balbi72246da2011-08-19 18:10:58 +0300510 * @trb_pool: array of transaction buffers
511 * @trb_pool_dma: dma address of @trb_pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300512 * @trb_enqueue: enqueue 'pointer' into TRB array
513 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300514 * @desc: usb_endpoint_descriptor pointer
515 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300516 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300517 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 * @number: endpoint number (1 - 15)
519 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300520 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800521 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi68d34c82016-05-30 13:34:58 +0300522 * @allocated_requests: number of requests allocated
523 * @queued_requests: number of requests queued for transfer
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 * @name: a human readable name e.g. ep1out-bulk
525 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300526 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300527 */
528struct dwc3_ep {
529 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200530 struct list_head pending_list;
531 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300532
Felipe Balbi74674cb2016-04-13 16:44:39 +0300533 spinlock_t lock;
Felipe Balbi2eb88012016-04-12 16:53:39 +0300534 void __iomem *regs;
535
Felipe Balbif6bafc62012-02-06 11:04:53 +0200536 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300537 dma_addr_t trb_pool_dma;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200538 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300539 struct dwc3 *dwc;
540
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300541 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300542 unsigned flags;
543#define DWC3_EP_ENABLED (1 << 0)
544#define DWC3_EP_STALL (1 << 1)
545#define DWC3_EP_WEDGE (1 << 2)
546#define DWC3_EP_BUSY (1 << 4)
547#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530548#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300549
Felipe Balbi984f66a2011-08-27 22:26:00 +0300550 /* This last one is specific to EP0 */
551#define DWC3_EP0_DIR_IN (1 << 31)
552
Felipe Balbic28f8252016-04-05 12:42:15 +0300553 /*
554 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
555 * use a u8 type here. If anybody decides to increase number of TRBs to
556 * anything larger than 256 - I can't see why people would want to do
557 * this though - then this type needs to be changed.
558 *
559 * By using u8 types we ensure that our % operator when incrementing
560 * enqueue and dequeue get optimized away by the compiler.
561 */
562 u8 trb_enqueue;
563 u8 trb_dequeue;
564
Felipe Balbi72246da2011-08-19 18:10:58 +0300565 u8 number;
566 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300567 u8 resource_index;
Felipe Balbi68d34c82016-05-30 13:34:58 +0300568 u32 allocated_requests;
569 u32 queued_requests;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570 u32 interval;
571
572 char name[20];
573
574 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300575 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300576};
577
578enum dwc3_phy {
579 DWC3_PHY_UNKNOWN = 0,
580 DWC3_PHY_USB3,
581 DWC3_PHY_USB2,
582};
583
Felipe Balbib53c7722011-08-30 15:50:40 +0300584enum dwc3_ep0_next {
585 DWC3_EP0_UNKNOWN = 0,
586 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300587 DWC3_EP0_NRDY_DATA,
588 DWC3_EP0_NRDY_STATUS,
589};
590
Felipe Balbi72246da2011-08-19 18:10:58 +0300591enum dwc3_ep0_state {
592 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300593 EP0_SETUP_PHASE,
594 EP0_DATA_PHASE,
595 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300596};
597
598enum dwc3_link_state {
599 /* In SuperSpeed */
600 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
601 DWC3_LINK_STATE_U1 = 0x01,
602 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
603 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
604 DWC3_LINK_STATE_SS_DIS = 0x04,
605 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
606 DWC3_LINK_STATE_SS_INACT = 0x06,
607 DWC3_LINK_STATE_POLL = 0x07,
608 DWC3_LINK_STATE_RECOV = 0x08,
609 DWC3_LINK_STATE_HRESET = 0x09,
610 DWC3_LINK_STATE_CMPLY = 0x0a,
611 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800612 DWC3_LINK_STATE_RESET = 0x0e,
613 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 DWC3_LINK_STATE_MASK = 0x0f,
615};
616
Felipe Balbif6bafc62012-02-06 11:04:53 +0200617/* TRB Length, PCM and Status */
618#define DWC3_TRB_SIZE_MASK (0x00ffffff)
619#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
620#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530621#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300622
Felipe Balbif6bafc62012-02-06 11:04:53 +0200623#define DWC3_TRBSTS_OK 0
624#define DWC3_TRBSTS_MISSED_ISOC 1
625#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800626#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300627
Felipe Balbif6bafc62012-02-06 11:04:53 +0200628/* TRB Control */
629#define DWC3_TRB_CTRL_HWO (1 << 0)
630#define DWC3_TRB_CTRL_LST (1 << 1)
631#define DWC3_TRB_CTRL_CHN (1 << 2)
632#define DWC3_TRB_CTRL_CSP (1 << 3)
633#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
634#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
635#define DWC3_TRB_CTRL_IOC (1 << 11)
636#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
637
Felipe Balbib058f3e2016-04-14 16:05:54 +0300638#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200639#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
640#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
641#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
642#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
643#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
644#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
645#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
646#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300647
648/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200649 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 * @bpl: DW0-3
651 * @bph: DW4-7
652 * @size: DW8-B
653 * @trl: DWC-F
654 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200655struct dwc3_trb {
656 u32 bpl;
657 u32 bph;
658 u32 size;
659 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300660} __packed;
661
Felipe Balbi72246da2011-08-19 18:10:58 +0300662/**
Felipe Balbia3299492011-09-30 10:58:48 +0300663 * dwc3_hwparams - copy of HWPARAMS registers
664 * @hwparams0 - GHWPARAMS0
665 * @hwparams1 - GHWPARAMS1
666 * @hwparams2 - GHWPARAMS2
667 * @hwparams3 - GHWPARAMS3
668 * @hwparams4 - GHWPARAMS4
669 * @hwparams5 - GHWPARAMS5
670 * @hwparams6 - GHWPARAMS6
671 * @hwparams7 - GHWPARAMS7
672 * @hwparams8 - GHWPARAMS8
673 */
674struct dwc3_hwparams {
675 u32 hwparams0;
676 u32 hwparams1;
677 u32 hwparams2;
678 u32 hwparams3;
679 u32 hwparams4;
680 u32 hwparams5;
681 u32 hwparams6;
682 u32 hwparams7;
683 u32 hwparams8;
684};
685
Felipe Balbi0949e992011-10-12 10:44:56 +0300686/* HWPARAMS0 */
687#define DWC3_MODE(n) ((n) & 0x7)
688
Felipe Balbi457e84b2012-01-18 18:04:09 +0200689#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
690
Felipe Balbi0949e992011-10-12 10:44:56 +0300691/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200692#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
693
Felipe Balbi789451f62011-05-05 15:53:10 +0300694/* HWPARAMS3 */
695#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
696#define DWC3_NUM_EPS_MASK (0x3f << 12)
697#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
698 (DWC3_NUM_EPS_MASK)) >> 12)
699#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
700 (DWC3_NUM_IN_EPS_MASK)) >> 18)
701
Felipe Balbi457e84b2012-01-18 18:04:09 +0200702/* HWPARAMS7 */
703#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300704
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300705/**
706 * struct dwc3_request - representation of a transfer request
707 * @request: struct usb_request to be transferred
708 * @list: a list_head used for request queueing
709 * @dep: struct dwc3_ep owning this request
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300710 * @sg: pointer to first incomplete sg
711 * @num_pending_sgs: counter to pending sgs
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300712 * @epnum: endpoint number to which this request refers
713 * @trb: pointer to struct dwc3_trb
714 * @trb_dma: DMA address of @trb
715 * @direction: IN or OUT direction flag
716 * @mapped: true when request has been dma-mapped
717 * @queued: true when request has been queued to HW
718 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100719struct dwc3_request {
720 struct usb_request request;
721 struct list_head list;
722 struct dwc3_ep *dep;
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300723 struct scatterlist *sg;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100724
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300725 unsigned num_pending_sgs;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100726 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200727 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100728 dma_addr_t trb_dma;
729
730 unsigned direction:1;
731 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200732 unsigned started:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100733};
734
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800735/*
736 * struct dwc3_scratchpad_array - hibernation scratchpad array
737 * (format defined by hw)
738 */
739struct dwc3_scratchpad_array {
740 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
741};
742
Felipe Balbia3299492011-09-30 10:58:48 +0300743/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300744 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300745 * @ctrl_req: usb control request which is used for ep0
746 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300747 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi04c03d12015-12-02 10:06:45 -0600748 * @zlp_buf: used when request->zero is set
Felipe Balbi91db07d2011-08-27 01:40:52 +0300749 * @setup_buf: used while precessing STD USB requests
750 * @ctrl_req_addr: dma address of ctrl_req
751 * @ep0_trb: dma address of ep0_trb
752 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300753 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600754 * @scratch_addr: dma address of scratchbuf
Baolin Wangbb014732016-10-14 17:11:33 +0800755 * @ep0_in_setup: one control transfer is completed and enter setup phase
Felipe Balbi72246da2011-08-19 18:10:58 +0300756 * @lock: for synchronizing
757 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300758 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300759 * @event_buffer_list: a list of event buffers
760 * @gadget: device side representation of the peripheral controller
761 * @gadget_driver: pointer to the gadget driver
762 * @regs: base address for our registers
763 * @regs_size: address space size
Felipe Balbibcdb3272016-05-16 10:42:23 +0300764 * @fladj: frame length adjustment
Felipe Balbi3f308d12016-05-16 14:17:06 +0300765 * @irq_gadget: peripheral controller's IRQ number
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600766 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300767 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300768 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300769 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500770 * @dr_mode: requested mode of operation
William Wu32f2ed82016-08-16 22:44:38 +0800771 * @hsphy_mode: UTMI phy mode, one of following:
772 * - USBPHY_INTERFACE_MODE_UTMI
773 * - USBPHY_INTERFACE_MODE_UTMIW
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300774 * @usb2_phy: pointer to USB2 PHY
775 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530776 * @usb2_generic_phy: pointer to USB2 PHY
777 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300778 * @ulpi: pointer to ulpi interface
Felipe Balbi7415f172012-04-30 14:56:33 +0300779 * @dcfg: saved contents of DCFG register
780 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300781 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300782 * @u2sel: parameter from Set SEL request.
783 * @u2pel: parameter from Set SEL request.
784 * @u1sel: parameter from Set SEL request.
785 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300786 * @num_out_eps: number of out endpoints
787 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300788 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 * @ep0state: state of endpoint zero
790 * @link_state: link state
791 * @speed: device speed (super, high, full, low)
Felipe Balbia3299492011-09-30 10:58:48 +0300792 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300793 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600794 * @regset: debugfs pointer to regdump file
795 * @test_mode: true when we're entering a USB test mode
796 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800797 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800798 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300799 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbifc8bb912016-05-16 13:14:48 +0300800 * @connected: true when we're connected to a host, false otherwise
Felipe Balbif2b685d2013-12-19 12:12:37 -0600801 * @delayed_status: true when gadget driver asks for delayed status
802 * @ep0_bounced: true when we used bounce buffer
803 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600804 * @has_hibernation: true when dwc3 was configured with Hibernation
Huang Rui80caf7d2014-10-28 19:54:26 +0800805 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
806 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800807 * @is_utmi_l1_suspend: the core asserts output signal
808 * 0 - utmi_sleep_n
809 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800810 * @is_fpga: true when we are using the FPGA board
Felipe Balbifc8bb912016-05-16 13:14:48 +0300811 * @pending_events: true when we have pending IRQs to be handled
Felipe Balbif2b685d2013-12-19 12:12:37 -0600812 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600813 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
814 * @start_config_issued: true when StartConfig command has been issued
815 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100816 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800817 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800818 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800819 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800820 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800821 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800822 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800823 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800824 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800825 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800826 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700827 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
828 * disabling the suspend signal to the PHY.
William Wu16199f32016-08-16 22:44:37 +0800829 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
830 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
831 * provide a free-running PHY clock.
William Wu00fe0812016-08-16 22:44:39 +0800832 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
833 * change quirk.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800834 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
835 * @tx_de_emphasis: Tx de-emphasis value
836 * 0 - -6dB de-emphasis
837 * 1 - -3.5dB de-emphasis
838 * 2 - No de-emphasis
839 * 3 - Reserved
Felipe Balbi72246da2011-08-19 18:10:58 +0300840 */
841struct dwc3 {
842 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200843 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300844 void *ep0_bounce;
Felipe Balbi04c03d12015-12-02 10:06:45 -0600845 void *zlp_buf;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600846 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300847 u8 *setup_buf;
848 dma_addr_t ctrl_req_addr;
849 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300850 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600851 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100852 struct dwc3_request ep0_usb_req;
Baolin Wangbb014732016-10-14 17:11:33 +0800853 struct completion ep0_in_setup;
Felipe Balbi789451f62011-05-05 15:53:10 +0300854
Felipe Balbi72246da2011-08-19 18:10:58 +0300855 /* device lock */
856 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300857
Felipe Balbi72246da2011-08-19 18:10:58 +0300858 struct device *dev;
859
Felipe Balbid07e8812011-10-12 14:08:26 +0300860 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300861 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300862
Felipe Balbi696c8b12016-03-30 09:37:03 +0300863 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300864 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
865
866 struct usb_gadget gadget;
867 struct usb_gadget_driver *gadget_driver;
868
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300869 struct usb_phy *usb2_phy;
870 struct usb_phy *usb3_phy;
871
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530872 struct phy *usb2_generic_phy;
873 struct phy *usb3_generic_phy;
874
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300875 struct ulpi *ulpi;
876
Felipe Balbi72246da2011-08-19 18:10:58 +0300877 void __iomem *regs;
878 size_t regs_size;
879
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500880 enum usb_dr_mode dr_mode;
William Wu32f2ed82016-08-16 22:44:38 +0800881 enum usb_phy_interface hsphy_mode;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500882
Felipe Balbibcdb3272016-05-16 10:42:23 +0300883 u32 fladj;
Felipe Balbi3f308d12016-05-16 14:17:06 +0300884 u32 irq_gadget;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600885 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +0300886 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300887 u32 maximum_speed;
John Youn690fb372015-09-04 19:15:10 -0700888
889 /*
890 * All 3.1 IP version constants are greater than the 3.0 IP
891 * version constants. This works for most version checks in
892 * dwc3. However, in the future, this may not apply as
893 * features may be developed on newer versions of the 3.0 IP
894 * that are not in the 3.1 IP.
895 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300896 u32 revision;
897
898#define DWC3_REVISION_173A 0x5533173a
899#define DWC3_REVISION_175A 0x5533175a
900#define DWC3_REVISION_180A 0x5533180a
901#define DWC3_REVISION_183A 0x5533183a
902#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800903#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300904#define DWC3_REVISION_188A 0x5533188a
905#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800906#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200907#define DWC3_REVISION_200A 0x5533200a
908#define DWC3_REVISION_202A 0x5533202a
909#define DWC3_REVISION_210A 0x5533210a
910#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300911#define DWC3_REVISION_230A 0x5533230a
912#define DWC3_REVISION_240A 0x5533240a
913#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600914#define DWC3_REVISION_260A 0x5533260a
915#define DWC3_REVISION_270A 0x5533270a
916#define DWC3_REVISION_280A 0x5533280a
John Youn0bb39ca2016-10-12 18:00:55 -0700917#define DWC3_REVISION_290A 0x5533290a
John Youn512e4752016-08-19 11:57:52 -0700918#define DWC3_REVISION_300A 0x5533300a
919#define DWC3_REVISION_310A 0x5533310a
Felipe Balbi72246da2011-08-19 18:10:58 +0300920
John Youn690fb372015-09-04 19:15:10 -0700921/*
922 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
923 * just so dwc31 revisions are always larger than dwc3.
924 */
925#define DWC3_REVISION_IS_DWC31 0x80000000
John Youne77c5612016-05-20 16:34:23 -0700926#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
John Youn690fb372015-09-04 19:15:10 -0700927
Felipe Balbib53c7722011-08-30 15:50:40 +0300928 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300929 enum dwc3_ep0_state ep0state;
930 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300931
Felipe Balbic12a0d82012-04-25 10:45:05 +0300932 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300933 u16 u2sel;
934 u16 u2pel;
935 u8 u1sel;
936 u8 u1pel;
937
Felipe Balbi72246da2011-08-19 18:10:58 +0300938 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300939
Felipe Balbi789451f62011-05-05 15:53:10 +0300940 u8 num_out_eps;
941 u8 num_in_eps;
942
Felipe Balbia3299492011-09-30 10:58:48 +0300943 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300944 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200945 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200946
947 u8 test_mode;
948 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800949 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800950 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600951
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300952 const char *hsphy_interface;
953
Felipe Balbifc8bb912016-05-16 13:14:48 +0300954 unsigned connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600955 unsigned delayed_status:1;
956 unsigned ep0_bounced:1;
957 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600958 unsigned has_hibernation:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800959 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +0800960 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +0800961 unsigned is_fpga:1;
Felipe Balbifc8bb912016-05-16 13:14:48 +0300962 unsigned pending_events:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600963 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600964 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600965 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100966 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +0800967
968 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800969 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +0800970 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800971 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800972 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +0800973 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +0800974 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +0800975 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +0800976 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +0800977 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -0700978 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530979 unsigned dis_rxdet_inp3_quirk:1;
William Wu16199f32016-08-16 22:44:37 +0800980 unsigned dis_u2_freeclk_exists_quirk:1;
William Wu00fe0812016-08-16 22:44:39 +0800981 unsigned dis_del_phy_power_chg_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800982
983 unsigned tx_de_emphasis_quirk:1;
984 unsigned tx_de_emphasis:2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300985};
986
987/* -------------------------------------------------------------------------- */
988
Felipe Balbi72246da2011-08-19 18:10:58 +0300989/* -------------------------------------------------------------------------- */
990
991struct dwc3_event_type {
992 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +0800993 u32 type:7;
994 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +0300995} __packed;
996
997#define DWC3_DEPEVT_XFERCOMPLETE 0x01
998#define DWC3_DEPEVT_XFERINPROGRESS 0x02
999#define DWC3_DEPEVT_XFERNOTREADY 0x03
1000#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1001#define DWC3_DEPEVT_STREAMEVT 0x06
1002#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1003
1004/**
1005 * struct dwc3_event_depvt - Device Endpoint Events
1006 * @one_bit: indicates this is an endpoint event (not used)
1007 * @endpoint_number: number of the endpoint
1008 * @endpoint_event: The event we have:
1009 * 0x00 - Reserved
1010 * 0x01 - XferComplete
1011 * 0x02 - XferInProgress
1012 * 0x03 - XferNotReady
1013 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1014 * 0x05 - Reserved
1015 * 0x06 - StreamEvt
1016 * 0x07 - EPCmdCmplt
1017 * @reserved11_10: Reserved, don't use.
1018 * @status: Indicates the status of the event. Refer to databook for
1019 * more information.
1020 * @parameters: Parameters of the current event. Refer to databook for
1021 * more information.
1022 */
1023struct dwc3_event_depevt {
1024 u32 one_bit:1;
1025 u32 endpoint_number:5;
1026 u32 endpoint_event:4;
1027 u32 reserved11_10:2;
1028 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001029
1030/* Within XferNotReady */
1031#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
1032
1033/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -08001034#define DEPEVT_STATUS_BUSERR (1 << 0)
1035#define DEPEVT_STATUS_SHORT (1 << 1)
1036#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +03001037#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001038
Felipe Balbi879631a2011-09-30 10:58:47 +03001039/* Stream event only */
1040#define DEPEVT_STREAMEVT_FOUND 1
1041#define DEPEVT_STREAMEVT_NOTFOUND 2
1042
Felipe Balbidc137f02011-08-27 22:04:32 +03001043/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +03001044#define DEPEVT_STATUS_CONTROL_DATA 1
1045#define DEPEVT_STATUS_CONTROL_STATUS 2
Felipe Balbi45a2af22016-09-26 12:54:04 +03001046#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001047
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +00001048/* In response to Start Transfer */
1049#define DEPEVT_TRANSFER_NO_RESOURCE 1
1050#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1051
Felipe Balbi72246da2011-08-19 18:10:58 +03001052 u32 parameters:16;
1053} __packed;
1054
1055/**
1056 * struct dwc3_event_devt - Device Events
1057 * @one_bit: indicates this is a non-endpoint event (not used)
1058 * @device_event: indicates it's a device event. Should read as 0x00
1059 * @type: indicates the type of device event.
1060 * 0 - DisconnEvt
1061 * 1 - USBRst
1062 * 2 - ConnectDone
1063 * 3 - ULStChng
1064 * 4 - WkUpEvt
1065 * 5 - Reserved
1066 * 6 - EOPF
1067 * 7 - SOF
1068 * 8 - Reserved
1069 * 9 - ErrticErr
1070 * 10 - CmdCmplt
1071 * 11 - EvntOverflow
1072 * 12 - VndrDevTstRcved
1073 * @reserved15_12: Reserved, not used
1074 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001075 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001076 */
1077struct dwc3_event_devt {
1078 u32 one_bit:1;
1079 u32 device_event:7;
1080 u32 type:4;
1081 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001082 u32 event_info:9;
1083 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001084} __packed;
1085
1086/**
1087 * struct dwc3_event_gevt - Other Core Events
1088 * @one_bit: indicates this is a non-endpoint event (not used)
1089 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1090 * @phy_port_number: self-explanatory
1091 * @reserved31_12: Reserved, not used.
1092 */
1093struct dwc3_event_gevt {
1094 u32 one_bit:1;
1095 u32 device_event:7;
1096 u32 phy_port_number:4;
1097 u32 reserved31_12:20;
1098} __packed;
1099
1100/**
1101 * union dwc3_event - representation of Event Buffer contents
1102 * @raw: raw 32-bit event
1103 * @type: the type of the event
1104 * @depevt: Device Endpoint Event
1105 * @devt: Device Event
1106 * @gevt: Global Event
1107 */
1108union dwc3_event {
1109 u32 raw;
1110 struct dwc3_event_type type;
1111 struct dwc3_event_depevt depevt;
1112 struct dwc3_event_devt devt;
1113 struct dwc3_event_gevt gevt;
1114};
1115
Felipe Balbi61018302014-03-04 09:23:50 -06001116/**
1117 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1118 * parameters
1119 * @param2: third parameter
1120 * @param1: second parameter
1121 * @param0: first parameter
1122 */
1123struct dwc3_gadget_ep_cmd_params {
1124 u32 param2;
1125 u32 param1;
1126 u32 param0;
1127};
1128
Felipe Balbi72246da2011-08-19 18:10:58 +03001129/*
1130 * DWC3 Features to be used as Driver Data
1131 */
1132
1133#define DWC3_HAS_PERIPHERAL BIT(0)
1134#define DWC3_HAS_XHCI BIT(1)
1135#define DWC3_HAS_OTG BIT(3)
1136
Felipe Balbid07e8812011-10-12 14:08:26 +03001137/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001138void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001139u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001140
John Younc4137a92016-02-05 17:08:18 -08001141/* check whether we are on the DWC_usb31 core */
1142static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1143{
1144 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1145}
1146
Vivek Gautam388e5c52013-01-15 16:09:21 +05301147#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001148int dwc3_host_init(struct dwc3 *dwc);
1149void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301150#else
1151static inline int dwc3_host_init(struct dwc3 *dwc)
1152{ return 0; }
1153static inline void dwc3_host_exit(struct dwc3 *dwc)
1154{ }
1155#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001156
Vivek Gautam388e5c52013-01-15 16:09:21 +05301157#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001158int dwc3_gadget_init(struct dwc3 *dwc);
1159void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001160int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1161int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1162int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001163int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1164 struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001165int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301166#else
1167static inline int dwc3_gadget_init(struct dwc3 *dwc)
1168{ return 0; }
1169static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1170{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001171static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1172{ return 0; }
1173static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1174{ return 0; }
1175static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1176 enum dwc3_link_state state)
1177{ return 0; }
1178
Felipe Balbi2cd47182016-04-12 16:42:43 +03001179static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1180 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi61018302014-03-04 09:23:50 -06001181{ return 0; }
1182static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1183 int cmd, u32 param)
1184{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301185#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001186
Felipe Balbi7415f172012-04-30 14:56:33 +03001187/* power management interface */
1188#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001189int dwc3_gadget_suspend(struct dwc3 *dwc);
1190int dwc3_gadget_resume(struct dwc3 *dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001191void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001192#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001193static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1194{
1195 return 0;
1196}
1197
1198static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1199{
1200 return 0;
1201}
Felipe Balbifc8bb912016-05-16 13:14:48 +03001202
1203static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1204{
1205}
Felipe Balbi7415f172012-04-30 14:56:33 +03001206#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1207
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001208#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1209int dwc3_ulpi_init(struct dwc3 *dwc);
1210void dwc3_ulpi_exit(struct dwc3 *dwc);
1211#else
1212static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1213{ return 0; }
1214static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1215{ }
1216#endif
1217
Felipe Balbi72246da2011-08-19 18:10:58 +03001218#endif /* __DRIVERS_USB_DWC3_CORE_H */