blob: 34ed143ab479317568ccdbc0c46fe943f85e030b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300316 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
317 struct intel_encoder *intel_encoder = &intel_dig_port->base;
318 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700319
Imre Deakbb4932c2014-04-14 20:24:33 +0300320 power_domain = intel_display_port_power_domain(intel_encoder);
321 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300322 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700323}
324
Keith Packard9b984da2011-09-19 13:54:47 -0700325static void
326intel_dp_check_edp(struct intel_dp *intel_dp)
327{
Paulo Zanoni30add222012-10-26 19:05:45 -0200328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700329 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700330
Keith Packard9b984da2011-09-19 13:54:47 -0700331 if (!is_edp(intel_dp))
332 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700333
Daniel Vetter4be73782014-01-17 14:39:48 +0100334 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700335 WARN(1, "eDP powered off while attempting aux channel communication.\n");
336 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300337 I915_READ(_pp_stat_reg(intel_dp)),
338 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700339 }
340}
341
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100342static uint32_t
343intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
344{
345 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
346 struct drm_device *dev = intel_dig_port->base.base.dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300348 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100349 uint32_t status;
350 bool done;
351
Daniel Vetteref04f002012-12-01 21:03:59 +0100352#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100353 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300354 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300355 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100356 else
357 done = wait_for_atomic(C, 10) == 0;
358 if (!done)
359 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
360 has_aux_irq);
361#undef C
362
363 return status;
364}
365
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000366static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
367{
368 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
369 struct drm_device *dev = intel_dig_port->base.base.dev;
370
371 /*
372 * The clock divider is based off the hrawclk, and would like to run at
373 * 2MHz. So, take the hrawclk value and divide by 2 and use that
374 */
375 return index ? 0 : intel_hrawclk(dev) / 2;
376}
377
378static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
379{
380 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
381 struct drm_device *dev = intel_dig_port->base.base.dev;
382
383 if (index)
384 return 0;
385
386 if (intel_dig_port->port == PORT_A) {
387 if (IS_GEN6(dev) || IS_GEN7(dev))
388 return 200; /* SNB & IVB eDP input clock at 400Mhz */
389 else
390 return 225; /* eDP input clock at 450Mhz */
391 } else {
392 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
393 }
394}
395
396static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300397{
398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
400 struct drm_i915_private *dev_priv = dev->dev_private;
401
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000402 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 if (index)
404 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000405 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300406 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
407 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100408 switch (index) {
409 case 0: return 63;
410 case 1: return 72;
411 default: return 0;
412 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000413 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100414 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300415 }
416}
417
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000418static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
419{
420 return index ? 0 : 100;
421}
422
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000423static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
424 bool has_aux_irq,
425 int send_bytes,
426 uint32_t aux_clock_divider)
427{
428 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
429 struct drm_device *dev = intel_dig_port->base.base.dev;
430 uint32_t precharge, timeout;
431
432 if (IS_GEN6(dev))
433 precharge = 3;
434 else
435 precharge = 5;
436
437 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
438 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
439 else
440 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
441
442 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000443 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000444 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000445 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000446 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000447 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000448 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
449 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000450 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000451}
452
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100454intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 uint8_t *send, int send_bytes,
456 uint8_t *recv, int recv_size)
457{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
459 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300461 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700462 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100463 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700465 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000466 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100467 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200468 bool vdd;
469
470 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100471
472 /* dp aux is extremely sensitive to irq latency, hence request the
473 * lowest possible wakeup latency and so prevent the cpu from going into
474 * deep sleep states.
475 */
476 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700477
Keith Packard9b984da2011-09-19 13:54:47 -0700478 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800479
Paulo Zanonic67a4702013-08-19 13:18:09 -0300480 intel_aux_display_runtime_get(dev_priv);
481
Jesse Barnes11bee432011-08-01 15:02:20 -0700482 /* Try to wait for any previous AUX channel activity */
483 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100484 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700485 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
486 break;
487 msleep(1);
488 }
489
490 if (try == 3) {
491 WARN(1, "dp_aux_ch not started status 0x%08x\n",
492 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100493 ret = -EBUSY;
494 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100495 }
496
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300497 /* Only 5 data registers! */
498 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
499 ret = -E2BIG;
500 goto out;
501 }
502
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000503 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000504 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
505 has_aux_irq,
506 send_bytes,
507 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000508
Chris Wilsonbc866252013-07-21 16:00:03 +0100509 /* Must try at least 3 times according to DP spec */
510 for (try = 0; try < 5; try++) {
511 /* Load the send data into the aux channel data registers */
512 for (i = 0; i < send_bytes; i += 4)
513 I915_WRITE(ch_data + i,
514 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400515
Chris Wilsonbc866252013-07-21 16:00:03 +0100516 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000517 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100518
Chris Wilsonbc866252013-07-21 16:00:03 +0100519 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400520
Chris Wilsonbc866252013-07-21 16:00:03 +0100521 /* Clear done status and any errors */
522 I915_WRITE(ch_ctl,
523 status |
524 DP_AUX_CH_CTL_DONE |
525 DP_AUX_CH_CTL_TIME_OUT_ERROR |
526 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400527
Chris Wilsonbc866252013-07-21 16:00:03 +0100528 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
529 DP_AUX_CH_CTL_RECEIVE_ERROR))
530 continue;
531 if (status & DP_AUX_CH_CTL_DONE)
532 break;
533 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100534 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 break;
536 }
537
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700539 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100540 ret = -EBUSY;
541 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 }
543
544 /* Check for timeout or receive error.
545 * Timeouts occur when the sink is not connected
546 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700548 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100549 ret = -EIO;
550 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700551 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700552
553 /* Timeouts occur when the device isn't connected, so they're
554 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700555 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800556 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100557 ret = -ETIMEDOUT;
558 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 }
560
561 /* Unload any bytes sent back from the other side */
562 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
563 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700564 if (recv_bytes > recv_size)
565 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400566
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100567 for (i = 0; i < recv_bytes; i += 4)
568 unpack_aux(I915_READ(ch_data + i),
569 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100571 ret = recv_bytes;
572out:
573 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300574 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575
Jani Nikula884f19e2014-03-14 16:51:14 +0200576 if (vdd)
577 edp_panel_vdd_off(intel_dp, false);
578
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100579 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700580}
581
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300582#define BARE_ADDRESS_SIZE 3
583#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200584static ssize_t
585intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700586{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200587 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
588 uint8_t txbuf[20], rxbuf[20];
589 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700590 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700591
Jani Nikula9d1a1032014-03-14 16:51:15 +0200592 txbuf[0] = msg->request << 4;
593 txbuf[1] = msg->address >> 8;
594 txbuf[2] = msg->address & 0xff;
595 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300596
Jani Nikula9d1a1032014-03-14 16:51:15 +0200597 switch (msg->request & ~DP_AUX_I2C_MOT) {
598 case DP_AUX_NATIVE_WRITE:
599 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300600 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200601 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200602
Jani Nikula9d1a1032014-03-14 16:51:15 +0200603 if (WARN_ON(txsize > 20))
604 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700605
Jani Nikula9d1a1032014-03-14 16:51:15 +0200606 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607
Jani Nikula9d1a1032014-03-14 16:51:15 +0200608 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
609 if (ret > 0) {
610 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700611
Jani Nikula9d1a1032014-03-14 16:51:15 +0200612 /* Return payload size. */
613 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200615 break;
616
617 case DP_AUX_NATIVE_READ:
618 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300619 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200620 rxsize = msg->size + 1;
621
622 if (WARN_ON(rxsize > 20))
623 return -E2BIG;
624
625 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
626 if (ret > 0) {
627 msg->reply = rxbuf[0] >> 4;
628 /*
629 * Assume happy day, and copy the data. The caller is
630 * expected to check msg->reply before touching it.
631 *
632 * Return payload size.
633 */
634 ret--;
635 memcpy(msg->buffer, rxbuf + 1, ret);
636 }
637 break;
638
639 default:
640 ret = -EINVAL;
641 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200643
Jani Nikula9d1a1032014-03-14 16:51:15 +0200644 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700645}
646
Jani Nikula9d1a1032014-03-14 16:51:15 +0200647static void
648intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200650 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
652 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200653 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700655
Jani Nikula33ad6622014-03-14 16:51:16 +0200656 switch (port) {
657 case PORT_A:
658 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200659 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000660 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200661 case PORT_B:
662 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200663 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200664 break;
665 case PORT_C:
666 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200667 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200668 break;
669 case PORT_D:
670 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200671 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000672 break;
673 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200674 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000675 }
676
Jani Nikula33ad6622014-03-14 16:51:16 +0200677 if (!HAS_DDI(dev))
678 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000679
Jani Nikula0b998362014-03-14 16:51:17 +0200680 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200681 intel_dp->aux.dev = dev->dev;
682 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000683
Jani Nikula0b998362014-03-14 16:51:17 +0200684 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
685 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686
Jani Nikula0b998362014-03-14 16:51:17 +0200687 ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
688 if (ret < 0) {
689 DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
690 name, ret);
691 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000692 }
David Flynn8316f332010-12-08 16:10:21 +0000693
Jani Nikula0b998362014-03-14 16:51:17 +0200694 ret = sysfs_create_link(&connector->base.kdev->kobj,
695 &intel_dp->aux.ddc.dev.kobj,
696 intel_dp->aux.ddc.dev.kobj.name);
697 if (ret < 0) {
698 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
699 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700700 }
701}
702
Imre Deak80f65de2014-02-11 17:12:49 +0200703static void
704intel_dp_connector_unregister(struct intel_connector *intel_connector)
705{
706 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
707
708 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200709 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200710 intel_connector_unregister(intel_connector);
711}
712
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200713static void
714intel_dp_set_clock(struct intel_encoder *encoder,
715 struct intel_crtc_config *pipe_config, int link_bw)
716{
717 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800718 const struct dp_link_dpll *divisor = NULL;
719 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200720
721 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800722 divisor = gen4_dpll;
723 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200724 } else if (IS_HASWELL(dev)) {
725 /* Haswell has special-purpose DP DDI clocks. */
726 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800727 divisor = pch_dpll;
728 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200729 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800730 divisor = vlv_dpll;
731 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200732 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800733
734 if (divisor && count) {
735 for (i = 0; i < count; i++) {
736 if (link_bw == divisor[i].link_bw) {
737 pipe_config->dpll = divisor[i].dpll;
738 pipe_config->clock_set = true;
739 break;
740 }
741 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200742 }
743}
744
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530745static void
746intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
747{
748 struct drm_device *dev = crtc->base.dev;
749 struct drm_i915_private *dev_priv = dev->dev_private;
750 enum transcoder transcoder = crtc->config.cpu_transcoder;
751
752 I915_WRITE(PIPE_DATA_M2(transcoder),
753 TU_SIZE(m_n->tu) | m_n->gmch_m);
754 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
755 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
756 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
757}
758
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200759bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100760intel_dp_compute_config(struct intel_encoder *encoder,
761 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700762{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100763 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100764 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100765 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100766 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300767 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700768 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300769 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700770 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200771 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700772 /* Conveniently, the link BW constants become indices with a shift...*/
773 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200774 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700775 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200776 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777
Imre Deakbc7d38a2013-05-16 14:40:36 +0300778 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100779 pipe_config->has_pch_encoder = true;
780
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200781 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700782
Jani Nikuladd06f902012-10-19 14:51:50 +0300783 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
784 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
785 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700786 if (!HAS_PCH_SPLIT(dev))
787 intel_gmch_panel_fitting(intel_crtc, pipe_config,
788 intel_connector->panel.fitting_mode);
789 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700790 intel_pch_panel_fitting(intel_crtc, pipe_config,
791 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100792 }
793
Daniel Vettercb1793c2012-06-04 18:39:21 +0200794 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200795 return false;
796
Daniel Vetter083f9562012-04-20 20:23:49 +0200797 DRM_DEBUG_KMS("DP link computation with max lane count %i "
798 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100799 max_lane_count, bws[max_clock],
800 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200801
Daniel Vetter36008362013-03-27 00:44:59 +0100802 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
803 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200804 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300805 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
806 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300807 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
808 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300809 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300810 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200811
Daniel Vetter36008362013-03-27 00:44:59 +0100812 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100813 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
814 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200815
Daniel Vetter38aecea2014-03-03 11:18:10 +0100816 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
817 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100818 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
819 link_avail = intel_dp_max_data_rate(link_clock,
820 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200821
Daniel Vetter36008362013-03-27 00:44:59 +0100822 if (mode_rate <= link_avail) {
823 goto found;
824 }
825 }
826 }
827 }
828
829 return false;
830
831found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200832 if (intel_dp->color_range_auto) {
833 /*
834 * See:
835 * CEA-861-E - 5.1 Default Encoding Parameters
836 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
837 */
Thierry Reding18316c82012-12-20 15:41:44 +0100838 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200839 intel_dp->color_range = DP_COLOR_RANGE_16_235;
840 else
841 intel_dp->color_range = 0;
842 }
843
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200844 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100845 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200846
Daniel Vetter36008362013-03-27 00:44:59 +0100847 intel_dp->link_bw = bws[clock];
848 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200849 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200850 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200851
Daniel Vetter36008362013-03-27 00:44:59 +0100852 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
853 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200854 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100855 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
856 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200858 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100859 adjusted_mode->crtc_clock,
860 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200861 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530863 if (intel_connector->panel.downclock_mode != NULL &&
864 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
865 intel_link_compute_m_n(bpp, lane_count,
866 intel_connector->panel.downclock_mode->clock,
867 pipe_config->port_clock,
868 &pipe_config->dp_m2_n2);
869 }
870
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200871 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
872
Daniel Vetter36008362013-03-27 00:44:59 +0100873 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874}
875
Daniel Vetter7c62a162013-06-01 17:16:20 +0200876static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100877{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200878 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
879 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
880 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100881 struct drm_i915_private *dev_priv = dev->dev_private;
882 u32 dpa_ctl;
883
Daniel Vetterff9a6752013-06-01 17:16:21 +0200884 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100885 dpa_ctl = I915_READ(DP_A);
886 dpa_ctl &= ~DP_PLL_FREQ_MASK;
887
Daniel Vetterff9a6752013-06-01 17:16:21 +0200888 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100889 /* For a long time we've carried around a ILK-DevA w/a for the
890 * 160MHz clock. If we're really unlucky, it's still required.
891 */
892 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100893 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200894 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100895 } else {
896 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200897 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100898 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100899
Daniel Vetterea9b6002012-11-29 15:59:31 +0100900 I915_WRITE(DP_A, dpa_ctl);
901
902 POSTING_READ(DP_A);
903 udelay(500);
904}
905
Daniel Vetterb934223d2013-07-21 21:37:05 +0200906static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200908 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700909 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200910 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300911 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200912 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
913 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914
Keith Packard417e8222011-11-01 19:54:11 -0700915 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800916 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700917 *
918 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800919 * SNB CPU
920 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700921 * CPT PCH
922 *
923 * IBX PCH and CPU are the same for almost everything,
924 * except that the CPU DP PLL is configured in this
925 * register
926 *
927 * CPT PCH is quite different, having many bits moved
928 * to the TRANS_DP_CTL register instead. That
929 * configuration happens (oddly) in ironlake_pch_enable
930 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400931
Keith Packard417e8222011-11-01 19:54:11 -0700932 /* Preserve the BIOS-computed detected bit. This is
933 * supposed to be read-only.
934 */
935 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Keith Packard417e8222011-11-01 19:54:11 -0700937 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700938 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200939 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Wu Fengguange0dac652011-09-05 14:25:34 +0800941 if (intel_dp->has_audio) {
942 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200943 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100944 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200945 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800946 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300947
Keith Packard417e8222011-11-01 19:54:11 -0700948 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800949
Imre Deakbc7d38a2013-05-16 14:40:36 +0300950 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800951 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
952 intel_dp->DP |= DP_SYNC_HS_HIGH;
953 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
954 intel_dp->DP |= DP_SYNC_VS_HIGH;
955 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
956
Jani Nikula6aba5b62013-10-04 15:08:10 +0300957 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800958 intel_dp->DP |= DP_ENHANCED_FRAMING;
959
Daniel Vetter7c62a162013-06-01 17:16:20 +0200960 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300961 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700962 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200963 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700964
965 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
966 intel_dp->DP |= DP_SYNC_HS_HIGH;
967 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
968 intel_dp->DP |= DP_SYNC_VS_HIGH;
969 intel_dp->DP |= DP_LINK_TRAIN_OFF;
970
Jani Nikula6aba5b62013-10-04 15:08:10 +0300971 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700972 intel_dp->DP |= DP_ENHANCED_FRAMING;
973
Daniel Vetter7c62a162013-06-01 17:16:20 +0200974 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700975 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700976 } else {
977 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800978 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100979
Imre Deakbc7d38a2013-05-16 14:40:36 +0300980 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200981 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200984#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
985#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700986
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -0200987#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
988#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -0700989
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200990#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
991#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700992
Daniel Vetter4be73782014-01-17 14:39:48 +0100993static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -0700994 u32 mask,
995 u32 value)
996{
Paulo Zanoni30add222012-10-26 19:05:45 -0200997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700999 u32 pp_stat_reg, pp_ctrl_reg;
1000
Jani Nikulabf13e812013-09-06 07:40:05 +03001001 pp_stat_reg = _pp_stat_reg(intel_dp);
1002 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001003
1004 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001005 mask, value,
1006 I915_READ(pp_stat_reg),
1007 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001008
Jesse Barnes453c5422013-03-28 09:55:41 -07001009 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001010 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001011 I915_READ(pp_stat_reg),
1012 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001013 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001014
1015 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001016}
1017
Daniel Vetter4be73782014-01-17 14:39:48 +01001018static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001019{
1020 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001021 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001022}
1023
Daniel Vetter4be73782014-01-17 14:39:48 +01001024static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001025{
Keith Packardbd943152011-09-18 23:09:52 -07001026 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001027 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001028}
Keith Packardbd943152011-09-18 23:09:52 -07001029
Daniel Vetter4be73782014-01-17 14:39:48 +01001030static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001031{
1032 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001033
1034 /* When we disable the VDD override bit last we have to do the manual
1035 * wait. */
1036 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1037 intel_dp->panel_power_cycle_delay);
1038
Daniel Vetter4be73782014-01-17 14:39:48 +01001039 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001040}
Keith Packardbd943152011-09-18 23:09:52 -07001041
Daniel Vetter4be73782014-01-17 14:39:48 +01001042static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001043{
1044 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1045 intel_dp->backlight_on_delay);
1046}
1047
Daniel Vetter4be73782014-01-17 14:39:48 +01001048static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001049{
1050 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1051 intel_dp->backlight_off_delay);
1052}
Keith Packard99ea7122011-11-01 19:57:50 -07001053
Keith Packard832dd3c2011-11-01 19:34:06 -07001054/* Read the current pp_control value, unlocking the register if it
1055 * is locked
1056 */
1057
Jesse Barnes453c5422013-03-28 09:55:41 -07001058static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001059{
Jesse Barnes453c5422013-03-28 09:55:41 -07001060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1061 struct drm_i915_private *dev_priv = dev->dev_private;
1062 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001063
Jani Nikulabf13e812013-09-06 07:40:05 +03001064 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001065 control &= ~PANEL_UNLOCK_MASK;
1066 control |= PANEL_UNLOCK_REGS;
1067 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001068}
1069
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001070static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001071{
Paulo Zanoni30add222012-10-26 19:05:45 -02001072 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001073 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1074 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001075 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001076 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001077 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001078 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001079 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001080
Keith Packard97af61f572011-09-28 16:23:51 -07001081 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001082 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001083
1084 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001085
Daniel Vetter4be73782014-01-17 14:39:48 +01001086 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001087 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001088
Imre Deak4e6e1a52014-03-27 17:45:11 +02001089 power_domain = intel_display_port_power_domain(intel_encoder);
1090 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001091
Paulo Zanonib0665d52013-10-30 19:50:27 -02001092 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001093
Daniel Vetter4be73782014-01-17 14:39:48 +01001094 if (!edp_have_panel_power(intel_dp))
1095 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001096
Jesse Barnes453c5422013-03-28 09:55:41 -07001097 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001098 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001099
Jani Nikulabf13e812013-09-06 07:40:05 +03001100 pp_stat_reg = _pp_stat_reg(intel_dp);
1101 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001102
1103 I915_WRITE(pp_ctrl_reg, pp);
1104 POSTING_READ(pp_ctrl_reg);
1105 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1106 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001107 /*
1108 * If the panel wasn't on, delay before accessing aux channel
1109 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001110 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001111 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001112 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001113 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001114
1115 return need_to_disable;
1116}
1117
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001118void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001119{
1120 if (is_edp(intel_dp)) {
1121 bool vdd = _edp_panel_vdd_on(intel_dp);
1122
1123 WARN(!vdd, "eDP VDD already requested on\n");
1124 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001125}
1126
Daniel Vetter4be73782014-01-17 14:39:48 +01001127static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001128{
Paulo Zanoni30add222012-10-26 19:05:45 -02001129 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001130 struct drm_i915_private *dev_priv = dev->dev_private;
1131 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001132 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001133
Daniel Vettera0e99e62012-12-02 01:05:46 +01001134 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1135
Daniel Vetter4be73782014-01-17 14:39:48 +01001136 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001137 struct intel_digital_port *intel_dig_port =
1138 dp_to_dig_port(intel_dp);
1139 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1140 enum intel_display_power_domain power_domain;
1141
Paulo Zanonib0665d52013-10-30 19:50:27 -02001142 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1143
Jesse Barnes453c5422013-03-28 09:55:41 -07001144 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001145 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001146
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001147 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1148 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001149
1150 I915_WRITE(pp_ctrl_reg, pp);
1151 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001152
Keith Packardbd943152011-09-18 23:09:52 -07001153 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001154 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1155 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001156
1157 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001158 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001159
Imre Deak4e6e1a52014-03-27 17:45:11 +02001160 power_domain = intel_display_port_power_domain(intel_encoder);
1161 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001162 }
1163}
1164
Daniel Vetter4be73782014-01-17 14:39:48 +01001165static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001166{
1167 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1168 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001169 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001170
Keith Packard627f7672011-10-31 11:30:10 -07001171 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001172 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001173 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001174}
1175
Daniel Vetter4be73782014-01-17 14:39:48 +01001176static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001177{
Keith Packard97af61f572011-09-28 16:23:51 -07001178 if (!is_edp(intel_dp))
1179 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001180
Keith Packardbd943152011-09-18 23:09:52 -07001181 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001182
Keith Packardbd943152011-09-18 23:09:52 -07001183 intel_dp->want_panel_vdd = false;
1184
1185 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001186 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001187 } else {
1188 /*
1189 * Queue the timer to fire a long
1190 * time from now (relative to the power down delay)
1191 * to keep the panel power up across a sequence of operations
1192 */
1193 schedule_delayed_work(&intel_dp->panel_vdd_work,
1194 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1195 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001196}
1197
Daniel Vetter4be73782014-01-17 14:39:48 +01001198void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001199{
Paulo Zanoni30add222012-10-26 19:05:45 -02001200 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001201 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001202 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001203 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001204
Keith Packard97af61f572011-09-28 16:23:51 -07001205 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001206 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001207
1208 DRM_DEBUG_KMS("Turn eDP power on\n");
1209
Daniel Vetter4be73782014-01-17 14:39:48 +01001210 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001211 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001212 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001213 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001214
Daniel Vetter4be73782014-01-17 14:39:48 +01001215 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001216
Jani Nikulabf13e812013-09-06 07:40:05 +03001217 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001218 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001219 if (IS_GEN5(dev)) {
1220 /* ILK workaround: disable reset around power sequence */
1221 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001222 I915_WRITE(pp_ctrl_reg, pp);
1223 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001224 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001225
Keith Packard1c0ae802011-09-19 13:59:29 -07001226 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001227 if (!IS_GEN5(dev))
1228 pp |= PANEL_POWER_RESET;
1229
Jesse Barnes453c5422013-03-28 09:55:41 -07001230 I915_WRITE(pp_ctrl_reg, pp);
1231 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Daniel Vetter4be73782014-01-17 14:39:48 +01001233 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001234 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001235
Keith Packard05ce1a42011-09-29 16:33:01 -07001236 if (IS_GEN5(dev)) {
1237 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001238 I915_WRITE(pp_ctrl_reg, pp);
1239 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001240 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001241}
1242
Daniel Vetter4be73782014-01-17 14:39:48 +01001243void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001244{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001245 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1246 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001247 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001248 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001249 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001250 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001251 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001252
Keith Packard97af61f572011-09-28 16:23:51 -07001253 if (!is_edp(intel_dp))
1254 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001255
Keith Packard99ea7122011-11-01 19:57:50 -07001256 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001257
Daniel Vetter4be73782014-01-17 14:39:48 +01001258 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001259
Jani Nikula24f3e092014-03-17 16:43:36 +02001260 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1261
Jesse Barnes453c5422013-03-28 09:55:41 -07001262 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001263 /* We need to switch off panel power _and_ force vdd, for otherwise some
1264 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001265 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1266 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001267
Jani Nikulabf13e812013-09-06 07:40:05 +03001268 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001269
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001270 intel_dp->want_panel_vdd = false;
1271
Jesse Barnes453c5422013-03-28 09:55:41 -07001272 I915_WRITE(pp_ctrl_reg, pp);
1273 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001274
Paulo Zanonidce56b32013-12-19 14:29:40 -02001275 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001276 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001277
1278 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001279 power_domain = intel_display_port_power_domain(intel_encoder);
1280 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001281}
1282
Daniel Vetter4be73782014-01-17 14:39:48 +01001283void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1286 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001287 struct drm_i915_private *dev_priv = dev->dev_private;
1288 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001289 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001290
Keith Packardf01eca22011-09-28 16:48:10 -07001291 if (!is_edp(intel_dp))
1292 return;
1293
Zhao Yakui28c97732009-10-09 11:39:41 +08001294 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001295 /*
1296 * If we enable the backlight right away following a panel power
1297 * on, we may see slight flicker as the panel syncs with the eDP
1298 * link. So delay a bit to make sure the image is solid before
1299 * allowing it to appear.
1300 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001301 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001302 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001303 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001304
Jani Nikulabf13e812013-09-06 07:40:05 +03001305 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001306
1307 I915_WRITE(pp_ctrl_reg, pp);
1308 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001309
Jesse Barnes752aa882013-10-31 18:55:49 +02001310 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001311}
1312
Daniel Vetter4be73782014-01-17 14:39:48 +01001313void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001314{
Paulo Zanoni30add222012-10-26 19:05:45 -02001315 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001316 struct drm_i915_private *dev_priv = dev->dev_private;
1317 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001318 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001319
Keith Packardf01eca22011-09-28 16:48:10 -07001320 if (!is_edp(intel_dp))
1321 return;
1322
Jesse Barnes752aa882013-10-31 18:55:49 +02001323 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001324
Zhao Yakui28c97732009-10-09 11:39:41 +08001325 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001326 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001327 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001328
Jani Nikulabf13e812013-09-06 07:40:05 +03001329 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001330
1331 I915_WRITE(pp_ctrl_reg, pp);
1332 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001333 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001334}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001335
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001336static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001337{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001338 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1339 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1340 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001341 struct drm_i915_private *dev_priv = dev->dev_private;
1342 u32 dpa_ctl;
1343
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001344 assert_pipe_disabled(dev_priv,
1345 to_intel_crtc(crtc)->pipe);
1346
Jesse Barnesd240f202010-08-13 15:43:26 -07001347 DRM_DEBUG_KMS("\n");
1348 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001349 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1350 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1351
1352 /* We don't adjust intel_dp->DP while tearing down the link, to
1353 * facilitate link retraining (e.g. after hotplug). Hence clear all
1354 * enable bits here to ensure that we don't enable too much. */
1355 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1356 intel_dp->DP |= DP_PLL_ENABLE;
1357 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001358 POSTING_READ(DP_A);
1359 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001360}
1361
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001362static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001363{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1365 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1366 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 u32 dpa_ctl;
1369
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001370 assert_pipe_disabled(dev_priv,
1371 to_intel_crtc(crtc)->pipe);
1372
Jesse Barnesd240f202010-08-13 15:43:26 -07001373 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001374 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1375 "dp pll off, should be on\n");
1376 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1377
1378 /* We can't rely on the value tracked for the DP register in
1379 * intel_dp->DP because link_down must not change that (otherwise link
1380 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001381 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001382 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001383 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001384 udelay(200);
1385}
1386
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001387/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001388void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001389{
1390 int ret, i;
1391
1392 /* Should have a valid DPCD by this point */
1393 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1394 return;
1395
1396 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001397 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1398 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001399 if (ret != 1)
1400 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1401 } else {
1402 /*
1403 * When turning on, we need to retry for 1ms to give the sink
1404 * time to wake up.
1405 */
1406 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001407 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1408 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001409 if (ret == 1)
1410 break;
1411 msleep(1);
1412 }
1413 }
1414}
1415
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001416static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1417 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001418{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001419 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001420 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001421 struct drm_device *dev = encoder->base.dev;
1422 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001423 enum intel_display_power_domain power_domain;
1424 u32 tmp;
1425
1426 power_domain = intel_display_port_power_domain(encoder);
1427 if (!intel_display_power_enabled(dev_priv, power_domain))
1428 return false;
1429
1430 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001431
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001432 if (!(tmp & DP_PORT_EN))
1433 return false;
1434
Imre Deakbc7d38a2013-05-16 14:40:36 +03001435 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001436 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001437 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001438 *pipe = PORT_TO_PIPE(tmp);
1439 } else {
1440 u32 trans_sel;
1441 u32 trans_dp;
1442 int i;
1443
1444 switch (intel_dp->output_reg) {
1445 case PCH_DP_B:
1446 trans_sel = TRANS_DP_PORT_SEL_B;
1447 break;
1448 case PCH_DP_C:
1449 trans_sel = TRANS_DP_PORT_SEL_C;
1450 break;
1451 case PCH_DP_D:
1452 trans_sel = TRANS_DP_PORT_SEL_D;
1453 break;
1454 default:
1455 return true;
1456 }
1457
1458 for_each_pipe(i) {
1459 trans_dp = I915_READ(TRANS_DP_CTL(i));
1460 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1461 *pipe = i;
1462 return true;
1463 }
1464 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001465
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001466 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1467 intel_dp->output_reg);
1468 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001469
1470 return true;
1471}
1472
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001473static void intel_dp_get_config(struct intel_encoder *encoder,
1474 struct intel_crtc_config *pipe_config)
1475{
1476 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001477 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001478 struct drm_device *dev = encoder->base.dev;
1479 struct drm_i915_private *dev_priv = dev->dev_private;
1480 enum port port = dp_to_dig_port(intel_dp)->port;
1481 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001482 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001483
Xiong Zhang63000ef2013-06-28 12:59:06 +08001484 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1485 tmp = I915_READ(intel_dp->output_reg);
1486 if (tmp & DP_SYNC_HS_HIGH)
1487 flags |= DRM_MODE_FLAG_PHSYNC;
1488 else
1489 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001490
Xiong Zhang63000ef2013-06-28 12:59:06 +08001491 if (tmp & DP_SYNC_VS_HIGH)
1492 flags |= DRM_MODE_FLAG_PVSYNC;
1493 else
1494 flags |= DRM_MODE_FLAG_NVSYNC;
1495 } else {
1496 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1497 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1498 flags |= DRM_MODE_FLAG_PHSYNC;
1499 else
1500 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001501
Xiong Zhang63000ef2013-06-28 12:59:06 +08001502 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1503 flags |= DRM_MODE_FLAG_PVSYNC;
1504 else
1505 flags |= DRM_MODE_FLAG_NVSYNC;
1506 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001507
1508 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001509
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001510 pipe_config->has_dp_encoder = true;
1511
1512 intel_dp_get_m_n(crtc, pipe_config);
1513
Ville Syrjälä18442d02013-09-13 16:00:08 +03001514 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001515 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1516 pipe_config->port_clock = 162000;
1517 else
1518 pipe_config->port_clock = 270000;
1519 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001520
1521 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1522 &pipe_config->dp_m_n);
1523
1524 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1525 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1526
Damien Lespiau241bfc32013-09-25 16:45:37 +01001527 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001528
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001529 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1530 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1531 /*
1532 * This is a big fat ugly hack.
1533 *
1534 * Some machines in UEFI boot mode provide us a VBT that has 18
1535 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1536 * unknown we fail to light up. Yet the same BIOS boots up with
1537 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1538 * max, not what it tells us to use.
1539 *
1540 * Note: This will still be broken if the eDP panel is not lit
1541 * up by the BIOS, and thus we can't get the mode at module
1542 * load.
1543 */
1544 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1545 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1546 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1547 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001548}
1549
Rodrigo Vivia031d702013-10-03 16:15:06 -03001550static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001551{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001552 struct drm_i915_private *dev_priv = dev->dev_private;
1553
1554 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001555}
1556
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001557static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1558{
1559 struct drm_i915_private *dev_priv = dev->dev_private;
1560
Ben Widawsky18b59922013-09-20 09:35:30 -07001561 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001562 return false;
1563
Ben Widawsky18b59922013-09-20 09:35:30 -07001564 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001565}
1566
1567static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1568 struct edp_vsc_psr *vsc_psr)
1569{
1570 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1571 struct drm_device *dev = dig_port->base.base.dev;
1572 struct drm_i915_private *dev_priv = dev->dev_private;
1573 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1574 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1575 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1576 uint32_t *data = (uint32_t *) vsc_psr;
1577 unsigned int i;
1578
1579 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1580 the video DIP being updated before program video DIP data buffer
1581 registers for DIP being updated. */
1582 I915_WRITE(ctl_reg, 0);
1583 POSTING_READ(ctl_reg);
1584
1585 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1586 if (i < sizeof(struct edp_vsc_psr))
1587 I915_WRITE(data_reg + i, *data++);
1588 else
1589 I915_WRITE(data_reg + i, 0);
1590 }
1591
1592 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1593 POSTING_READ(ctl_reg);
1594}
1595
1596static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1597{
1598 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600 struct edp_vsc_psr psr_vsc;
1601
1602 if (intel_dp->psr_setup_done)
1603 return;
1604
1605 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1606 memset(&psr_vsc, 0, sizeof(psr_vsc));
1607 psr_vsc.sdp_header.HB0 = 0;
1608 psr_vsc.sdp_header.HB1 = 0x7;
1609 psr_vsc.sdp_header.HB2 = 0x2;
1610 psr_vsc.sdp_header.HB3 = 0x8;
1611 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1612
1613 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001614 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001615 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001616
1617 intel_dp->psr_setup_done = true;
1618}
1619
1620static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1621{
1622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1623 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001624 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001625 int precharge = 0x3;
1626 int msg_size = 5; /* Header(4) + Message(1) */
1627
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001628 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1629
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001630 /* Enable PSR in sink */
1631 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001632 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1633 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001634 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001635 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1636 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001637
1638 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001639 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1640 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1641 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001642 DP_AUX_CH_CTL_TIME_OUT_400us |
1643 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1644 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1645 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1646}
1647
1648static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1649{
1650 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 uint32_t max_sleep_time = 0x1f;
1653 uint32_t idle_frames = 1;
1654 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001655 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001656
1657 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1658 val |= EDP_PSR_LINK_STANDBY;
1659 val |= EDP_PSR_TP2_TP3_TIME_0us;
1660 val |= EDP_PSR_TP1_TIME_0us;
1661 val |= EDP_PSR_SKIP_AUX_EXIT;
1662 } else
1663 val |= EDP_PSR_LINK_DISABLE;
1664
Ben Widawsky18b59922013-09-20 09:35:30 -07001665 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001666 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001667 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1668 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1669 EDP_PSR_ENABLE);
1670}
1671
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001672static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1673{
1674 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1675 struct drm_device *dev = dig_port->base.base.dev;
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677 struct drm_crtc *crtc = dig_port->base.base.crtc;
1678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001679 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001680 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1681
Rodrigo Vivia031d702013-10-03 16:15:06 -03001682 dev_priv->psr.source_ok = false;
1683
Ben Widawsky18b59922013-09-20 09:35:30 -07001684 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001685 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001686 return false;
1687 }
1688
1689 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1690 (dig_port->port != PORT_A)) {
1691 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001692 return false;
1693 }
1694
Jani Nikulad330a952014-01-21 11:24:25 +02001695 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001696 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001697 return false;
1698 }
1699
Chris Wilsoncd234b02013-08-02 20:39:49 +01001700 crtc = dig_port->base.base.crtc;
1701 if (crtc == NULL) {
1702 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001703 return false;
1704 }
1705
1706 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001707 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001708 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001709 return false;
1710 }
1711
Matt Roperf4510a22014-04-01 15:22:40 -07001712 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001713 if (obj->tiling_mode != I915_TILING_X ||
1714 obj->fence_reg == I915_FENCE_REG_NONE) {
1715 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001716 return false;
1717 }
1718
1719 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1720 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001721 return false;
1722 }
1723
1724 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1725 S3D_ENABLE) {
1726 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001727 return false;
1728 }
1729
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001730 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001731 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001732 return false;
1733 }
1734
Rodrigo Vivia031d702013-10-03 16:15:06 -03001735 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001736 return true;
1737}
1738
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001739static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001740{
1741 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1742
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001743 if (!intel_edp_psr_match_conditions(intel_dp) ||
1744 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 return;
1746
1747 /* Setup PSR once */
1748 intel_edp_psr_setup(intel_dp);
1749
1750 /* Enable PSR on the panel */
1751 intel_edp_psr_enable_sink(intel_dp);
1752
1753 /* Enable PSR on the host */
1754 intel_edp_psr_enable_source(intel_dp);
1755}
1756
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001757void intel_edp_psr_enable(struct intel_dp *intel_dp)
1758{
1759 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1760
1761 if (intel_edp_psr_match_conditions(intel_dp) &&
1762 !intel_edp_is_psr_enabled(dev))
1763 intel_edp_psr_do_enable(intel_dp);
1764}
1765
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001766void intel_edp_psr_disable(struct intel_dp *intel_dp)
1767{
1768 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770
1771 if (!intel_edp_is_psr_enabled(dev))
1772 return;
1773
Ben Widawsky18b59922013-09-20 09:35:30 -07001774 I915_WRITE(EDP_PSR_CTL(dev),
1775 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001776
1777 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001778 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001779 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1780 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1781}
1782
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001783void intel_edp_psr_update(struct drm_device *dev)
1784{
1785 struct intel_encoder *encoder;
1786 struct intel_dp *intel_dp = NULL;
1787
1788 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1789 if (encoder->type == INTEL_OUTPUT_EDP) {
1790 intel_dp = enc_to_intel_dp(&encoder->base);
1791
Rodrigo Vivia031d702013-10-03 16:15:06 -03001792 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001793 return;
1794
1795 if (!intel_edp_psr_match_conditions(intel_dp))
1796 intel_edp_psr_disable(intel_dp);
1797 else
1798 if (!intel_edp_is_psr_enabled(dev))
1799 intel_edp_psr_do_enable(intel_dp);
1800 }
1801}
1802
Daniel Vettere8cb4552012-07-01 13:05:48 +02001803static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001804{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001805 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001806 enum port port = dp_to_dig_port(intel_dp)->port;
1807 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001808
1809 /* Make sure the panel is off before trying to change the mode. But also
1810 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001811 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001812 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001813 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001814 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001815
1816 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001817 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001818 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001819}
1820
Ville Syrjälä49277c32014-03-31 18:21:26 +03001821static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001822{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001823 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001824 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001825
Ville Syrjälä49277c32014-03-31 18:21:26 +03001826 if (port != PORT_A)
1827 return;
1828
1829 intel_dp_link_down(intel_dp);
1830 ironlake_edp_pll_off(intel_dp);
1831}
1832
1833static void vlv_post_disable_dp(struct intel_encoder *encoder)
1834{
1835 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1836
1837 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001838}
1839
Daniel Vettere8cb4552012-07-01 13:05:48 +02001840static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001841{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1843 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001845 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001847 if (WARN_ON(dp_reg & DP_PORT_EN))
1848 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001849
Jani Nikula24f3e092014-03-17 16:43:36 +02001850 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001851 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1852 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001853 intel_edp_panel_on(intel_dp);
1854 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001856 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001857}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858
Jani Nikulaecff4f32013-09-06 07:38:29 +03001859static void g4x_enable_dp(struct intel_encoder *encoder)
1860{
Jani Nikula828f5c62013-09-05 16:44:45 +03001861 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1862
Jani Nikulaecff4f32013-09-06 07:38:29 +03001863 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001864 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001865}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001867static void vlv_enable_dp(struct intel_encoder *encoder)
1868{
Jani Nikula828f5c62013-09-05 16:44:45 +03001869 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1870
Daniel Vetter4be73782014-01-17 14:39:48 +01001871 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872}
1873
Jani Nikulaecff4f32013-09-06 07:38:29 +03001874static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001876 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001877 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001878
1879 if (dport->port == PORT_A)
1880 ironlake_edp_pll_on(intel_dp);
1881}
1882
1883static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1884{
1885 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1886 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001887 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001888 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001889 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001890 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001891 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001892 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001893 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001895 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001896
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001897 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001898 val = 0;
1899 if (pipe)
1900 val |= (1<<21);
1901 else
1902 val &= ~(1<<21);
1903 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001904 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1905 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1906 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001907
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001908 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001909
Imre Deak2cac6132014-01-30 16:50:42 +02001910 if (is_edp(intel_dp)) {
1911 /* init power sequencer on this pipe and port */
1912 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1913 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1914 &power_seq);
1915 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001916
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001917 intel_enable_dp(encoder);
1918
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001919 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001920}
1921
Jani Nikulaecff4f32013-09-06 07:38:29 +03001922static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001923{
1924 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1925 struct drm_device *dev = encoder->base.dev;
1926 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001927 struct intel_crtc *intel_crtc =
1928 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001929 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001930 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001931
Jesse Barnes89b667f2013-04-18 14:51:36 -07001932 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001933 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001934 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001935 DPIO_PCS_TX_LANE2_RESET |
1936 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001937 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001938 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1939 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1940 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1941 DPIO_PCS_CLK_SOFT_RESET);
1942
1943 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001944 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1945 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1946 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001947 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948}
1949
1950/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001951 * Native read with retry for link status and receiver capability reads for
1952 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02001953 *
1954 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
1955 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001956 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02001957static ssize_t
1958intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
1959 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001960{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001961 ssize_t ret;
1962 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001963
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001964 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001965 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
1966 if (ret == size)
1967 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001968 msleep(1);
1969 }
1970
Jani Nikula9d1a1032014-03-14 16:51:15 +02001971 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001972}
1973
1974/*
1975 * Fetch AUX CH registers 0x202 - 0x207 which contain
1976 * link status information
1977 */
1978static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001979intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001980{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001981 return intel_dp_dpcd_read_wake(&intel_dp->aux,
1982 DP_LANE0_1_STATUS,
1983 link_status,
1984 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985}
1986
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001987/*
1988 * These are source-specific values; current Intel hardware supports
1989 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1990 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001991
1992static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001993intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001994{
Paulo Zanoni30add222012-10-26 19:05:45 -02001995 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001996 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001997
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001998 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001999 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002000 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002001 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002002 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002003 return DP_TRAIN_VOLTAGE_SWING_1200;
2004 else
2005 return DP_TRAIN_VOLTAGE_SWING_800;
2006}
2007
2008static uint8_t
2009intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2010{
Paulo Zanoni30add222012-10-26 19:05:45 -02002011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002012 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002013
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002014 if (IS_BROADWELL(dev)) {
2015 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2016 case DP_TRAIN_VOLTAGE_SWING_400:
2017 case DP_TRAIN_VOLTAGE_SWING_600:
2018 return DP_TRAIN_PRE_EMPHASIS_6;
2019 case DP_TRAIN_VOLTAGE_SWING_800:
2020 return DP_TRAIN_PRE_EMPHASIS_3_5;
2021 case DP_TRAIN_VOLTAGE_SWING_1200:
2022 default:
2023 return DP_TRAIN_PRE_EMPHASIS_0;
2024 }
2025 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002026 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2027 case DP_TRAIN_VOLTAGE_SWING_400:
2028 return DP_TRAIN_PRE_EMPHASIS_9_5;
2029 case DP_TRAIN_VOLTAGE_SWING_600:
2030 return DP_TRAIN_PRE_EMPHASIS_6;
2031 case DP_TRAIN_VOLTAGE_SWING_800:
2032 return DP_TRAIN_PRE_EMPHASIS_3_5;
2033 case DP_TRAIN_VOLTAGE_SWING_1200:
2034 default:
2035 return DP_TRAIN_PRE_EMPHASIS_0;
2036 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002037 } else if (IS_VALLEYVIEW(dev)) {
2038 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2039 case DP_TRAIN_VOLTAGE_SWING_400:
2040 return DP_TRAIN_PRE_EMPHASIS_9_5;
2041 case DP_TRAIN_VOLTAGE_SWING_600:
2042 return DP_TRAIN_PRE_EMPHASIS_6;
2043 case DP_TRAIN_VOLTAGE_SWING_800:
2044 return DP_TRAIN_PRE_EMPHASIS_3_5;
2045 case DP_TRAIN_VOLTAGE_SWING_1200:
2046 default:
2047 return DP_TRAIN_PRE_EMPHASIS_0;
2048 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002049 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002050 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2051 case DP_TRAIN_VOLTAGE_SWING_400:
2052 return DP_TRAIN_PRE_EMPHASIS_6;
2053 case DP_TRAIN_VOLTAGE_SWING_600:
2054 case DP_TRAIN_VOLTAGE_SWING_800:
2055 return DP_TRAIN_PRE_EMPHASIS_3_5;
2056 default:
2057 return DP_TRAIN_PRE_EMPHASIS_0;
2058 }
2059 } else {
2060 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2061 case DP_TRAIN_VOLTAGE_SWING_400:
2062 return DP_TRAIN_PRE_EMPHASIS_6;
2063 case DP_TRAIN_VOLTAGE_SWING_600:
2064 return DP_TRAIN_PRE_EMPHASIS_6;
2065 case DP_TRAIN_VOLTAGE_SWING_800:
2066 return DP_TRAIN_PRE_EMPHASIS_3_5;
2067 case DP_TRAIN_VOLTAGE_SWING_1200:
2068 default:
2069 return DP_TRAIN_PRE_EMPHASIS_0;
2070 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002071 }
2072}
2073
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002074static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2075{
2076 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2077 struct drm_i915_private *dev_priv = dev->dev_private;
2078 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002079 struct intel_crtc *intel_crtc =
2080 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002081 unsigned long demph_reg_value, preemph_reg_value,
2082 uniqtranscale_reg_value;
2083 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002084 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002085 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002086
2087 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2088 case DP_TRAIN_PRE_EMPHASIS_0:
2089 preemph_reg_value = 0x0004000;
2090 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2091 case DP_TRAIN_VOLTAGE_SWING_400:
2092 demph_reg_value = 0x2B405555;
2093 uniqtranscale_reg_value = 0x552AB83A;
2094 break;
2095 case DP_TRAIN_VOLTAGE_SWING_600:
2096 demph_reg_value = 0x2B404040;
2097 uniqtranscale_reg_value = 0x5548B83A;
2098 break;
2099 case DP_TRAIN_VOLTAGE_SWING_800:
2100 demph_reg_value = 0x2B245555;
2101 uniqtranscale_reg_value = 0x5560B83A;
2102 break;
2103 case DP_TRAIN_VOLTAGE_SWING_1200:
2104 demph_reg_value = 0x2B405555;
2105 uniqtranscale_reg_value = 0x5598DA3A;
2106 break;
2107 default:
2108 return 0;
2109 }
2110 break;
2111 case DP_TRAIN_PRE_EMPHASIS_3_5:
2112 preemph_reg_value = 0x0002000;
2113 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2114 case DP_TRAIN_VOLTAGE_SWING_400:
2115 demph_reg_value = 0x2B404040;
2116 uniqtranscale_reg_value = 0x5552B83A;
2117 break;
2118 case DP_TRAIN_VOLTAGE_SWING_600:
2119 demph_reg_value = 0x2B404848;
2120 uniqtranscale_reg_value = 0x5580B83A;
2121 break;
2122 case DP_TRAIN_VOLTAGE_SWING_800:
2123 demph_reg_value = 0x2B404040;
2124 uniqtranscale_reg_value = 0x55ADDA3A;
2125 break;
2126 default:
2127 return 0;
2128 }
2129 break;
2130 case DP_TRAIN_PRE_EMPHASIS_6:
2131 preemph_reg_value = 0x0000000;
2132 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2133 case DP_TRAIN_VOLTAGE_SWING_400:
2134 demph_reg_value = 0x2B305555;
2135 uniqtranscale_reg_value = 0x5570B83A;
2136 break;
2137 case DP_TRAIN_VOLTAGE_SWING_600:
2138 demph_reg_value = 0x2B2B4040;
2139 uniqtranscale_reg_value = 0x55ADDA3A;
2140 break;
2141 default:
2142 return 0;
2143 }
2144 break;
2145 case DP_TRAIN_PRE_EMPHASIS_9_5:
2146 preemph_reg_value = 0x0006000;
2147 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2148 case DP_TRAIN_VOLTAGE_SWING_400:
2149 demph_reg_value = 0x1B405555;
2150 uniqtranscale_reg_value = 0x55ADDA3A;
2151 break;
2152 default:
2153 return 0;
2154 }
2155 break;
2156 default:
2157 return 0;
2158 }
2159
Chris Wilson0980a602013-07-26 19:57:35 +01002160 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002161 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2162 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2163 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002164 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002165 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2166 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2167 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2168 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002169 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002170
2171 return 0;
2172}
2173
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002174static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002175intel_get_adjust_train(struct intel_dp *intel_dp,
2176 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177{
2178 uint8_t v = 0;
2179 uint8_t p = 0;
2180 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002181 uint8_t voltage_max;
2182 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002183
Jesse Barnes33a34e42010-09-08 12:42:02 -07002184 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002185 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2186 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002187
2188 if (this_v > v)
2189 v = this_v;
2190 if (this_p > p)
2191 p = this_p;
2192 }
2193
Keith Packard1a2eb462011-11-16 16:26:07 -08002194 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002195 if (v >= voltage_max)
2196 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002197
Keith Packard1a2eb462011-11-16 16:26:07 -08002198 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2199 if (p >= preemph_max)
2200 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002201
2202 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002203 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002204}
2205
2206static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002207intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002209 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002210
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002211 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002212 case DP_TRAIN_VOLTAGE_SWING_400:
2213 default:
2214 signal_levels |= DP_VOLTAGE_0_4;
2215 break;
2216 case DP_TRAIN_VOLTAGE_SWING_600:
2217 signal_levels |= DP_VOLTAGE_0_6;
2218 break;
2219 case DP_TRAIN_VOLTAGE_SWING_800:
2220 signal_levels |= DP_VOLTAGE_0_8;
2221 break;
2222 case DP_TRAIN_VOLTAGE_SWING_1200:
2223 signal_levels |= DP_VOLTAGE_1_2;
2224 break;
2225 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002226 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002227 case DP_TRAIN_PRE_EMPHASIS_0:
2228 default:
2229 signal_levels |= DP_PRE_EMPHASIS_0;
2230 break;
2231 case DP_TRAIN_PRE_EMPHASIS_3_5:
2232 signal_levels |= DP_PRE_EMPHASIS_3_5;
2233 break;
2234 case DP_TRAIN_PRE_EMPHASIS_6:
2235 signal_levels |= DP_PRE_EMPHASIS_6;
2236 break;
2237 case DP_TRAIN_PRE_EMPHASIS_9_5:
2238 signal_levels |= DP_PRE_EMPHASIS_9_5;
2239 break;
2240 }
2241 return signal_levels;
2242}
2243
Zhenyu Wange3421a12010-04-08 09:43:27 +08002244/* Gen6's DP voltage swing and pre-emphasis control */
2245static uint32_t
2246intel_gen6_edp_signal_levels(uint8_t train_set)
2247{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002248 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2249 DP_TRAIN_PRE_EMPHASIS_MASK);
2250 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002251 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002252 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2253 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2254 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2255 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002256 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002257 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2258 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002259 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002260 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2261 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002262 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002263 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2264 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002265 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002266 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2267 "0x%x\n", signal_levels);
2268 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002269 }
2270}
2271
Keith Packard1a2eb462011-11-16 16:26:07 -08002272/* Gen7's DP voltage swing and pre-emphasis control */
2273static uint32_t
2274intel_gen7_edp_signal_levels(uint8_t train_set)
2275{
2276 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2277 DP_TRAIN_PRE_EMPHASIS_MASK);
2278 switch (signal_levels) {
2279 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2280 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2281 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2282 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2283 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2284 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2285
2286 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2287 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2288 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2289 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2290
2291 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2292 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2293 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2294 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2295
2296 default:
2297 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2298 "0x%x\n", signal_levels);
2299 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2300 }
2301}
2302
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002303/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2304static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002305intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002307 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2308 DP_TRAIN_PRE_EMPHASIS_MASK);
2309 switch (signal_levels) {
2310 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2311 return DDI_BUF_EMP_400MV_0DB_HSW;
2312 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2313 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2314 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2315 return DDI_BUF_EMP_400MV_6DB_HSW;
2316 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2317 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002318
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002319 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2320 return DDI_BUF_EMP_600MV_0DB_HSW;
2321 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2322 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2323 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2324 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002325
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002326 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2327 return DDI_BUF_EMP_800MV_0DB_HSW;
2328 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2329 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2330 default:
2331 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2332 "0x%x\n", signal_levels);
2333 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002334 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002335}
2336
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002337static uint32_t
2338intel_bdw_signal_levels(uint8_t train_set)
2339{
2340 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2341 DP_TRAIN_PRE_EMPHASIS_MASK);
2342 switch (signal_levels) {
2343 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2344 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2345 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2346 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2347 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2348 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2349
2350 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2351 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2352 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2353 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2354 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2355 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2356
2357 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2358 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2359 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2360 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2361
2362 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2363 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2364
2365 default:
2366 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2367 "0x%x\n", signal_levels);
2368 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2369 }
2370}
2371
Paulo Zanonif0a34242012-12-06 16:51:50 -02002372/* Properly updates "DP" with the correct signal levels. */
2373static void
2374intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2375{
2376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002377 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002378 struct drm_device *dev = intel_dig_port->base.base.dev;
2379 uint32_t signal_levels, mask;
2380 uint8_t train_set = intel_dp->train_set[0];
2381
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002382 if (IS_BROADWELL(dev)) {
2383 signal_levels = intel_bdw_signal_levels(train_set);
2384 mask = DDI_BUF_EMP_MASK;
2385 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002386 signal_levels = intel_hsw_signal_levels(train_set);
2387 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002388 } else if (IS_VALLEYVIEW(dev)) {
2389 signal_levels = intel_vlv_signal_levels(intel_dp);
2390 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002391 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002392 signal_levels = intel_gen7_edp_signal_levels(train_set);
2393 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002394 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002395 signal_levels = intel_gen6_edp_signal_levels(train_set);
2396 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2397 } else {
2398 signal_levels = intel_gen4_signal_levels(train_set);
2399 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2400 }
2401
2402 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2403
2404 *DP = (*DP & ~mask) | signal_levels;
2405}
2406
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002407static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002408intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002409 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002410 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002412 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2413 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002414 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002415 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002416 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2417 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002418
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002419 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002420 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002421
2422 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2423 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2424 else
2425 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2426
2427 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2428 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2429 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002430 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2431
2432 break;
2433 case DP_TRAINING_PATTERN_1:
2434 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2435 break;
2436 case DP_TRAINING_PATTERN_2:
2437 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2438 break;
2439 case DP_TRAINING_PATTERN_3:
2440 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2441 break;
2442 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002443 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002444
Imre Deakbc7d38a2013-05-16 14:40:36 +03002445 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002446 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002447
2448 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2449 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002450 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002451 break;
2452 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002453 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002454 break;
2455 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002456 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002457 break;
2458 case DP_TRAINING_PATTERN_3:
2459 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002460 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002461 break;
2462 }
2463
2464 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002465 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002466
2467 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2468 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002469 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002470 break;
2471 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002472 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002473 break;
2474 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002475 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002476 break;
2477 case DP_TRAINING_PATTERN_3:
2478 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002479 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002480 break;
2481 }
2482 }
2483
Jani Nikula70aff662013-09-27 15:10:44 +03002484 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002485 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002487 buf[0] = dp_train_pat;
2488 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002489 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002490 /* don't write DP_TRAINING_LANEx_SET on disable */
2491 len = 1;
2492 } else {
2493 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2494 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2495 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002496 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497
Jani Nikula9d1a1032014-03-14 16:51:15 +02002498 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2499 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002500
2501 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502}
2503
Jani Nikula70aff662013-09-27 15:10:44 +03002504static bool
2505intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2506 uint8_t dp_train_pat)
2507{
Jani Nikula953d22e2013-10-04 15:08:47 +03002508 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002509 intel_dp_set_signal_levels(intel_dp, DP);
2510 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2511}
2512
2513static bool
2514intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002515 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002516{
2517 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2518 struct drm_device *dev = intel_dig_port->base.base.dev;
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520 int ret;
2521
2522 intel_get_adjust_train(intel_dp, link_status);
2523 intel_dp_set_signal_levels(intel_dp, DP);
2524
2525 I915_WRITE(intel_dp->output_reg, *DP);
2526 POSTING_READ(intel_dp->output_reg);
2527
Jani Nikula9d1a1032014-03-14 16:51:15 +02002528 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2529 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002530
2531 return ret == intel_dp->lane_count;
2532}
2533
Imre Deak3ab9c632013-05-03 12:57:41 +03002534static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2535{
2536 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2537 struct drm_device *dev = intel_dig_port->base.base.dev;
2538 struct drm_i915_private *dev_priv = dev->dev_private;
2539 enum port port = intel_dig_port->port;
2540 uint32_t val;
2541
2542 if (!HAS_DDI(dev))
2543 return;
2544
2545 val = I915_READ(DP_TP_CTL(port));
2546 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2547 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2548 I915_WRITE(DP_TP_CTL(port), val);
2549
2550 /*
2551 * On PORT_A we can have only eDP in SST mode. There the only reason
2552 * we need to set idle transmission mode is to work around a HW issue
2553 * where we enable the pipe while not in idle link-training mode.
2554 * In this case there is requirement to wait for a minimum number of
2555 * idle patterns to be sent.
2556 */
2557 if (port == PORT_A)
2558 return;
2559
2560 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2561 1))
2562 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2563}
2564
Jesse Barnes33a34e42010-09-08 12:42:02 -07002565/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002566void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002567intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002569 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002570 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571 int i;
2572 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002573 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002575 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002576
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002577 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002578 intel_ddi_prepare_link_retrain(encoder);
2579
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002580 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002581 link_config[0] = intel_dp->link_bw;
2582 link_config[1] = intel_dp->lane_count;
2583 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2584 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002585 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002586
2587 link_config[0] = 0;
2588 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002589 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002590
2591 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002592
Jani Nikula70aff662013-09-27 15:10:44 +03002593 /* clock recovery */
2594 if (!intel_dp_reset_link_train(intel_dp, &DP,
2595 DP_TRAINING_PATTERN_1 |
2596 DP_LINK_SCRAMBLING_DISABLE)) {
2597 DRM_ERROR("failed to enable link training\n");
2598 return;
2599 }
2600
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002602 voltage_tries = 0;
2603 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002604 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002605 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002606
Daniel Vettera7c96552012-10-18 10:15:30 +02002607 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002608 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2609 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002610 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002611 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002612
Daniel Vetter01916272012-10-18 10:15:25 +02002613 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002614 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002615 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002616 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002617
2618 /* Check to see if we've tried the max voltage */
2619 for (i = 0; i < intel_dp->lane_count; i++)
2620 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2621 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002622 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002623 ++loop_tries;
2624 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002625 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002626 break;
2627 }
Jani Nikula70aff662013-09-27 15:10:44 +03002628 intel_dp_reset_link_train(intel_dp, &DP,
2629 DP_TRAINING_PATTERN_1 |
2630 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002631 voltage_tries = 0;
2632 continue;
2633 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002634
2635 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002636 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002637 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002638 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002639 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002640 break;
2641 }
2642 } else
2643 voltage_tries = 0;
2644 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002645
Jani Nikula70aff662013-09-27 15:10:44 +03002646 /* Update training set as requested by target */
2647 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2648 DRM_ERROR("failed to update link training\n");
2649 break;
2650 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002651 }
2652
Jesse Barnes33a34e42010-09-08 12:42:02 -07002653 intel_dp->DP = DP;
2654}
2655
Paulo Zanonic19b0662012-10-15 15:51:41 -03002656void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002657intel_dp_complete_link_train(struct intel_dp *intel_dp)
2658{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002659 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002660 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002661 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002662 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2663
2664 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2665 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2666 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002667
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002668 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002669 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002670 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002671 DP_LINK_SCRAMBLING_DISABLE)) {
2672 DRM_ERROR("failed to start channel equalization\n");
2673 return;
2674 }
2675
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002677 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678 channel_eq = false;
2679 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002680 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002681
Jesse Barnes37f80972011-01-05 14:45:24 -08002682 if (cr_tries > 5) {
2683 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002684 break;
2685 }
2686
Daniel Vettera7c96552012-10-18 10:15:30 +02002687 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002688 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2689 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002691 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002692
Jesse Barnes37f80972011-01-05 14:45:24 -08002693 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002694 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002695 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002696 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002697 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002698 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002699 cr_tries++;
2700 continue;
2701 }
2702
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002703 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002704 channel_eq = true;
2705 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002707
Jesse Barnes37f80972011-01-05 14:45:24 -08002708 /* Try 5 times, then try clock recovery if that fails */
2709 if (tries > 5) {
2710 intel_dp_link_down(intel_dp);
2711 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002712 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002713 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002714 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002715 tries = 0;
2716 cr_tries++;
2717 continue;
2718 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002719
Jani Nikula70aff662013-09-27 15:10:44 +03002720 /* Update training set as requested by target */
2721 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2722 DRM_ERROR("failed to update link training\n");
2723 break;
2724 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002725 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002727
Imre Deak3ab9c632013-05-03 12:57:41 +03002728 intel_dp_set_idle_link_train(intel_dp);
2729
2730 intel_dp->DP = DP;
2731
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002732 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002733 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002734
Imre Deak3ab9c632013-05-03 12:57:41 +03002735}
2736
2737void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2738{
Jani Nikula70aff662013-09-27 15:10:44 +03002739 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002740 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002741}
2742
2743static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002744intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002746 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002747 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002748 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002749 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002750 struct intel_crtc *intel_crtc =
2751 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002752 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002753
Paulo Zanonic19b0662012-10-15 15:51:41 -03002754 /*
2755 * DDI code has a strict mode set sequence and we should try to respect
2756 * it, otherwise we might hang the machine in many different ways. So we
2757 * really should be disabling the port only on a complete crtc_disable
2758 * sequence. This function is just called under two conditions on DDI
2759 * code:
2760 * - Link train failed while doing crtc_enable, and on this case we
2761 * really should respect the mode set sequence and wait for a
2762 * crtc_disable.
2763 * - Someone turned the monitor off and intel_dp_check_link_status
2764 * called us. We don't need to disable the whole port on this case, so
2765 * when someone turns the monitor on again,
2766 * intel_ddi_prepare_link_retrain will take care of redoing the link
2767 * train.
2768 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002769 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002770 return;
2771
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002772 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002773 return;
2774
Zhao Yakui28c97732009-10-09 11:39:41 +08002775 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002776
Imre Deakbc7d38a2013-05-16 14:40:36 +03002777 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002778 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002779 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002780 } else {
2781 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002782 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002783 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002784 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002785
Daniel Vetter493a7082012-05-30 12:31:56 +02002786 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002787 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002788 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002789
Eric Anholt5bddd172010-11-18 09:32:59 +08002790 /* Hardware workaround: leaving our transcoder select
2791 * set to transcoder B while it's off will prevent the
2792 * corresponding HDMI output on transcoder A.
2793 *
2794 * Combine this with another hardware workaround:
2795 * transcoder select bit can only be cleared while the
2796 * port is enabled.
2797 */
2798 DP &= ~DP_PIPEB_SELECT;
2799 I915_WRITE(intel_dp->output_reg, DP);
2800
2801 /* Changes to enable or select take place the vblank
2802 * after being written.
2803 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002804 if (WARN_ON(crtc == NULL)) {
2805 /* We should never try to disable a port without a crtc
2806 * attached. For paranoia keep the code around for a
2807 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002808 POSTING_READ(intel_dp->output_reg);
2809 msleep(50);
2810 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002811 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002812 }
2813
Wu Fengguang832afda2011-12-09 20:42:21 +08002814 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002815 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2816 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002817 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002818}
2819
Keith Packard26d61aa2011-07-25 20:01:09 -07002820static bool
2821intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002822{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002823 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2824 struct drm_device *dev = dig_port->base.base.dev;
2825 struct drm_i915_private *dev_priv = dev->dev_private;
2826
Damien Lespiau577c7a52012-12-13 16:09:02 +00002827 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2828
Jani Nikula9d1a1032014-03-14 16:51:15 +02002829 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
2830 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002831 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002832
Damien Lespiau577c7a52012-12-13 16:09:02 +00002833 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2834 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2835 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2836
Adam Jacksonedb39242012-09-18 10:58:49 -04002837 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2838 return false; /* DPCD not present */
2839
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002840 /* Check if the panel supports PSR */
2841 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002842 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002843 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
2844 intel_dp->psr_dpcd,
2845 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002846 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2847 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002848 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002849 }
Jani Nikula50003932013-09-20 16:42:17 +03002850 }
2851
Todd Previte06ea66b2014-01-20 10:19:39 -07002852 /* Training Pattern 3 support */
2853 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2854 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2855 intel_dp->use_tps3 = true;
2856 DRM_DEBUG_KMS("Displayport TPS3 supported");
2857 } else
2858 intel_dp->use_tps3 = false;
2859
Adam Jacksonedb39242012-09-18 10:58:49 -04002860 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2861 DP_DWN_STRM_PORT_PRESENT))
2862 return true; /* native DP sink */
2863
2864 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2865 return true; /* no per-port downstream info */
2866
Jani Nikula9d1a1032014-03-14 16:51:15 +02002867 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
2868 intel_dp->downstream_ports,
2869 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002870 return false; /* downstream port status fetch failed */
2871
2872 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002873}
2874
Adam Jackson0d198322012-05-14 16:05:47 -04002875static void
2876intel_dp_probe_oui(struct intel_dp *intel_dp)
2877{
2878 u8 buf[3];
2879
2880 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2881 return;
2882
Jani Nikula24f3e092014-03-17 16:43:36 +02002883 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002884
Jani Nikula9d1a1032014-03-14 16:51:15 +02002885 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002886 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2887 buf[0], buf[1], buf[2]);
2888
Jani Nikula9d1a1032014-03-14 16:51:15 +02002889 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002890 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2891 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002892
Daniel Vetter4be73782014-01-17 14:39:48 +01002893 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002894}
2895
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002896int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2897{
2898 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2899 struct drm_device *dev = intel_dig_port->base.base.dev;
2900 struct intel_crtc *intel_crtc =
2901 to_intel_crtc(intel_dig_port->base.base.crtc);
2902 u8 buf[1];
2903
Jani Nikula9d1a1032014-03-14 16:51:15 +02002904 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002905 return -EAGAIN;
2906
2907 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2908 return -ENOTTY;
2909
Jani Nikula9d1a1032014-03-14 16:51:15 +02002910 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
2911 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002912 return -EAGAIN;
2913
2914 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2915 intel_wait_for_vblank(dev, intel_crtc->pipe);
2916 intel_wait_for_vblank(dev, intel_crtc->pipe);
2917
Jani Nikula9d1a1032014-03-14 16:51:15 +02002918 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002919 return -EAGAIN;
2920
Jani Nikula9d1a1032014-03-14 16:51:15 +02002921 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002922 return 0;
2923}
2924
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002925static bool
2926intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2927{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002928 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2929 DP_DEVICE_SERVICE_IRQ_VECTOR,
2930 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002931}
2932
2933static void
2934intel_dp_handle_test_request(struct intel_dp *intel_dp)
2935{
2936 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002937 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002938}
2939
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002940/*
2941 * According to DP spec
2942 * 5.1.2:
2943 * 1. Read DPCD
2944 * 2. Configure link according to Receiver Capabilities
2945 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2946 * 4. Check link status on receipt of hot-plug interrupt
2947 */
2948
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002949void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002950intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002951{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002952 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002953 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002954 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002955
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002956 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002957 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002958
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002959 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002960 return;
2961
Keith Packard92fd8fd2011-07-25 19:50:10 -07002962 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002963 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002964 return;
2965 }
2966
Keith Packard92fd8fd2011-07-25 19:50:10 -07002967 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002968 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002969 return;
2970 }
2971
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002972 /* Try to read the source of the interrupt */
2973 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2974 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2975 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002976 drm_dp_dpcd_writeb(&intel_dp->aux,
2977 DP_DEVICE_SERVICE_IRQ_VECTOR,
2978 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002979
2980 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2981 intel_dp_handle_test_request(intel_dp);
2982 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2983 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2984 }
2985
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002986 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002987 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002988 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002989 intel_dp_start_link_train(intel_dp);
2990 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002991 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002992 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002993}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002994
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002995/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002996static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002997intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002998{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002999 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003000 uint8_t type;
3001
3002 if (!intel_dp_get_dpcd(intel_dp))
3003 return connector_status_disconnected;
3004
3005 /* if there's no downstream port, we're done */
3006 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003007 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003008
3009 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003010 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3011 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003012 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003013
3014 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3015 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003016 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003017
Adam Jackson23235172012-09-20 16:42:45 -04003018 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3019 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003020 }
3021
3022 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003023 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003024 return connector_status_connected;
3025
3026 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003027 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3028 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3029 if (type == DP_DS_PORT_TYPE_VGA ||
3030 type == DP_DS_PORT_TYPE_NON_EDID)
3031 return connector_status_unknown;
3032 } else {
3033 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3034 DP_DWN_STRM_PORT_TYPE_MASK;
3035 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3036 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3037 return connector_status_unknown;
3038 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003039
3040 /* Anything else is out of spec, warn and ignore */
3041 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003042 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003043}
3044
3045static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003046ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003047{
Paulo Zanoni30add222012-10-26 19:05:45 -02003048 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003049 struct drm_i915_private *dev_priv = dev->dev_private;
3050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003051 enum drm_connector_status status;
3052
Chris Wilsonfe16d942011-02-12 10:29:38 +00003053 /* Can't disconnect eDP, but you can close the lid... */
3054 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003055 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003056 if (status == connector_status_unknown)
3057 status = connector_status_connected;
3058 return status;
3059 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003060
Damien Lespiau1b469632012-12-13 16:09:01 +00003061 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3062 return connector_status_disconnected;
3063
Keith Packard26d61aa2011-07-25 20:01:09 -07003064 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003065}
3066
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003067static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003068g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003069{
Paulo Zanoni30add222012-10-26 19:05:45 -02003070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003071 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003072 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003073 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003074
Jesse Barnes35aad752013-03-01 13:14:31 -08003075 /* Can't disconnect eDP, but you can close the lid... */
3076 if (is_edp(intel_dp)) {
3077 enum drm_connector_status status;
3078
3079 status = intel_panel_detect(dev);
3080 if (status == connector_status_unknown)
3081 status = connector_status_connected;
3082 return status;
3083 }
3084
Todd Previte232a6ee2014-01-23 00:13:41 -07003085 if (IS_VALLEYVIEW(dev)) {
3086 switch (intel_dig_port->port) {
3087 case PORT_B:
3088 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3089 break;
3090 case PORT_C:
3091 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3092 break;
3093 case PORT_D:
3094 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3095 break;
3096 default:
3097 return connector_status_unknown;
3098 }
3099 } else {
3100 switch (intel_dig_port->port) {
3101 case PORT_B:
3102 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3103 break;
3104 case PORT_C:
3105 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3106 break;
3107 case PORT_D:
3108 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3109 break;
3110 default:
3111 return connector_status_unknown;
3112 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003113 }
3114
Chris Wilson10f76a32012-05-11 18:01:32 +01003115 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003116 return connector_status_disconnected;
3117
Keith Packard26d61aa2011-07-25 20:01:09 -07003118 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003119}
3120
Keith Packard8c241fe2011-09-28 16:38:44 -07003121static struct edid *
3122intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3123{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003124 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003125
Jani Nikula9cd300e2012-10-19 14:51:52 +03003126 /* use cached edid if we have one */
3127 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003128 /* invalid edid */
3129 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003130 return NULL;
3131
Jani Nikula55e9ede2013-10-01 10:38:54 +03003132 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003133 }
3134
Jani Nikula9cd300e2012-10-19 14:51:52 +03003135 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003136}
3137
3138static int
3139intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3140{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003141 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003142
Jani Nikula9cd300e2012-10-19 14:51:52 +03003143 /* use cached edid if we have one */
3144 if (intel_connector->edid) {
3145 /* invalid edid */
3146 if (IS_ERR(intel_connector->edid))
3147 return 0;
3148
3149 return intel_connector_update_modes(connector,
3150 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003151 }
3152
Jani Nikula9cd300e2012-10-19 14:51:52 +03003153 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003154}
3155
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003156static enum drm_connector_status
3157intel_dp_detect(struct drm_connector *connector, bool force)
3158{
3159 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003160 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3161 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003162 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003163 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003164 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003165 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003166 struct edid *edid = NULL;
3167
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003168 intel_runtime_pm_get(dev_priv);
3169
Imre Deak671dedd2014-03-05 16:20:53 +02003170 power_domain = intel_display_port_power_domain(intel_encoder);
3171 intel_display_power_get(dev_priv, power_domain);
3172
Chris Wilson164c8592013-07-20 20:27:08 +01003173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3174 connector->base.id, drm_get_connector_name(connector));
3175
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003176 intel_dp->has_audio = false;
3177
3178 if (HAS_PCH_SPLIT(dev))
3179 status = ironlake_dp_detect(intel_dp);
3180 else
3181 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003182
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003183 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003184 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003185
Adam Jackson0d198322012-05-14 16:05:47 -04003186 intel_dp_probe_oui(intel_dp);
3187
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003188 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3189 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003190 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003191 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003192 if (edid) {
3193 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003194 kfree(edid);
3195 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003196 }
3197
Paulo Zanonid63885d2012-10-26 19:05:49 -02003198 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3199 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003200 status = connector_status_connected;
3201
3202out:
Imre Deak671dedd2014-03-05 16:20:53 +02003203 intel_display_power_put(dev_priv, power_domain);
3204
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003205 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003206
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003207 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003208}
3209
3210static int intel_dp_get_modes(struct drm_connector *connector)
3211{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003213 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3214 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003215 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003216 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003217 struct drm_i915_private *dev_priv = dev->dev_private;
3218 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003219 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003220
3221 /* We should parse the EDID data and find out if it has an audio sink
3222 */
3223
Imre Deak671dedd2014-03-05 16:20:53 +02003224 power_domain = intel_display_port_power_domain(intel_encoder);
3225 intel_display_power_get(dev_priv, power_domain);
3226
Jani Nikula0b998362014-03-14 16:51:17 +02003227 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003228 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003229 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003230 return ret;
3231
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003232 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003233 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003234 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003235 mode = drm_mode_duplicate(dev,
3236 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003237 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003238 drm_mode_probed_add(connector, mode);
3239 return 1;
3240 }
3241 }
3242 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003243}
3244
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003245static bool
3246intel_dp_detect_audio(struct drm_connector *connector)
3247{
3248 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3250 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3251 struct drm_device *dev = connector->dev;
3252 struct drm_i915_private *dev_priv = dev->dev_private;
3253 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003254 struct edid *edid;
3255 bool has_audio = false;
3256
Imre Deak671dedd2014-03-05 16:20:53 +02003257 power_domain = intel_display_port_power_domain(intel_encoder);
3258 intel_display_power_get(dev_priv, power_domain);
3259
Jani Nikula0b998362014-03-14 16:51:17 +02003260 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003261 if (edid) {
3262 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003263 kfree(edid);
3264 }
3265
Imre Deak671dedd2014-03-05 16:20:53 +02003266 intel_display_power_put(dev_priv, power_domain);
3267
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003268 return has_audio;
3269}
3270
Chris Wilsonf6849602010-09-19 09:29:33 +01003271static int
3272intel_dp_set_property(struct drm_connector *connector,
3273 struct drm_property *property,
3274 uint64_t val)
3275{
Chris Wilsone953fd72011-02-21 22:23:52 +00003276 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003277 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003278 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3279 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003280 int ret;
3281
Rob Clark662595d2012-10-11 20:36:04 -05003282 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003283 if (ret)
3284 return ret;
3285
Chris Wilson3f43c482011-05-12 22:17:24 +01003286 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003287 int i = val;
3288 bool has_audio;
3289
3290 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003291 return 0;
3292
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003293 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003294
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003295 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003296 has_audio = intel_dp_detect_audio(connector);
3297 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003298 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003299
3300 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003301 return 0;
3302
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003303 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003304 goto done;
3305 }
3306
Chris Wilsone953fd72011-02-21 22:23:52 +00003307 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003308 bool old_auto = intel_dp->color_range_auto;
3309 uint32_t old_range = intel_dp->color_range;
3310
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003311 switch (val) {
3312 case INTEL_BROADCAST_RGB_AUTO:
3313 intel_dp->color_range_auto = true;
3314 break;
3315 case INTEL_BROADCAST_RGB_FULL:
3316 intel_dp->color_range_auto = false;
3317 intel_dp->color_range = 0;
3318 break;
3319 case INTEL_BROADCAST_RGB_LIMITED:
3320 intel_dp->color_range_auto = false;
3321 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3322 break;
3323 default:
3324 return -EINVAL;
3325 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003326
3327 if (old_auto == intel_dp->color_range_auto &&
3328 old_range == intel_dp->color_range)
3329 return 0;
3330
Chris Wilsone953fd72011-02-21 22:23:52 +00003331 goto done;
3332 }
3333
Yuly Novikov53b41832012-10-26 12:04:00 +03003334 if (is_edp(intel_dp) &&
3335 property == connector->dev->mode_config.scaling_mode_property) {
3336 if (val == DRM_MODE_SCALE_NONE) {
3337 DRM_DEBUG_KMS("no scaling not supported\n");
3338 return -EINVAL;
3339 }
3340
3341 if (intel_connector->panel.fitting_mode == val) {
3342 /* the eDP scaling property is not changed */
3343 return 0;
3344 }
3345 intel_connector->panel.fitting_mode = val;
3346
3347 goto done;
3348 }
3349
Chris Wilsonf6849602010-09-19 09:29:33 +01003350 return -EINVAL;
3351
3352done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003353 if (intel_encoder->base.crtc)
3354 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003355
3356 return 0;
3357}
3358
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003359static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003360intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361{
Jani Nikula1d508702012-10-19 14:51:49 +03003362 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003363
Jani Nikula9cd300e2012-10-19 14:51:52 +03003364 if (!IS_ERR_OR_NULL(intel_connector->edid))
3365 kfree(intel_connector->edid);
3366
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003367 /* Can't call is_edp() since the encoder may have been destroyed
3368 * already. */
3369 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003370 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003371
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003372 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003373 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003374}
3375
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003376void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003377{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003378 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3379 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003381
Jani Nikula0b998362014-03-14 16:51:17 +02003382 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003383 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003384 if (is_edp(intel_dp)) {
3385 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003386 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003387 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003388 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003389 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003390 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003391}
3392
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003394 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 .detect = intel_dp_detect,
3396 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003397 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003398 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003399};
3400
3401static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3402 .get_modes = intel_dp_get_modes,
3403 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003404 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003405};
3406
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003408 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003409};
3410
Chris Wilson995b67622010-08-20 13:23:26 +01003411static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003412intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003413{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003414 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003415
Jesse Barnes885a5012011-07-07 11:11:01 -07003416 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003417}
3418
Zhenyu Wange3421a12010-04-08 09:43:27 +08003419/* Return which DP Port should be selected for Transcoder DP control */
3420int
Akshay Joshi0206e352011-08-16 15:34:10 -04003421intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003422{
3423 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003424 struct intel_encoder *intel_encoder;
3425 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003426
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003427 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3428 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003429
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003430 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3431 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003432 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003433 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003434
Zhenyu Wange3421a12010-04-08 09:43:27 +08003435 return -1;
3436}
3437
Zhao Yakui36e83a12010-06-12 14:32:21 +08003438/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003439bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003440{
3441 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003442 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003443 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003444 static const short port_mapping[] = {
3445 [PORT_B] = PORT_IDPB,
3446 [PORT_C] = PORT_IDPC,
3447 [PORT_D] = PORT_IDPD,
3448 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003449
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003450 if (port == PORT_A)
3451 return true;
3452
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003453 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003454 return false;
3455
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003456 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3457 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003458
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003459 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003460 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3461 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003462 return true;
3463 }
3464 return false;
3465}
3466
Chris Wilsonf6849602010-09-19 09:29:33 +01003467static void
3468intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3469{
Yuly Novikov53b41832012-10-26 12:04:00 +03003470 struct intel_connector *intel_connector = to_intel_connector(connector);
3471
Chris Wilson3f43c482011-05-12 22:17:24 +01003472 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003473 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003474 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003475
3476 if (is_edp(intel_dp)) {
3477 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003478 drm_object_attach_property(
3479 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003480 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003481 DRM_MODE_SCALE_ASPECT);
3482 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003483 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003484}
3485
Imre Deakdada1a92014-01-29 13:25:41 +02003486static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3487{
3488 intel_dp->last_power_cycle = jiffies;
3489 intel_dp->last_power_on = jiffies;
3490 intel_dp->last_backlight_off = jiffies;
3491}
3492
Daniel Vetter67a54562012-10-20 20:57:45 +02003493static void
3494intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003495 struct intel_dp *intel_dp,
3496 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003497{
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 struct edp_power_seq cur, vbt, spec, final;
3500 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003501 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003502
3503 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003504 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003505 pp_on_reg = PCH_PP_ON_DELAYS;
3506 pp_off_reg = PCH_PP_OFF_DELAYS;
3507 pp_div_reg = PCH_PP_DIVISOR;
3508 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003509 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3510
3511 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3512 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3513 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3514 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003515 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003516
3517 /* Workaround: Need to write PP_CONTROL with the unlock key as
3518 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003519 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003520 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003521
Jesse Barnes453c5422013-03-28 09:55:41 -07003522 pp_on = I915_READ(pp_on_reg);
3523 pp_off = I915_READ(pp_off_reg);
3524 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003525
3526 /* Pull timing values out of registers */
3527 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3528 PANEL_POWER_UP_DELAY_SHIFT;
3529
3530 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3531 PANEL_LIGHT_ON_DELAY_SHIFT;
3532
3533 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3534 PANEL_LIGHT_OFF_DELAY_SHIFT;
3535
3536 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3537 PANEL_POWER_DOWN_DELAY_SHIFT;
3538
3539 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3540 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3541
3542 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3543 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3544
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003545 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003546
3547 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3548 * our hw here, which are all in 100usec. */
3549 spec.t1_t3 = 210 * 10;
3550 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3551 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3552 spec.t10 = 500 * 10;
3553 /* This one is special and actually in units of 100ms, but zero
3554 * based in the hw (so we need to add 100 ms). But the sw vbt
3555 * table multiplies it with 1000 to make it in units of 100usec,
3556 * too. */
3557 spec.t11_t12 = (510 + 100) * 10;
3558
3559 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3560 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3561
3562 /* Use the max of the register settings and vbt. If both are
3563 * unset, fall back to the spec limits. */
3564#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3565 spec.field : \
3566 max(cur.field, vbt.field))
3567 assign_final(t1_t3);
3568 assign_final(t8);
3569 assign_final(t9);
3570 assign_final(t10);
3571 assign_final(t11_t12);
3572#undef assign_final
3573
3574#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3575 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3576 intel_dp->backlight_on_delay = get_delay(t8);
3577 intel_dp->backlight_off_delay = get_delay(t9);
3578 intel_dp->panel_power_down_delay = get_delay(t10);
3579 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3580#undef get_delay
3581
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003582 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3583 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3584 intel_dp->panel_power_cycle_delay);
3585
3586 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3587 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3588
3589 if (out)
3590 *out = final;
3591}
3592
3593static void
3594intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3595 struct intel_dp *intel_dp,
3596 struct edp_power_seq *seq)
3597{
3598 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003599 u32 pp_on, pp_off, pp_div, port_sel = 0;
3600 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3601 int pp_on_reg, pp_off_reg, pp_div_reg;
3602
3603 if (HAS_PCH_SPLIT(dev)) {
3604 pp_on_reg = PCH_PP_ON_DELAYS;
3605 pp_off_reg = PCH_PP_OFF_DELAYS;
3606 pp_div_reg = PCH_PP_DIVISOR;
3607 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3609
3610 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3611 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3612 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003613 }
3614
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003615 /*
3616 * And finally store the new values in the power sequencer. The
3617 * backlight delays are set to 1 because we do manual waits on them. For
3618 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3619 * we'll end up waiting for the backlight off delay twice: once when we
3620 * do the manual sleep, and once when we disable the panel and wait for
3621 * the PP_STATUS bit to become zero.
3622 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003623 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003624 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3625 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003626 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003627 /* Compute the divisor for the pp clock, simply match the Bspec
3628 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003629 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003630 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003631 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3632
3633 /* Haswell doesn't have any port selection bits for the panel
3634 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003635 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003636 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3637 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3638 else
3639 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003640 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3641 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003642 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003643 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003644 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003645 }
3646
Jesse Barnes453c5422013-03-28 09:55:41 -07003647 pp_on |= port_sel;
3648
3649 I915_WRITE(pp_on_reg, pp_on);
3650 I915_WRITE(pp_off_reg, pp_off);
3651 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003652
Daniel Vetter67a54562012-10-20 20:57:45 +02003653 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003654 I915_READ(pp_on_reg),
3655 I915_READ(pp_off_reg),
3656 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003657}
3658
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303659void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
3660{
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_encoder *encoder;
3663 struct intel_dp *intel_dp = NULL;
3664 struct intel_crtc_config *config = NULL;
3665 struct intel_crtc *intel_crtc = NULL;
3666 struct intel_connector *intel_connector = dev_priv->drrs.connector;
3667 u32 reg, val;
3668 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
3669
3670 if (refresh_rate <= 0) {
3671 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
3672 return;
3673 }
3674
3675 if (intel_connector == NULL) {
3676 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
3677 return;
3678 }
3679
3680 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
3681 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
3682 return;
3683 }
3684
3685 encoder = intel_attached_encoder(&intel_connector->base);
3686 intel_dp = enc_to_intel_dp(&encoder->base);
3687 intel_crtc = encoder->new_crtc;
3688
3689 if (!intel_crtc) {
3690 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
3691 return;
3692 }
3693
3694 config = &intel_crtc->config;
3695
3696 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
3697 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
3698 return;
3699 }
3700
3701 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
3702 index = DRRS_LOW_RR;
3703
3704 if (index == intel_dp->drrs_state.refresh_rate_type) {
3705 DRM_DEBUG_KMS(
3706 "DRRS requested for previously set RR...ignoring\n");
3707 return;
3708 }
3709
3710 if (!intel_crtc->active) {
3711 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
3712 return;
3713 }
3714
3715 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
3716 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
3717 val = I915_READ(reg);
3718 if (index > DRRS_HIGH_RR) {
3719 val |= PIPECONF_EDP_RR_MODE_SWITCH;
3720 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
3721 } else {
3722 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
3723 }
3724 I915_WRITE(reg, val);
3725 }
3726
3727 /*
3728 * mutex taken to ensure that there is no race between differnt
3729 * drrs calls trying to update refresh rate. This scenario may occur
3730 * in future when idleness detection based DRRS in kernel and
3731 * possible calls from user space to set differnt RR are made.
3732 */
3733
3734 mutex_lock(&intel_dp->drrs_state.mutex);
3735
3736 intel_dp->drrs_state.refresh_rate_type = index;
3737
3738 mutex_unlock(&intel_dp->drrs_state.mutex);
3739
3740 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
3741}
3742
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303743static struct drm_display_mode *
3744intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
3745 struct intel_connector *intel_connector,
3746 struct drm_display_mode *fixed_mode)
3747{
3748 struct drm_connector *connector = &intel_connector->base;
3749 struct intel_dp *intel_dp = &intel_dig_port->dp;
3750 struct drm_device *dev = intel_dig_port->base.base.dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct drm_display_mode *downclock_mode = NULL;
3753
3754 if (INTEL_INFO(dev)->gen <= 6) {
3755 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
3756 return NULL;
3757 }
3758
3759 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
3760 DRM_INFO("VBT doesn't support DRRS\n");
3761 return NULL;
3762 }
3763
3764 downclock_mode = intel_find_panel_downclock
3765 (dev, fixed_mode, connector);
3766
3767 if (!downclock_mode) {
3768 DRM_INFO("DRRS not supported\n");
3769 return NULL;
3770 }
3771
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303772 dev_priv->drrs.connector = intel_connector;
3773
3774 mutex_init(&intel_dp->drrs_state.mutex);
3775
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303776 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
3777
3778 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
3779 DRM_INFO("seamless DRRS supported for eDP panel.\n");
3780 return downclock_mode;
3781}
3782
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003783static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003784 struct intel_connector *intel_connector,
3785 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003786{
3787 struct drm_connector *connector = &intel_connector->base;
3788 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03003789 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3790 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303793 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003794 bool has_dpcd;
3795 struct drm_display_mode *scan;
3796 struct edid *edid;
3797
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303798 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
3799
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003800 if (!is_edp(intel_dp))
3801 return true;
3802
Paulo Zanoni63635212014-04-22 19:55:42 -03003803 /* The VDD bit needs a power domain reference, so if the bit is already
3804 * enabled when we boot, grab this reference. */
3805 if (edp_have_panel_vdd(intel_dp)) {
3806 enum intel_display_power_domain power_domain;
3807 power_domain = intel_display_port_power_domain(intel_encoder);
3808 intel_display_power_get(dev_priv, power_domain);
3809 }
3810
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003811 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02003812 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003813 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003814 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003815
3816 if (has_dpcd) {
3817 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3818 dev_priv->no_aux_handshake =
3819 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3820 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3821 } else {
3822 /* if this fails, presume the device is a ghost */
3823 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003824 return false;
3825 }
3826
3827 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003828 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003829
Daniel Vetter060c8772014-03-21 23:22:35 +01003830 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02003831 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003832 if (edid) {
3833 if (drm_add_edid_modes(connector, edid)) {
3834 drm_mode_connector_update_edid_property(connector,
3835 edid);
3836 drm_edid_to_eld(connector, edid);
3837 } else {
3838 kfree(edid);
3839 edid = ERR_PTR(-EINVAL);
3840 }
3841 } else {
3842 edid = ERR_PTR(-ENOENT);
3843 }
3844 intel_connector->edid = edid;
3845
3846 /* prefer fixed mode from EDID if available */
3847 list_for_each_entry(scan, &connector->probed_modes, head) {
3848 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3849 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303850 downclock_mode = intel_dp_drrs_init(
3851 intel_dig_port,
3852 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003853 break;
3854 }
3855 }
3856
3857 /* fallback to VBT if available for eDP */
3858 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3859 fixed_mode = drm_mode_duplicate(dev,
3860 dev_priv->vbt.lfp_lvds_vbt_mode);
3861 if (fixed_mode)
3862 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3863 }
Daniel Vetter060c8772014-03-21 23:22:35 +01003864 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003865
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303866 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003867 intel_panel_setup_backlight(connector);
3868
3869 return true;
3870}
3871
Paulo Zanoni16c25532013-06-12 17:27:25 -03003872bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003873intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3874 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003875{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003876 struct drm_connector *connector = &intel_connector->base;
3877 struct intel_dp *intel_dp = &intel_dig_port->dp;
3878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3879 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003880 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003881 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003882 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02003883 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003884
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003885 /* intel_dp vfuncs */
3886 if (IS_VALLEYVIEW(dev))
3887 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3888 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3889 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3890 else if (HAS_PCH_SPLIT(dev))
3891 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3892 else
3893 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3894
Damien Lespiau153b1102014-01-21 13:37:15 +00003895 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3896
Daniel Vetter07679352012-09-06 22:15:42 +02003897 /* Preserve the current hw state. */
3898 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003899 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003900
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003901 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303902 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003903 else
3904 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003905
Imre Deakf7d24902013-05-08 13:14:05 +03003906 /*
3907 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3908 * for DP the encoder type can be set by the caller to
3909 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3910 */
3911 if (type == DRM_MODE_CONNECTOR_eDP)
3912 intel_encoder->type = INTEL_OUTPUT_EDP;
3913
Imre Deake7281ea2013-05-08 13:14:08 +03003914 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3915 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3916 port_name(port));
3917
Adam Jacksonb3295302010-07-16 14:46:28 -04003918 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003919 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3920
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003921 connector->interlace_allowed = true;
3922 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003923
Daniel Vetter66a92782012-07-12 20:08:18 +02003924 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003925 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003926
Chris Wilsondf0e9242010-09-09 16:20:55 +01003927 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003928 drm_sysfs_connector_add(connector);
3929
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003930 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003931 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3932 else
3933 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003934 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003935
Jani Nikula0b998362014-03-14 16:51:17 +02003936 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003937 switch (port) {
3938 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003939 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003940 break;
3941 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003942 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003943 break;
3944 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003945 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003946 break;
3947 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003948 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003949 break;
3950 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003951 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003952 }
3953
Imre Deakdada1a92014-01-29 13:25:41 +02003954 if (is_edp(intel_dp)) {
3955 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003956 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003957 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003958
Jani Nikula9d1a1032014-03-14 16:51:15 +02003959 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10003960
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003961 intel_dp->psr_setup_done = false;
3962
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003963 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Jani Nikula0b998362014-03-14 16:51:17 +02003964 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003965 if (is_edp(intel_dp)) {
3966 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3967 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003968 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003969 mutex_unlock(&dev->mode_config.mutex);
3970 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003971 drm_sysfs_connector_remove(connector);
3972 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003973 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003974 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003975
Chris Wilsonf6849602010-09-19 09:29:33 +01003976 intel_dp_add_properties(intel_dp, connector);
3977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003978 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3979 * 0xd. Failure to do so will result in spurious interrupts being
3980 * generated on the port when a cable is not attached.
3981 */
3982 if (IS_G4X(dev) && !IS_GM45(dev)) {
3983 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3984 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3985 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003986
3987 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003988}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003989
3990void
3991intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3992{
3993 struct intel_digital_port *intel_dig_port;
3994 struct intel_encoder *intel_encoder;
3995 struct drm_encoder *encoder;
3996 struct intel_connector *intel_connector;
3997
Daniel Vetterb14c5672013-09-19 12:18:32 +02003998 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003999 if (!intel_dig_port)
4000 return;
4001
Daniel Vetterb14c5672013-09-19 12:18:32 +02004002 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004003 if (!intel_connector) {
4004 kfree(intel_dig_port);
4005 return;
4006 }
4007
4008 intel_encoder = &intel_dig_port->base;
4009 encoder = &intel_encoder->base;
4010
4011 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4012 DRM_MODE_ENCODER_TMDS);
4013
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004014 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02004015 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004016 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004017 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004018 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004019 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004020 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004021 intel_encoder->pre_enable = vlv_pre_enable_dp;
4022 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004023 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004024 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004025 intel_encoder->pre_enable = g4x_pre_enable_dp;
4026 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004027 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004028 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004029
Paulo Zanoni174edf12012-10-26 19:05:50 -02004030 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004031 intel_dig_port->dp.output_reg = output_reg;
4032
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004033 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004034 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004035 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004036 intel_encoder->hot_plug = intel_dp_hot_plug;
4037
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004038 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4039 drm_encoder_cleanup(encoder);
4040 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004041 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004042 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004043}