blob: 7a8c8c7a8b9608e640f0d174389d16d3bebc6cf4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02005 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02006 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
Alan Coxb39b01f2005-06-27 15:24:27 -070013 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080014 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080057 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010062 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080066 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080069 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
Sergei Shtylyov72931362007-09-11 22:28:35 +020070 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020080 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
Sergei Shtylyov866664d2008-01-25 22:17:05 +010089 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010090 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200115 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 */
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
124#include <linux/timer.h>
125#include <linux/mm.h>
126#include <linux/ioport.h>
127#include <linux/blkdev.h>
128#include <linux/hdreg.h>
129
130#include <linux/interrupt.h>
131#include <linux/pci.h>
132#include <linux/init.h>
133#include <linux/ide.h>
134
135#include <asm/uaccess.h>
136#include <asm/io.h>
137#include <asm/irq.h>
138
139/* various tuning parameters */
140#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800141#undef HPT_DELAY_INTERRUPT
142#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144static const char *quirk_drives[] = {
145 "QUANTUM FIREBALLlct08 08",
146 "QUANTUM FIREBALLP KA6.4",
147 "QUANTUM FIREBALLP LM20.4",
148 "QUANTUM FIREBALLP LM20.5",
149 NULL
150};
151
152static const char *bad_ata100_5[] = {
153 "IBM-DTLA-307075",
154 "IBM-DTLA-307060",
155 "IBM-DTLA-307045",
156 "IBM-DTLA-307030",
157 "IBM-DTLA-307020",
158 "IBM-DTLA-307015",
159 "IBM-DTLA-305040",
160 "IBM-DTLA-305030",
161 "IBM-DTLA-305020",
162 "IC35L010AVER07-0",
163 "IC35L020AVER07-0",
164 "IC35L030AVER07-0",
165 "IC35L040AVER07-0",
166 "IC35L060AVER07-0",
167 "WDC AC310200R",
168 NULL
169};
170
171static const char *bad_ata66_4[] = {
172 "IBM-DTLA-307075",
173 "IBM-DTLA-307060",
174 "IBM-DTLA-307045",
175 "IBM-DTLA-307030",
176 "IBM-DTLA-307020",
177 "IBM-DTLA-307015",
178 "IBM-DTLA-305040",
179 "IBM-DTLA-305030",
180 "IBM-DTLA-305020",
181 "IC35L010AVER07-0",
182 "IC35L020AVER07-0",
183 "IC35L030AVER07-0",
184 "IC35L040AVER07-0",
185 "IC35L060AVER07-0",
186 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200187 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 NULL
189};
190
191static const char *bad_ata66_3[] = {
192 "WDC AC310200R",
193 NULL
194};
195
196static const char *bad_ata33[] = {
197 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
198 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
199 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
200 "Maxtor 90510D4",
201 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
202 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
203 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
204 NULL
205};
206
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800207static u8 xfer_speeds[] = {
208 XFER_UDMA_6,
209 XFER_UDMA_5,
210 XFER_UDMA_4,
211 XFER_UDMA_3,
212 XFER_UDMA_2,
213 XFER_UDMA_1,
214 XFER_UDMA_0,
215
216 XFER_MW_DMA_2,
217 XFER_MW_DMA_1,
218 XFER_MW_DMA_0,
219
220 XFER_PIO_4,
221 XFER_PIO_3,
222 XFER_PIO_2,
223 XFER_PIO_1,
224 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225};
226
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800227/* Key for bus clock timings
228 * 36x 37x
229 * bits bits
230 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
231 * cycles = value + 1
232 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
233 * cycles = value + 1
234 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
235 * register access.
236 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
237 * register access.
238 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
239 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
240 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
241 * MW DMA xfer.
242 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
243 * task file register access.
244 * 28 28 UDMA enable.
245 * 29 29 DMA enable.
246 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
247 * PIO xfer.
248 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800251static u32 forty_base_hpt36x[] = {
252 /* XFER_UDMA_6 */ 0x900fd943,
253 /* XFER_UDMA_5 */ 0x900fd943,
254 /* XFER_UDMA_4 */ 0x900fd943,
255 /* XFER_UDMA_3 */ 0x900ad943,
256 /* XFER_UDMA_2 */ 0x900bd943,
257 /* XFER_UDMA_1 */ 0x9008d943,
258 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800260 /* XFER_MW_DMA_2 */ 0xa008d943,
261 /* XFER_MW_DMA_1 */ 0xa010d955,
262 /* XFER_MW_DMA_0 */ 0xa010d9fc,
263
264 /* XFER_PIO_4 */ 0xc008d963,
265 /* XFER_PIO_3 */ 0xc010d974,
266 /* XFER_PIO_2 */ 0xc010d997,
267 /* XFER_PIO_1 */ 0xc010d9c7,
268 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800271static u32 thirty_three_base_hpt36x[] = {
272 /* XFER_UDMA_6 */ 0x90c9a731,
273 /* XFER_UDMA_5 */ 0x90c9a731,
274 /* XFER_UDMA_4 */ 0x90c9a731,
275 /* XFER_UDMA_3 */ 0x90cfa731,
276 /* XFER_UDMA_2 */ 0x90caa731,
277 /* XFER_UDMA_1 */ 0x90cba731,
278 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800280 /* XFER_MW_DMA_2 */ 0xa0c8a731,
281 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
282 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800284 /* XFER_PIO_4 */ 0xc0c8a731,
285 /* XFER_PIO_3 */ 0xc0c8a742,
286 /* XFER_PIO_2 */ 0xc0d0a753,
287 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
288 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289};
290
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800291static u32 twenty_five_base_hpt36x[] = {
292 /* XFER_UDMA_6 */ 0x90c98521,
293 /* XFER_UDMA_5 */ 0x90c98521,
294 /* XFER_UDMA_4 */ 0x90c98521,
295 /* XFER_UDMA_3 */ 0x90cf8521,
296 /* XFER_UDMA_2 */ 0x90cf8521,
297 /* XFER_UDMA_1 */ 0x90cb8521,
298 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800300 /* XFER_MW_DMA_2 */ 0xa0ca8521,
301 /* XFER_MW_DMA_1 */ 0xa0ca8532,
302 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800304 /* XFER_PIO_4 */ 0xc0ca8521,
305 /* XFER_PIO_3 */ 0xc0ca8532,
306 /* XFER_PIO_2 */ 0xc0ca8542,
307 /* XFER_PIO_1 */ 0xc0d08572,
308 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100311#if 0
312/* These are the timing tables from the HighPoint open source drivers... */
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800313static u32 thirty_three_base_hpt37x[] = {
314 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
315 /* XFER_UDMA_5 */ 0x12446231,
316 /* XFER_UDMA_4 */ 0x12446231,
317 /* XFER_UDMA_3 */ 0x126c6231,
318 /* XFER_UDMA_2 */ 0x12486231,
319 /* XFER_UDMA_1 */ 0x124c6233,
320 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800322 /* XFER_MW_DMA_2 */ 0x22406c31,
323 /* XFER_MW_DMA_1 */ 0x22406c33,
324 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800326 /* XFER_PIO_4 */ 0x06414e31,
327 /* XFER_PIO_3 */ 0x06414e42,
328 /* XFER_PIO_2 */ 0x06414e53,
329 /* XFER_PIO_1 */ 0x06814e93,
330 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331};
332
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800333static u32 fifty_base_hpt37x[] = {
334 /* XFER_UDMA_6 */ 0x12848242,
335 /* XFER_UDMA_5 */ 0x12848242,
336 /* XFER_UDMA_4 */ 0x12ac8242,
337 /* XFER_UDMA_3 */ 0x128c8242,
338 /* XFER_UDMA_2 */ 0x120c8242,
339 /* XFER_UDMA_1 */ 0x12148254,
340 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800342 /* XFER_MW_DMA_2 */ 0x22808242,
343 /* XFER_MW_DMA_1 */ 0x22808254,
344 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800346 /* XFER_PIO_4 */ 0x0a81f442,
347 /* XFER_PIO_3 */ 0x0a81f443,
348 /* XFER_PIO_2 */ 0x0a81f454,
349 /* XFER_PIO_1 */ 0x0ac1f465,
350 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351};
352
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800353static u32 sixty_six_base_hpt37x[] = {
354 /* XFER_UDMA_6 */ 0x1c869c62,
355 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
356 /* XFER_UDMA_4 */ 0x1c8a9c62,
357 /* XFER_UDMA_3 */ 0x1c8e9c62,
358 /* XFER_UDMA_2 */ 0x1c929c62,
359 /* XFER_UDMA_1 */ 0x1c9a9c62,
360 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800362 /* XFER_MW_DMA_2 */ 0x2c829c62,
363 /* XFER_MW_DMA_1 */ 0x2c829c66,
364 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800366 /* XFER_PIO_4 */ 0x0c829c62,
367 /* XFER_PIO_3 */ 0x0c829c84,
368 /* XFER_PIO_2 */ 0x0c829ca6,
369 /* XFER_PIO_1 */ 0x0d029d26,
370 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371};
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100372#else
373/*
374 * The following are the new timing tables with PIO mode data/taskfile transfer
375 * overclocking fixed...
376 */
377
378/* This table is taken from the HPT370 data manual rev. 1.02 */
379static u32 thirty_three_base_hpt37x[] = {
380 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
381 /* XFER_UDMA_5 */ 0x16455031,
382 /* XFER_UDMA_4 */ 0x16455031,
383 /* XFER_UDMA_3 */ 0x166d5031,
384 /* XFER_UDMA_2 */ 0x16495031,
385 /* XFER_UDMA_1 */ 0x164d5033,
386 /* XFER_UDMA_0 */ 0x16515097,
387
388 /* XFER_MW_DMA_2 */ 0x26515031,
389 /* XFER_MW_DMA_1 */ 0x26515033,
390 /* XFER_MW_DMA_0 */ 0x26515097,
391
392 /* XFER_PIO_4 */ 0x06515021,
393 /* XFER_PIO_3 */ 0x06515022,
394 /* XFER_PIO_2 */ 0x06515033,
395 /* XFER_PIO_1 */ 0x06915065,
396 /* XFER_PIO_0 */ 0x06d1508a
397};
398
399static u32 fifty_base_hpt37x[] = {
400 /* XFER_UDMA_6 */ 0x1a861842,
401 /* XFER_UDMA_5 */ 0x1a861842,
402 /* XFER_UDMA_4 */ 0x1aae1842,
403 /* XFER_UDMA_3 */ 0x1a8e1842,
404 /* XFER_UDMA_2 */ 0x1a0e1842,
405 /* XFER_UDMA_1 */ 0x1a161854,
406 /* XFER_UDMA_0 */ 0x1a1a18ea,
407
408 /* XFER_MW_DMA_2 */ 0x2a821842,
409 /* XFER_MW_DMA_1 */ 0x2a821854,
410 /* XFER_MW_DMA_0 */ 0x2a8218ea,
411
412 /* XFER_PIO_4 */ 0x0a821842,
413 /* XFER_PIO_3 */ 0x0a821843,
414 /* XFER_PIO_2 */ 0x0a821855,
415 /* XFER_PIO_1 */ 0x0ac218a8,
416 /* XFER_PIO_0 */ 0x0b02190c
417};
418
419static u32 sixty_six_base_hpt37x[] = {
420 /* XFER_UDMA_6 */ 0x1c86fe62,
421 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
422 /* XFER_UDMA_4 */ 0x1c8afe62,
423 /* XFER_UDMA_3 */ 0x1c8efe62,
424 /* XFER_UDMA_2 */ 0x1c92fe62,
425 /* XFER_UDMA_1 */ 0x1c9afe62,
426 /* XFER_UDMA_0 */ 0x1c82fe62,
427
428 /* XFER_MW_DMA_2 */ 0x2c82fe62,
429 /* XFER_MW_DMA_1 */ 0x2c82fe66,
430 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
431
432 /* XFER_PIO_4 */ 0x0c82fe62,
433 /* XFER_PIO_3 */ 0x0c82fe84,
434 /* XFER_PIO_2 */ 0x0c82fea6,
435 /* XFER_PIO_1 */ 0x0d02ff26,
436 /* XFER_PIO_0 */ 0x0d42ff7f
437};
438#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100441#define HPT371_ALLOW_ATA133_6 1
442#define HPT302_ALLOW_ATA133_6 1
443#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100444#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445#define HPT366_ALLOW_ATA66_4 1
446#define HPT366_ALLOW_ATA66_3 1
447#define HPT366_MAX_DEVS 8
448
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100449/* Supported ATA clock frequencies */
450enum ata_clock {
451 ATA_CLOCK_25MHZ,
452 ATA_CLOCK_33MHZ,
453 ATA_CLOCK_40MHZ,
454 ATA_CLOCK_50MHZ,
455 ATA_CLOCK_66MHZ,
456 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700457};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100459struct hpt_timings {
460 u32 pio_mask;
461 u32 dma_mask;
462 u32 ultra_mask;
463 u32 *clock_table[NUM_ATA_CLOCKS];
464};
465
Alan Coxb39b01f2005-06-27 15:24:27 -0700466/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100467 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700468 */
469
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100470struct hpt_info {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200471 char *chip_name; /* Chip name */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100472 u8 chip_type; /* Chip type */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200473 u8 udma_mask; /* Allowed UltraDMA modes mask. */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100474 u8 dpll_clk; /* DPLL clock in MHz */
475 u8 pci_clk; /* PCI clock in MHz */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100476 struct hpt_timings *timings; /* Chipset timing data */
477 u8 clock; /* ATA clock selected */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100478};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100479
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100480/* Supported HighPoint chips */
481enum {
482 HPT36x,
483 HPT370,
484 HPT370A,
485 HPT374,
486 HPT372,
487 HPT372A,
488 HPT302,
489 HPT371,
490 HPT372N,
491 HPT302N,
492 HPT371N
493};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100495static struct hpt_timings hpt36x_timings = {
496 .pio_mask = 0xc1f8ffff,
497 .dma_mask = 0x303800ff,
498 .ultra_mask = 0x30070000,
499 .clock_table = {
500 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
501 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
502 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
503 [ATA_CLOCK_50MHZ] = NULL,
504 [ATA_CLOCK_66MHZ] = NULL
505 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100506};
507
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100508static struct hpt_timings hpt37x_timings = {
509 .pio_mask = 0xcfc3ffff,
510 .dma_mask = 0x31c001ff,
511 .ultra_mask = 0x303c0000,
512 .clock_table = {
513 [ATA_CLOCK_25MHZ] = NULL,
514 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
515 [ATA_CLOCK_40MHZ] = NULL,
516 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
517 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
518 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100519};
520
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200521static const struct hpt_info hpt36x __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200522 .chip_name = "HPT36x",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100523 .chip_type = HPT36x,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200524 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100525 .dpll_clk = 0, /* no DPLL */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100526 .timings = &hpt36x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100527};
528
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200529static const struct hpt_info hpt370 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200530 .chip_name = "HPT370",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100531 .chip_type = HPT370,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200532 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100533 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100534 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100535};
536
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200537static const struct hpt_info hpt370a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200538 .chip_name = "HPT370A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100539 .chip_type = HPT370A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200540 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100541 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100542 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100543};
544
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200545static const struct hpt_info hpt374 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200546 .chip_name = "HPT374",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100547 .chip_type = HPT374,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200548 .udma_mask = ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100549 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100550 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100551};
552
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200553static const struct hpt_info hpt372 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200554 .chip_name = "HPT372",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100555 .chip_type = HPT372,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200556 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100557 .dpll_clk = 55,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100558 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100559};
560
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200561static const struct hpt_info hpt372a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200562 .chip_name = "HPT372A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100563 .chip_type = HPT372A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200564 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100565 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100566 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100567};
568
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200569static const struct hpt_info hpt302 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200570 .chip_name = "HPT302",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100571 .chip_type = HPT302,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200572 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100573 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100574 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100575};
576
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200577static const struct hpt_info hpt371 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200578 .chip_name = "HPT371",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100579 .chip_type = HPT371,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200580 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100581 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100582 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100583};
584
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200585static const struct hpt_info hpt372n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200586 .chip_name = "HPT372N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100587 .chip_type = HPT372N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200588 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100589 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100590 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100591};
592
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200593static const struct hpt_info hpt302n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200594 .chip_name = "HPT302N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100595 .chip_type = HPT302N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200596 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100597 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100598 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100599};
600
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200601static const struct hpt_info hpt371n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200602 .chip_name = "HPT371N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100603 .chip_type = HPT371N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200604 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100605 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100606 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100607};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100609static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100611 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100613 while (*list)
614 if (!strcmp(*list++,id->model))
615 return 1;
616 return 0;
617}
Alan Coxb39b01f2005-06-27 15:24:27 -0700618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619/*
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200620 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
621 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200623
624static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200626 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100627 struct pci_dev *dev = to_pci_dev(hwif->dev);
628 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200629 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200631 switch (info->chip_type) {
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200632 case HPT36x:
633 if (!HPT366_ALLOW_ATA66_4 ||
634 check_in_drive_list(drive, bad_ata66_4))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200635 mask = ATA_UDMA3;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100636
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200637 if (!HPT366_ALLOW_ATA66_3 ||
638 check_in_drive_list(drive, bad_ata66_3))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200639 mask = ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200640 break;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200641 case HPT370:
642 if (!HPT370_ALLOW_ATA100_5 ||
643 check_in_drive_list(drive, bad_ata100_5))
644 mask = ATA_UDMA4;
645 break;
646 case HPT370A:
647 if (!HPT370_ALLOW_ATA100_5 ||
648 check_in_drive_list(drive, bad_ata100_5))
649 return ATA_UDMA4;
650 case HPT372 :
651 case HPT372A:
652 case HPT372N:
653 case HPT374 :
654 if (ide_dev_is_sata(drive->id))
655 mask &= ~0x0e;
656 /* Fall thru */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200657 default:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200658 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200660
661 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662}
663
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200664static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
665{
666 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100667 struct pci_dev *dev = to_pci_dev(hwif->dev);
668 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200669
670 switch (info->chip_type) {
671 case HPT372 :
672 case HPT372A:
673 case HPT372N:
674 case HPT374 :
675 if (ide_dev_is_sata(drive->id))
676 return 0x00;
677 /* Fall thru */
678 default:
679 return 0x07;
680 }
681}
682
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100683static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800685 int i;
686
687 /*
688 * Lookup the transfer mode table to get the index into
689 * the timing table.
690 *
691 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
692 */
693 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
694 if (xfer_speeds[i] == speed)
695 break;
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100696
697 return info->timings->clock_table[info->clock][i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100700static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100702 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100703 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100704 struct hpt_timings *t = info->timings;
705 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100706 u32 old_itr = 0;
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100707 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100708 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
709 (speed < XFER_UDMA_0 ? t->dma_mask :
710 t->ultra_mask);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200711
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100712 pci_read_config_dword(dev, itr_addr, &old_itr);
713 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100715 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
716 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100718 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100720 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200723static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100725 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100728static void hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100730 struct hd_driveid *id = drive->id;
731 const char **list = quirk_drives;
732
733 while (*list)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100734 if (strstr(id->model, *list++)) {
735 drive->quirk_list = 1;
736 return;
737 }
738
739 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740}
741
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100742static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100744 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100745 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100746 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
748 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100749 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100750 u8 scr1 = 0;
751
752 pci_read_config_byte(dev, 0x5a, &scr1);
753 if (((scr1 & 0x10) >> 4) != mask) {
754 if (mask)
755 scr1 |= 0x10;
756 else
757 scr1 &= ~0x10;
758 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100760 } else {
761 if (mask)
762 disable_irq(hwif->irq);
763 else
764 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100766 } else
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200767 outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
768 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769}
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100772 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 * by HighPoint|Triones Technologies, Inc.
774 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200775static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100777 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100778 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100780 pci_read_config_byte(dev, 0x50, &mcr1);
781 pci_read_config_byte(dev, 0x52, &mcr3);
782 pci_read_config_byte(dev, 0x5a, &scr1);
783 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
784 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
785 if (scr1 & 0x10)
786 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200787 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788}
789
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100790static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100792 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100793 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100794
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100795 pci_write_config_byte(dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 udelay(10);
797}
798
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100799static void hpt370_irq_timeout(ide_drive_t *drive)
800{
801 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100802 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100803 u16 bfifo = 0;
804 u8 dma_cmd;
805
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100806 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100807 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
808
809 /* get DMA command mode */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200810 dma_cmd = inb(hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100811 /* stop DMA */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200812 outb(dma_cmd & ~0x1, hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100813 hpt370_clear_engine(drive);
814}
815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816static void hpt370_ide_dma_start(ide_drive_t *drive)
817{
818#ifdef HPT_RESET_STATE_ENGINE
819 hpt370_clear_engine(drive);
820#endif
821 ide_dma_start(drive);
822}
823
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100824static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825{
826 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200827 u8 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829 if (dma_stat & 0x01) {
830 /* wait a little */
831 udelay(20);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200832 dma_stat = inb(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100833 if (dma_stat & 0x01)
834 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 return __ide_dma_end(drive);
837}
838
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200839static void hpt370_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100841 hpt370_irq_timeout(drive);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200842 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843}
844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845/* returns 1 if DMA IRQ issued, 0 otherwise */
846static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
847{
848 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100849 struct pci_dev *dev = to_pci_dev(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100851 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100853 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (bfifo & 0x1FF) {
855// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
856 return 0;
857 }
858
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100859 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100861 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return 1;
863
864 if (!drive->waiting_for_dma)
865 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
866 drive->name, __FUNCTION__);
867 return 0;
868}
869
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100870static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100873 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100874 u8 mcr = 0, mcr_addr = hwif->select_data;
875 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100877 pci_read_config_byte(dev, 0x6a, &bwsr);
878 pci_read_config_byte(dev, mcr_addr, &mcr);
879 if (bwsr & mask)
880 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 return __ide_dma_end(drive);
882}
883
884/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800885 * hpt3xxn_set_clock - perform clock switching dance
886 * @hwif: hwif to switch
887 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800889 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800891
892static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100894 unsigned long base = hwif->extra_base;
895 u8 scr2 = inb(base + 0x6b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800896
897 if ((scr2 & 0x7f) == mode)
898 return;
899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 /* Tristate the bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100901 outb(0x80, base + 0x63);
902 outb(0x80, base + 0x67);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /* Switch clock and reset channels */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100905 outb(mode, base + 0x6b);
906 outb(0xc0, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800907
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100908 /*
909 * Reset the state machines.
910 * NOTE: avoid accidentally enabling the disabled channels.
911 */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100912 outb(inb(base + 0x60) | 0x32, base + 0x60);
913 outb(inb(base + 0x64) | 0x32, base + 0x64);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 /* Complete reset */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100916 outb(0x00, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 /* Reconnect channels to bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100919 outb(0x00, base + 0x63);
920 outb(0x00, base + 0x67);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800924 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 * @drive: drive for command
926 * @rq: block request structure
927 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800928 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 * We need it because of the clock switching.
930 */
931
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800932static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100934 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800938 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100939 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800941 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 */
943#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800944
945static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100947 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100948 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100949 u8 mcr_addr = hwif->select_data + 2;
950 u8 resetmask = hwif->channel ? 0x80 : 0x40;
951 u8 bsr2 = 0;
952 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
954 hwif->bus_state = state;
955
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800956 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100957 pci_read_config_word(dev, mcr_addr, &mcr);
958 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800960 /*
961 * Set the state. We don't set it if we don't need to do so.
962 * Make sure that the drive knows that it has failed if it's off.
963 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 switch (state) {
965 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100966 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800968 hwif->drives[0].failures = hwif->drives[1].failures = 0;
969
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100970 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
971 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800972 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100974 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100976 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 break;
978 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100979 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100981 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800983 default:
984 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800987 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
988 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
989
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100990 pci_write_config_word(dev, mcr_addr, mcr);
991 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return 0;
993}
994
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100995/**
996 * hpt37x_calibrate_dpll - calibrate the DPLL
997 * @dev: PCI device
998 *
999 * Perform a calibration cycle on the DPLL.
1000 * Returns 1 if this succeeds
1001 */
1002static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001004 u32 dpll = (f_high << 16) | f_low | 0x100;
1005 u8 scr2;
1006 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -07001007
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001008 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -07001009
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001010 /* Wait for oscillator ready */
1011 for(i = 0; i < 0x5000; ++i) {
1012 udelay(50);
1013 pci_read_config_byte(dev, 0x5b, &scr2);
1014 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -07001015 break;
1016 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001017 /* See if it stays ready (we'll just bail out if it's not yet) */
1018 for(i = 0; i < 0x1000; ++i) {
1019 pci_read_config_byte(dev, 0x5b, &scr2);
1020 /* DPLL destabilized? */
1021 if(!(scr2 & 0x80))
1022 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001023 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001024 /* Turn off tuning, we have the DPLL set */
1025 pci_read_config_dword (dev, 0x5c, &dpll);
1026 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1027 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -07001028}
1029
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1031{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001032 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1033 unsigned long io_base = pci_resource_start(dev, 4);
1034 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001035 u8 chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001036 enum ata_clock clock;
1037
1038 if (info == NULL) {
1039 printk(KERN_ERR "%s: out of memory!\n", name);
1040 return -ENOMEM;
1041 }
1042
1043 /*
1044 * Copy everything from a static "template" structure
1045 * to just allocated per-chip hpt_info structure.
1046 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001047 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
1048 chip_type = info->chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001049
Alan Coxb39b01f2005-06-27 15:24:27 -07001050 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1051 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1052 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1053 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001055 /*
1056 * First, try to estimate the PCI clock frequency...
1057 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001058 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001059 u8 scr1 = 0;
1060 u16 f_cnt = 0;
1061 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001062
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001063 /* Interrupt force enable. */
1064 pci_read_config_byte(dev, 0x5a, &scr1);
1065 if (scr1 & 0x10)
1066 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001067
1068 /*
1069 * HighPoint does this for HPT372A.
1070 * NOTE: This register is only writeable via I/O space.
1071 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001072 if (chip_type == HPT372A)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001073 outb(0x0e, io_base + 0x9c);
1074
1075 /*
1076 * Default to PCI clock. Make sure MA15/16 are set to output
1077 * to prevent drives having problems with 40-pin cables.
1078 */
1079 pci_write_config_byte(dev, 0x5b, 0x23);
1080
1081 /*
1082 * We'll have to read f_CNT value in order to determine
1083 * the PCI clock frequency according to the following ratio:
1084 *
1085 * f_CNT = Fpci * 192 / Fdpll
1086 *
1087 * First try reading the register in which the HighPoint BIOS
1088 * saves f_CNT value before reprogramming the DPLL from its
1089 * default setting (which differs for the various chips).
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001090 *
Sergei Shtylyov72931362007-09-11 22:28:35 +02001091 * NOTE: This register is only accessible via I/O space;
1092 * HPT374 BIOS only saves it for the function 0, so we have to
1093 * always read it from there -- no need to check the result of
1094 * pci_get_slot() for the function 0 as the whole device has
1095 * been already "pinned" (via function 1) in init_setup_hpt374()
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001096 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001097 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1098 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1099 dev->devfn - 1);
1100 unsigned long io_base = pci_resource_start(dev1, 4);
1101
1102 temp = inl(io_base + 0x90);
1103 pci_dev_put(dev1);
1104 } else
1105 temp = inl(io_base + 0x90);
1106
1107 /*
1108 * In case the signature check fails, we'll have to
1109 * resort to reading the f_CNT register itself in hopes
1110 * that nobody has touched the DPLL yet...
1111 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001112 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1113 int i;
1114
1115 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1116 name);
1117
1118 /* Calculate the average value of f_CNT. */
1119 for (temp = i = 0; i < 128; i++) {
1120 pci_read_config_word(dev, 0x78, &f_cnt);
1121 temp += f_cnt & 0x1ff;
1122 mdelay(1);
1123 }
1124 f_cnt = temp / 128;
1125 } else
1126 f_cnt = temp & 0x1ff;
1127
1128 dpll_clk = info->dpll_clk;
1129 pci_clk = (f_cnt * dpll_clk) / 192;
1130
1131 /* Clamp PCI clock to bands. */
1132 if (pci_clk < 40)
1133 pci_clk = 33;
1134 else if(pci_clk < 45)
1135 pci_clk = 40;
1136 else if(pci_clk < 55)
1137 pci_clk = 50;
1138 else
1139 pci_clk = 66;
1140
1141 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1142 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1143 } else {
1144 u32 itr1 = 0;
1145
1146 pci_read_config_dword(dev, 0x40, &itr1);
1147
1148 /* Detect PCI clock by looking at cmd_high_time. */
1149 switch((itr1 >> 8) & 0x07) {
1150 case 0x09:
1151 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001152 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001153 case 0x05:
1154 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001155 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001156 case 0x07:
1157 default:
1158 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001159 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001160 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001161 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001163 /* Let's assume we'll use PCI clock for the ATA clock... */
1164 switch (pci_clk) {
1165 case 25:
1166 clock = ATA_CLOCK_25MHZ;
1167 break;
1168 case 33:
1169 default:
1170 clock = ATA_CLOCK_33MHZ;
1171 break;
1172 case 40:
1173 clock = ATA_CLOCK_40MHZ;
1174 break;
1175 case 50:
1176 clock = ATA_CLOCK_50MHZ;
1177 break;
1178 case 66:
1179 clock = ATA_CLOCK_66MHZ;
1180 break;
1181 }
1182
1183 /*
1184 * Only try the DPLL if we don't have a table for the PCI clock that
1185 * we are running at for HPT370/A, always use it for anything newer...
1186 *
1187 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1188 * We also don't like using the DPLL because this causes glitches
1189 * on PRST-/SRST- when the state engine gets reset...
1190 */
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001191 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001192 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1193 int adjust;
1194
1195 /*
1196 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1197 * supported/enabled, use 50 MHz DPLL clock otherwise...
1198 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001199 if (info->udma_mask == ATA_UDMA6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001200 dpll_clk = 66;
1201 clock = ATA_CLOCK_66MHZ;
1202 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1203 dpll_clk = 50;
1204 clock = ATA_CLOCK_50MHZ;
1205 }
1206
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001207 if (info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001208 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1209 kfree(info);
1210 return -EIO;
1211 }
1212
1213 /* Select the DPLL clock. */
1214 pci_write_config_byte(dev, 0x5b, 0x21);
1215
1216 /*
1217 * Adjust the DPLL based upon PCI clock, enable it,
1218 * and wait for stabilization...
1219 */
1220 f_low = (pci_clk * 48) / dpll_clk;
1221
1222 for (adjust = 0; adjust < 8; adjust++) {
1223 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1224 break;
1225
1226 /*
1227 * See if it'll settle at a fractionally different clock
1228 */
1229 if (adjust & 1)
1230 f_low -= adjust >> 1;
1231 else
1232 f_low += adjust >> 1;
1233 }
1234 if (adjust == 8) {
1235 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1236 kfree(info);
1237 return -EIO;
1238 }
1239
1240 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1241 } else {
1242 /* Mark the fact that we're not using the DPLL. */
1243 dpll_clk = 0;
1244
1245 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1246 }
1247
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001248 /* Store the clock frequencies. */
1249 info->dpll_clk = dpll_clk;
1250 info->pci_clk = pci_clk;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001251 info->clock = clock;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001252
1253 /* Point to this chip's own instance of the hpt_info structure. */
1254 pci_set_drvdata(dev, info);
1255
Sergei Shtylyov72931362007-09-11 22:28:35 +02001256 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001257 u8 mcr1, mcr4;
1258
1259 /*
1260 * Reset the state engines.
1261 * NOTE: Avoid accidentally enabling the disabled channels.
1262 */
1263 pci_read_config_byte (dev, 0x50, &mcr1);
1264 pci_read_config_byte (dev, 0x54, &mcr4);
1265 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1266 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1267 udelay(100);
1268 }
1269
1270 /*
1271 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1272 * the MISC. register to stretch the UltraDMA Tss timing.
1273 * NOTE: This register is only writeable via I/O space.
1274 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001275 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001276
1277 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 return dev->irq;
1280}
1281
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +01001282static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1283{
1284 struct pci_dev *dev = to_pci_dev(hwif->dev);
1285 struct hpt_info *info = pci_get_drvdata(dev);
1286 u8 chip_type = info->chip_type;
1287 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1288
1289 /*
1290 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1291 * address lines to access an external EEPROM. To read valid
1292 * cable detect state the pins must be enabled as inputs.
1293 */
1294 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1295 /*
1296 * HPT374 PCI function 1
1297 * - set bit 15 of reg 0x52 to enable TCBLID as input
1298 * - set bit 15 of reg 0x56 to enable FCBLID as input
1299 */
1300 u8 mcr_addr = hwif->select_data + 2;
1301 u16 mcr;
1302
1303 pci_read_config_word(dev, mcr_addr, &mcr);
1304 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1305 /* now read cable id register */
1306 pci_read_config_byte(dev, 0x5a, &scr1);
1307 pci_write_config_word(dev, mcr_addr, mcr);
1308 } else if (chip_type >= HPT370) {
1309 /*
1310 * HPT370/372 and 374 pcifn 0
1311 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1312 */
1313 u8 scr2 = 0;
1314
1315 pci_read_config_byte(dev, 0x5b, &scr2);
1316 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1317 /* now read cable id register */
1318 pci_read_config_byte(dev, 0x5a, &scr1);
1319 pci_write_config_byte(dev, 0x5b, scr2);
1320 } else
1321 pci_read_config_byte(dev, 0x5a, &scr1);
1322
1323 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1324}
1325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1327{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001328 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001329 struct hpt_info *info = pci_get_drvdata(dev);
1330 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001331 u8 chip_type = info->chip_type;
1332 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001333
1334 /* Cache the channel's MISC. control registers' offset */
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001335 hwif->select_data = hwif->channel ? 0x54 : 0x50;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001336
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001337 hwif->set_pio_mode = &hpt3xx_set_pio_mode;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001338 hwif->set_dma_mode = &hpt3xx_set_mode;
Sergei Shtylyova488f342008-01-25 22:17:05 +01001339
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001340 hwif->quirkproc = &hpt3xx_quirkproc;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001341 hwif->maskproc = &hpt3xx_maskproc;
1342 hwif->busproc = &hpt3xx_busproc;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001343
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001344 hwif->udma_filter = &hpt3xx_udma_filter;
Sergei Shtylyovb4e44362007-10-11 23:53:58 +02001345 hwif->mdma_filter = &hpt3xx_mdma_filter;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001346
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +01001347 hwif->cable_detect = hpt3xx_cable_detect;
1348
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001349 /*
1350 * HPT3xxN chips have some complications:
1351 *
1352 * - on 33 MHz PCI we must clock switch
1353 * - on 66 MHz PCI we must NOT use the PCI clock
1354 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001355 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001356 /*
1357 * Clock is shared between the channels,
1358 * so we'll have to serialize them... :-(
1359 */
1360 serialize = 1;
1361 hwif->rw_disk = &hpt3xxn_rw_disk;
1362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001364 /* Serialize access to this device if needed */
1365 if (serialize && hwif->mate)
1366 hwif->serialized = hwif->mate->serialized = 1;
1367
1368 /*
1369 * Disable the "fast interrupt" prediction. Don't hold off
1370 * on interrupts. (== 0x01 despite what the docs say)
1371 */
1372 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1373
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001374 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001375 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001376 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001377 new_mcr = old_mcr;
1378 new_mcr &= ~0x02;
1379
1380#ifdef HPT_DELAY_INTERRUPT
1381 new_mcr &= ~0x01;
1382#else
1383 new_mcr |= 0x01;
1384#endif
1385 } else /* HPT366 and HPT368 */
1386 new_mcr = old_mcr & ~0x80;
1387
1388 if (new_mcr != old_mcr)
1389 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1390
Bartlomiej Zolnierkiewicza29ec3b2007-10-16 22:29:52 +02001391 if (hwif->dma_base == 0)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001392 return;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001393
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001394 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001395 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1396 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001397 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001398 hwif->dma_start = &hpt370_ide_dma_start;
1399 hwif->ide_dma_end = &hpt370_ide_dma_end;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02001400 hwif->dma_timeout = &hpt370_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001401 } else
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001402 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403}
1404
1405static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1406{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001407 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001408 u8 masterdma = 0, slavedma = 0;
1409 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 unsigned long flags;
1411
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001412 dma_old = inb(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
1414 local_irq_save(flags);
1415
1416 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001417 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1418 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
1420 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001421 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 if (dma_new != dma_old)
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001423 outb(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 local_irq_restore(flags);
1426
Sergei Shtylyovecf327962008-02-01 23:09:30 +01001427 ide_setup_dma(hwif, dmabase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428}
1429
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001430static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001432 if (dev2->irq != dev->irq) {
1433 /* FIXME: we need a core pci_set_interrupt() */
1434 dev2->irq = dev->irq;
1435 printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437}
1438
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001439static void __devinit hpt371_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440{
Auke Kok44c10132007-06-08 15:46:36 -07001441 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001442
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001443 /*
1444 * HPT371 chips physically have only one channel, the secondary one,
1445 * but the primary channel registers do exist! Go figure...
1446 * So, we manually disable the non-existing channel here
1447 * (if the BIOS hasn't done this already).
1448 */
1449 pci_read_config_byte(dev, 0x50, &mcr1);
1450 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001451 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001452}
1453
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001454static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001455{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001456 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001457
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001458 /*
1459 * Now we'll have to force both channels enabled if
1460 * at least one of them has been enabled by BIOS...
1461 */
1462 pci_read_config_byte(dev, 0x50, &mcr1);
1463 if (mcr1 & 0x30)
1464 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001465
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001466 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1467 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001468
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001469 if (pin1 != pin2 && dev->irq == dev2->irq) {
1470 printk(KERN_INFO "HPT36x: onboard version of chipset, "
1471 "pin1=%d pin2=%d\n", pin1, pin2);
1472 return 1;
1473 }
1474
1475 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001476}
1477
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001478#define IDE_HFLAGS_HPT3XX \
1479 (IDE_HFLAG_NO_ATAPI_DMA | \
1480 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
1481 IDE_HFLAG_OFF_BOARD)
1482
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +02001483static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001484 { /* 0 */
1485 .name = "HPT36x",
1486 .init_chipset = init_chipset_hpt366,
1487 .init_hwif = init_hwif_hpt366,
1488 .init_dma = init_dma_hpt366,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001489 /*
1490 * HPT36x chips have one channel per function and have
1491 * both channel enable bits located differently and visible
1492 * to both functions -- really stupid design decision... :-(
1493 * Bit 4 is for the primary channel, bit 5 for the secondary.
1494 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001495 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001496 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001497 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001498 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001499 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 },{ /* 1 */
1501 .name = "HPT372A",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 .init_chipset = init_chipset_hpt366,
1503 .init_hwif = init_hwif_hpt366,
1504 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001505 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001506 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001507 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001508 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001509 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 },{ /* 2 */
1511 .name = "HPT302",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 .init_chipset = init_chipset_hpt366,
1513 .init_hwif = init_hwif_hpt366,
1514 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001515 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001516 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001517 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001518 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001519 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 },{ /* 3 */
1521 .name = "HPT371",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 .init_chipset = init_chipset_hpt366,
1523 .init_hwif = init_hwif_hpt366,
1524 .init_dma = init_dma_hpt366,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001525 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001526 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001527 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001528 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001529 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 },{ /* 4 */
1531 .name = "HPT374",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 .init_chipset = init_chipset_hpt366,
1533 .init_hwif = init_hwif_hpt366,
1534 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001535 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001536 .udma_mask = ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001537 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001538 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001539 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001540 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 },{ /* 5 */
1542 .name = "HPT372N",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 .init_hwif = init_hwif_hpt366,
1545 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001546 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001547 .extra = 240,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001548 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001549 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001550 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 }
1552};
1553
1554/**
1555 * hpt366_init_one - called when an HPT366 is found
1556 * @dev: the hpt366 device
1557 * @id: the matching pci id
1558 *
1559 * Called when the PCI registration layer (or the IDE initialization)
1560 * finds a device matching our IDE device tables.
1561 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1563{
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001564 const struct hpt_info *info = NULL;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001565 struct pci_dev *dev2 = NULL;
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +02001566 struct ide_port_info d;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001567 u8 idx = id->driver_data;
1568 u8 rev = dev->revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001570 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1571 return -ENODEV;
1572
1573 switch (idx) {
1574 case 0:
1575 if (rev < 3)
1576 info = &hpt36x;
1577 else {
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001578 static const struct hpt_info *hpt37x_info[] =
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001579 { &hpt370, &hpt370a, &hpt372, &hpt372n };
1580
1581 info = hpt37x_info[min_t(u8, rev, 6) - 3];
1582 idx++;
1583 }
1584 break;
1585 case 1:
1586 info = (rev > 1) ? &hpt372n : &hpt372a;
1587 break;
1588 case 2:
1589 info = (rev > 1) ? &hpt302n : &hpt302;
1590 break;
1591 case 3:
1592 hpt371_init(dev);
1593 info = (rev > 1) ? &hpt371n : &hpt371;
1594 break;
1595 case 4:
1596 info = &hpt374;
1597 break;
1598 case 5:
1599 info = &hpt372n;
1600 break;
1601 }
1602
1603 d = hpt366_chipsets[idx];
1604
1605 d.name = info->chip_name;
1606 d.udma_mask = info->udma_mask;
1607
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001608 pci_set_drvdata(dev, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001609
1610 if (info == &hpt36x || info == &hpt374)
1611 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1612
1613 if (dev2) {
1614 int ret;
1615
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001616 pci_set_drvdata(dev2, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001617
1618 if (info == &hpt374)
1619 hpt374_init(dev, dev2);
1620 else {
1621 if (hpt36x_init(dev, dev2))
1622 d.host_flags |= IDE_HFLAG_BOOTABLE;
1623 }
1624
1625 ret = ide_setup_pci_devices(dev, dev2, &d);
1626 if (ret < 0)
1627 pci_dev_put(dev2);
1628 return ret;
1629 }
1630
1631 return ide_setup_pci_device(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632}
1633
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001634static const struct pci_device_id hpt366_pci_tbl[] = {
1635 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1636 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1637 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1638 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1639 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1640 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 { 0, },
1642};
1643MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1644
1645static struct pci_driver driver = {
1646 .name = "HPT366_IDE",
1647 .id_table = hpt366_pci_tbl,
1648 .probe = hpt366_init_one,
1649};
1650
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001651static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652{
1653 return ide_pci_register_driver(&driver);
1654}
1655
1656module_init(hpt366_ide_init);
1657
1658MODULE_AUTHOR("Andre Hedrick");
1659MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1660MODULE_LICENSE("GPL");