blob: 95648ab819acaed8c5ac857132fb93a21eb19125 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/*
Dave Airliebc54fd12005-06-23 22:46:46 +10002 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110025 */
Dave Airliebc54fd12005-06-23 22:46:46 +100026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#ifndef _I915_DRM_H_
28#define _I915_DRM_H_
29
Kristian Høgsberg1a959162009-12-02 12:13:48 -050030#include "drm.h"
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
34 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Jesse Barnesaa7ffc02010-05-14 15:41:14 -070036#ifdef __KERNEL__
37/* For use by IPS driver */
38extern unsigned long i915_read_mch_val(void);
39extern bool i915_gpu_raise(void);
40extern bool i915_gpu_lower(void);
41extern bool i915_gpu_busy(void);
42extern bool i915_gpu_turbo_disable(void);
43#endif
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* Each region is a minimum of 16k, and there are at most 255 of them.
46 */
47#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
48 * of chars for next/prev indices */
49#define I915_LOG_MIN_TEX_REGION_SIZE 14
50
51typedef struct _drm_i915_init {
52 enum {
53 I915_INIT_DMA = 0x01,
54 I915_CLEANUP_DMA = 0x02,
55 I915_RESUME_DMA = 0x03
56 } func;
57 unsigned int mmio_offset;
58 int sarea_priv_offset;
59 unsigned int ring_start;
60 unsigned int ring_end;
61 unsigned int ring_size;
62 unsigned int front_offset;
63 unsigned int back_offset;
64 unsigned int depth_offset;
65 unsigned int w;
66 unsigned int h;
67 unsigned int pitch;
68 unsigned int pitch_bits;
69 unsigned int back_pitch;
70 unsigned int depth_pitch;
71 unsigned int cpp;
72 unsigned int chipset;
73} drm_i915_init_t;
74
75typedef struct _drm_i915_sarea {
Dave Airliec60ce622007-07-11 15:27:12 +100076 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 int last_upload; /* last time texture was uploaded */
78 int last_enqueue; /* last time a buffer was enqueued */
79 int last_dispatch; /* age of the most recently dispatched buffer */
80 int ctxOwner; /* last context to upload state */
81 int texAge;
82 int pf_enabled; /* is pageflipping allowed? */
83 int pf_active;
84 int pf_current_page; /* which buffer is being displayed? */
85 int perf_boxes; /* performance boxes to be displayed */
Dave Airliede227f52006-01-25 15:31:43 +110086 int width, height; /* screen size in pixels */
87
88 drm_handle_t front_handle;
89 int front_offset;
90 int front_size;
91
92 drm_handle_t back_handle;
93 int back_offset;
94 int back_size;
95
96 drm_handle_t depth_handle;
97 int depth_offset;
98 int depth_size;
99
100 drm_handle_t tex_handle;
101 int tex_offset;
102 int tex_size;
103 int log_tex_granularity;
104 int pitch;
105 int rotation; /* 0, 90, 180 or 270 */
106 int rotated_offset;
107 int rotated_size;
108 int rotated_pitch;
109 int virtualX, virtualY;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000110
111 unsigned int front_tiled;
112 unsigned int back_tiled;
113 unsigned int depth_tiled;
114 unsigned int rotated_tiled;
115 unsigned int rotated2_tiled;
=?utf-8?q?Michel_D=C3=A4nzer?=376642c2006-10-25 00:09:35 +1000116
Dave Airlieaf6061a2008-05-07 12:15:39 +1000117 int pipeA_x;
118 int pipeA_y;
119 int pipeA_w;
120 int pipeA_h;
121 int pipeB_x;
122 int pipeB_y;
123 int pipeB_w;
124 int pipeB_h;
Dave Airliedfef2452008-12-19 15:07:46 +1000125
126 /* fill out some space for old userspace triple buffer */
127 drm_handle_t unused_handle;
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100128 __u32 unused1, unused2, unused3;
Dave Airliedfef2452008-12-19 15:07:46 +1000129
130 /* buffer object handles for static buffers. May change
131 * over the lifetime of the client.
132 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100133 __u32 front_bo_handle;
134 __u32 back_bo_handle;
135 __u32 unused_bo_handle;
136 __u32 depth_bo_handle;
Dave Airliedfef2452008-12-19 15:07:46 +1000137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138} drm_i915_sarea_t;
139
Dave Airliedfef2452008-12-19 15:07:46 +1000140/* due to userspace building against these headers we need some compat here */
141#define planeA_x pipeA_x
142#define planeA_y pipeA_y
143#define planeA_w pipeA_w
144#define planeA_h pipeA_h
145#define planeB_x pipeB_x
146#define planeB_y pipeB_y
147#define planeB_w pipeB_w
148#define planeB_h pipeB_h
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/* Flags for perf_boxes
151 */
152#define I915_BOX_RING_EMPTY 0x1
153#define I915_BOX_FLIP 0x2
154#define I915_BOX_WAIT 0x4
155#define I915_BOX_TEXTURE_LOAD 0x8
156#define I915_BOX_LOST_CONTEXT 0x10
157
158/* I915 specific ioctls
159 * The device specific ioctl range is 0x40 to 0x79.
160 */
161#define DRM_I915_INIT 0x00
162#define DRM_I915_FLUSH 0x01
163#define DRM_I915_FLIP 0x02
164#define DRM_I915_BATCHBUFFER 0x03
165#define DRM_I915_IRQ_EMIT 0x04
166#define DRM_I915_IRQ_WAIT 0x05
167#define DRM_I915_GETPARAM 0x06
168#define DRM_I915_SETPARAM 0x07
169#define DRM_I915_ALLOC 0x08
170#define DRM_I915_FREE 0x09
171#define DRM_I915_INIT_HEAP 0x0a
172#define DRM_I915_CMDBUFFER 0x0b
Dave Airliede227f52006-01-25 15:31:43 +1100173#define DRM_I915_DESTROY_HEAP 0x0c
Dave Airlie702880f2006-06-24 17:07:34 +1000174#define DRM_I915_SET_VBLANK_PIPE 0x0d
175#define DRM_I915_GET_VBLANK_PIPE 0x0e
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000176#define DRM_I915_VBLANK_SWAP 0x0f
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000177#define DRM_I915_HWS_ADDR 0x11
Eric Anholt673a3942008-07-30 12:06:12 -0700178#define DRM_I915_GEM_INIT 0x13
179#define DRM_I915_GEM_EXECBUFFER 0x14
180#define DRM_I915_GEM_PIN 0x15
181#define DRM_I915_GEM_UNPIN 0x16
182#define DRM_I915_GEM_BUSY 0x17
183#define DRM_I915_GEM_THROTTLE 0x18
184#define DRM_I915_GEM_ENTERVT 0x19
185#define DRM_I915_GEM_LEAVEVT 0x1a
186#define DRM_I915_GEM_CREATE 0x1b
187#define DRM_I915_GEM_PREAD 0x1c
188#define DRM_I915_GEM_PWRITE 0x1d
189#define DRM_I915_GEM_MMAP 0x1e
190#define DRM_I915_GEM_SET_DOMAIN 0x1f
191#define DRM_I915_GEM_SW_FINISH 0x20
192#define DRM_I915_GEM_SET_TILING 0x21
193#define DRM_I915_GEM_GET_TILING 0x22
Eric Anholt5a125c32008-10-22 21:40:13 -0700194#define DRM_I915_GEM_GET_APERTURE 0x23
Jesse Barnesde151cf2008-11-12 10:03:55 -0800195#define DRM_I915_GEM_MMAP_GTT 0x24
Carl Worth08d7b3d2009-04-29 14:43:54 -0700196#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
Chris Wilson3ef94da2009-09-14 16:50:29 +0100197#define DRM_I915_GEM_MADVISE 0x26
Daniel Vetter02e792f2009-09-15 22:57:34 +0200198#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
199#define DRM_I915_OVERLAY_ATTRS 0x28
Jesse Barnes76446ca2009-12-17 22:05:42 -0500200#define DRM_I915_GEM_EXECBUFFER2 0x29
Jesse Barnes8ea30862012-01-03 08:05:39 -0800201#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
202#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
Ben Widawsky23ba4fd2012-05-24 15:03:10 -0700203#define DRM_I915_GEM_WAIT 0x2c
Ben Widawsky84624812012-06-04 14:42:54 -0700204#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
205#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
Daniel Vetter2b860db2012-07-18 20:03:05 +0200206#define DRM_I915_GEM_SET_CACHEING 0x2f
207#define DRM_I915_GEM_GET_CACHEING 0x30
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
210#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
Dave Airlieaf6061a2008-05-07 12:15:39 +1000211#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
213#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
214#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
215#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
216#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
217#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
218#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
219#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
220#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
Dave Airliede227f52006-01-25 15:31:43 +1100221#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
Dave Airlie702880f2006-06-24 17:07:34 +1000222#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
223#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
=?utf-8?q?Michel_D=C3=A4nzer?=541f29a2006-10-24 23:38:54 +1000224#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
Dave Airlie1b2f1482010-08-14 20:20:34 +1000225#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
Eric Anholt8d391aa2008-12-17 22:32:14 -0800226#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
227#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
Jesse Barnes76446ca2009-12-17 22:05:42 -0500228#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Eric Anholt673a3942008-07-30 12:06:12 -0700229#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
230#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
231#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
Daniel Vetter2b860db2012-07-18 20:03:05 +0200232#define DRM_IOCTL_I915_GEM_SET_CACHEING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHEING, struct drm_i915_gem_cacheing)
233#define DRM_IOCTL_I915_GEM_GET_CACHEING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHEING, struct drm_i915_gem_cacheing)
Eric Anholt673a3942008-07-30 12:06:12 -0700234#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
235#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
236#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
237#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
238#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
239#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
240#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800241#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
Eric Anholt673a3942008-07-30 12:06:12 -0700242#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
243#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
244#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
245#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
Eric Anholt5a125c32008-10-22 21:40:13 -0700246#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
Kristian Høgsberg04b2d212009-11-06 08:39:18 -0500247#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
Chris Wilson3ef94da2009-09-14 16:50:29 +0100248#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
Ole Henrik Jahren842d4522011-07-22 15:56:01 +0200249#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200250#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
Jesse Barnes8ea30862012-01-03 08:05:39 -0800251#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
252#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -0700253#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
Ben Widawsky84624812012-06-04 14:42:54 -0700254#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
255#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257/* Allow drivers to submit batchbuffers directly to hardware, relying
258 * on the security mechanisms provided by hardware.
259 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800260typedef struct drm_i915_batchbuffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 int start; /* agp offset */
262 int used; /* nr bytes in use */
263 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
264 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
265 int num_cliprects; /* mulitpass with multiple cliprects? */
Dave Airliec60ce622007-07-11 15:27:12 +1000266 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267} drm_i915_batchbuffer_t;
268
269/* As above, but pass a pointer to userspace buffer which can be
270 * validated by the kernel prior to sending to hardware.
271 */
272typedef struct _drm_i915_cmdbuffer {
273 char __user *buf; /* pointer to userspace command buffer */
274 int sz; /* nr bytes in buf */
275 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
276 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
277 int num_cliprects; /* mulitpass with multiple cliprects? */
Dave Airliec60ce622007-07-11 15:27:12 +1000278 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279} drm_i915_cmdbuffer_t;
280
281/* Userspace can request & wait on irq's:
282 */
283typedef struct drm_i915_irq_emit {
284 int __user *irq_seq;
285} drm_i915_irq_emit_t;
286
287typedef struct drm_i915_irq_wait {
288 int irq_seq;
289} drm_i915_irq_wait_t;
290
291/* Ioctl to query kernel params:
292 */
293#define I915_PARAM_IRQ_ACTIVE 1
294#define I915_PARAM_ALLOW_BATCHBUFFER 2
Dave Airlie0d6aa602006-01-02 20:14:23 +1100295#define I915_PARAM_LAST_DISPATCH 3
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400296#define I915_PARAM_CHIPSET_ID 4
Eric Anholt673a3942008-07-30 12:06:12 -0700297#define I915_PARAM_HAS_GEM 5
Jesse Barnes0f973f22009-01-26 17:10:45 -0800298#define I915_PARAM_NUM_FENCES_AVAIL 6
Daniel Vetter02e792f2009-09-15 22:57:34 +0200299#define I915_PARAM_HAS_OVERLAY 7
Jesse Barnese9560f72009-11-19 10:49:07 -0800300#define I915_PARAM_HAS_PAGEFLIPPING 8
Jesse Barnes76446ca2009-12-17 22:05:42 -0500301#define I915_PARAM_HAS_EXECBUF2 9
Zou Nan haie3a815f2010-05-31 13:58:47 +0800302#define I915_PARAM_HAS_BSD 10
Chris Wilson549f7362010-10-19 11:19:32 +0100303#define I915_PARAM_HAS_BLT 11
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100304#define I915_PARAM_HAS_RELAXED_FENCING 12
305#define I915_PARAM_HAS_COHERENT_RINGS 13
Chris Wilson72bfa192010-12-19 11:42:05 +0000306#define I915_PARAM_HAS_EXEC_CONSTANTS 14
Chris Wilson271d81b2011-03-01 15:24:41 +0000307#define I915_PARAM_HAS_RELAXED_DELTA 15
Eric Anholtae662d32012-01-03 09:23:29 -0800308#define I915_PARAM_HAS_GEN7_SOL_RESET 16
Daniel Vetter777ee962012-02-15 23:50:25 +0100309#define I915_PARAM_HAS_LLC 17
310#define I915_PARAM_HAS_ALIASING_PPGTT 18
Ben Widawsky172cf152012-06-05 15:24:25 -0700311#define I915_PARAM_HAS_WAIT_TIMEOUT 19
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313typedef struct drm_i915_getparam {
314 int param;
315 int __user *value;
316} drm_i915_getparam_t;
317
318/* Ioctl to set kernel params:
319 */
320#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
321#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
322#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
Jesse Barnes0f973f22009-01-26 17:10:45 -0800323#define I915_SETPARAM_NUM_USED_FENCES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325typedef struct drm_i915_setparam {
326 int param;
327 int value;
328} drm_i915_setparam_t;
329
330/* A memory manager for regions of shared memory:
331 */
332#define I915_MEM_REGION_AGP 1
333
334typedef struct drm_i915_mem_alloc {
335 int region;
336 int alignment;
337 int size;
338 int __user *region_offset; /* offset from start of fb or agp */
339} drm_i915_mem_alloc_t;
340
341typedef struct drm_i915_mem_free {
342 int region;
343 int region_offset;
344} drm_i915_mem_free_t;
345
346typedef struct drm_i915_mem_init_heap {
347 int region;
348 int size;
349 int start;
350} drm_i915_mem_init_heap_t;
351
Dave Airliede227f52006-01-25 15:31:43 +1100352/* Allow memory manager to be torn down and re-initialized (eg on
353 * rotate):
354 */
355typedef struct drm_i915_mem_destroy_heap {
356 int region;
357} drm_i915_mem_destroy_heap_t;
358
Dave Airlie702880f2006-06-24 17:07:34 +1000359/* Allow X server to configure which pipes to monitor for vblank signals
360 */
361#define DRM_I915_VBLANK_PIPE_A 1
362#define DRM_I915_VBLANK_PIPE_B 2
363
364typedef struct drm_i915_vblank_pipe {
365 int pipe;
366} drm_i915_vblank_pipe_t;
367
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000368/* Schedule buffer swap at given vertical blank:
369 */
370typedef struct drm_i915_vblank_swap {
371 drm_drawable_t drawable;
Dave Airliec60ce622007-07-11 15:27:12 +1000372 enum drm_vblank_seq_type seqtype;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000373 unsigned int sequence;
374} drm_i915_vblank_swap_t;
375
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000376typedef struct drm_i915_hws_addr {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100377 __u64 addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000378} drm_i915_hws_addr_t;
379
Eric Anholt673a3942008-07-30 12:06:12 -0700380struct drm_i915_gem_init {
381 /**
382 * Beginning offset in the GTT to be managed by the DRM memory
383 * manager.
384 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100385 __u64 gtt_start;
Eric Anholt673a3942008-07-30 12:06:12 -0700386 /**
387 * Ending offset in the GTT to be managed by the DRM memory
388 * manager.
389 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100390 __u64 gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700391};
392
393struct drm_i915_gem_create {
394 /**
395 * Requested size for the object.
396 *
397 * The (page-aligned) allocated size for the object will be returned.
398 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100399 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 /**
401 * Returned handle for the object.
402 *
403 * Object handles are nonzero.
404 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100405 __u32 handle;
406 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700407};
408
409struct drm_i915_gem_pread {
410 /** Handle for the object being read. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100411 __u32 handle;
412 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700413 /** Offset into the object to read from */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100414 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700415 /** Length of data to read */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100416 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700417 /**
418 * Pointer to write the data into.
419 *
420 * This is a fixed-size type for 32/64 compatibility.
421 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100422 __u64 data_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700423};
424
425struct drm_i915_gem_pwrite {
426 /** Handle for the object being written to. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100427 __u32 handle;
428 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700429 /** Offset into the object to write to */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100430 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700431 /** Length of data to write */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100432 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700433 /**
434 * Pointer to read the data from.
435 *
436 * This is a fixed-size type for 32/64 compatibility.
437 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100438 __u64 data_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700439};
440
441struct drm_i915_gem_mmap {
442 /** Handle for the object being mapped. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100443 __u32 handle;
444 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700445 /** Offset in the object to map. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100446 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700447 /**
448 * Length of data to map.
449 *
450 * The value will be page-aligned.
451 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100452 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700453 /**
454 * Returned pointer the data was mapped at.
455 *
456 * This is a fixed-size type for 32/64 compatibility.
457 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100458 __u64 addr_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700459};
460
Jesse Barnesde151cf2008-11-12 10:03:55 -0800461struct drm_i915_gem_mmap_gtt {
462 /** Handle for the object being mapped. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100463 __u32 handle;
464 __u32 pad;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800465 /**
466 * Fake offset to use for subsequent mmap call
467 *
468 * This is a fixed-size type for 32/64 compatibility.
469 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100470 __u64 offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800471};
472
Eric Anholt673a3942008-07-30 12:06:12 -0700473struct drm_i915_gem_set_domain {
474 /** Handle for the object */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100475 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700476
477 /** New read domains */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100478 __u32 read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -0700479
480 /** New write domain */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100481 __u32 write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700482};
483
484struct drm_i915_gem_sw_finish {
485 /** Handle for the object */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100486 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700487};
488
489struct drm_i915_gem_relocation_entry {
490 /**
491 * Handle of the buffer being pointed to by this relocation entry.
492 *
493 * It's appealing to make this be an index into the mm_validate_entry
494 * list to refer to the buffer, but this allows the driver to create
495 * a relocation list for state buffers and not re-write it per
496 * exec using the buffer.
497 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100498 __u32 target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700499
500 /**
501 * Value to be added to the offset of the target buffer to make up
502 * the relocation entry.
503 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100504 __u32 delta;
Eric Anholt673a3942008-07-30 12:06:12 -0700505
506 /** Offset in the buffer the relocation entry will be written into */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100507 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700508
509 /**
510 * Offset value of the target buffer that the relocation entry was last
511 * written as.
512 *
513 * If the buffer has the same offset as last time, we can skip syncing
514 * and writing the relocation. This value is written back out by
515 * the execbuffer ioctl when the relocation is written.
516 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100517 __u64 presumed_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700518
519 /**
520 * Target memory domains read by this operation.
521 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100522 __u32 read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -0700523
524 /**
525 * Target memory domains written by this operation.
526 *
527 * Note that only one domain may be written by the whole
528 * execbuffer operation, so that where there are conflicts,
529 * the application will get -EINVAL back.
530 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100531 __u32 write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700532};
533
534/** @{
535 * Intel memory domains
536 *
537 * Most of these just align with the various caches in
538 * the system and are used to flush and invalidate as
539 * objects end up cached in different domains.
540 */
541/** CPU cache */
542#define I915_GEM_DOMAIN_CPU 0x00000001
543/** Render cache, used by 2D and 3D drawing */
544#define I915_GEM_DOMAIN_RENDER 0x00000002
545/** Sampler cache, used by texture engine */
546#define I915_GEM_DOMAIN_SAMPLER 0x00000004
547/** Command queue, used to load batch buffers */
548#define I915_GEM_DOMAIN_COMMAND 0x00000008
549/** Instruction cache, used by shader programs */
550#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
551/** Vertex address cache */
552#define I915_GEM_DOMAIN_VERTEX 0x00000020
553/** GTT domain - aperture and scanout */
554#define I915_GEM_DOMAIN_GTT 0x00000040
555/** @} */
556
557struct drm_i915_gem_exec_object {
558 /**
559 * User's handle for a buffer to be bound into the GTT for this
560 * operation.
561 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100562 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700563
564 /** Number of relocations to be performed on this buffer */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100565 __u32 relocation_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700566 /**
567 * Pointer to array of struct drm_i915_gem_relocation_entry containing
568 * the relocations to be performed in this buffer.
569 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100570 __u64 relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700571
572 /** Required alignment in graphics aperture */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100573 __u64 alignment;
Eric Anholt673a3942008-07-30 12:06:12 -0700574
575 /**
576 * Returned value of the updated offset of the object, for future
577 * presumed_offset writes.
578 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100579 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700580};
581
582struct drm_i915_gem_execbuffer {
583 /**
584 * List of buffers to be validated with their relocations to be
585 * performend on them.
586 *
587 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
588 *
589 * These buffers must be listed in an order such that all relocations
590 * a buffer is performing refer to buffers that have already appeared
591 * in the validate list.
592 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100593 __u64 buffers_ptr;
594 __u32 buffer_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700595
596 /** Offset in the batchbuffer to start execution from. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100597 __u32 batch_start_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700598 /** Bytes used in batchbuffer from batch_start_offset */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100599 __u32 batch_len;
600 __u32 DR1;
601 __u32 DR4;
602 __u32 num_cliprects;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 /** This is a struct drm_clip_rect *cliprects */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100604 __u64 cliprects_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700605};
606
Jesse Barnes76446ca2009-12-17 22:05:42 -0500607struct drm_i915_gem_exec_object2 {
608 /**
609 * User's handle for a buffer to be bound into the GTT for this
610 * operation.
611 */
612 __u32 handle;
613
614 /** Number of relocations to be performed on this buffer */
615 __u32 relocation_count;
616 /**
617 * Pointer to array of struct drm_i915_gem_relocation_entry containing
618 * the relocations to be performed in this buffer.
619 */
620 __u64 relocs_ptr;
621
622 /** Required alignment in graphics aperture */
623 __u64 alignment;
624
625 /**
626 * Returned value of the updated offset of the object, for future
627 * presumed_offset writes.
628 */
629 __u64 offset;
630
631#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
632 __u64 flags;
633 __u64 rsvd1;
634 __u64 rsvd2;
635};
636
637struct drm_i915_gem_execbuffer2 {
638 /**
639 * List of gem_exec_object2 structs
640 */
641 __u64 buffers_ptr;
642 __u32 buffer_count;
643
644 /** Offset in the batchbuffer to start execution from. */
645 __u32 batch_start_offset;
646 /** Bytes used in batchbuffer from batch_start_offset */
647 __u32 batch_len;
648 __u32 DR1;
649 __u32 DR4;
650 __u32 num_cliprects;
651 /** This is a struct drm_clip_rect *cliprects */
652 __u64 cliprects_ptr;
Chris Wilson549f7362010-10-19 11:19:32 +0100653#define I915_EXEC_RING_MASK (7<<0)
654#define I915_EXEC_DEFAULT (0<<0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800655#define I915_EXEC_RENDER (1<<0)
Chris Wilson549f7362010-10-19 11:19:32 +0100656#define I915_EXEC_BSD (2<<0)
657#define I915_EXEC_BLT (3<<0)
Chris Wilson72bfa192010-12-19 11:42:05 +0000658
659/* Used for switching the constants addressing mode on gen4+ RENDER ring.
660 * Gen6+ only supports relative addressing to dynamic state (default) and
661 * absolute addressing.
662 *
663 * These flags are ignored for the BSD and BLT rings.
664 */
665#define I915_EXEC_CONSTANTS_MASK (3<<6)
666#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
667#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
668#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800669 __u64 flags;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -0700670 __u64 rsvd1; /* now used for context info */
Jesse Barnes76446ca2009-12-17 22:05:42 -0500671 __u64 rsvd2;
672};
673
Eric Anholtae662d32012-01-03 09:23:29 -0800674/** Resets the SO write offset registers for transform feedback on gen7. */
675#define I915_EXEC_GEN7_SOL_RESET (1<<8)
676
Ben Widawsky6e0a69d2012-06-04 14:42:55 -0700677#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
678#define i915_execbuffer2_set_context_id(eb2, context) \
679 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
680#define i915_execbuffer2_get_context_id(eb2) \
681 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
682
Eric Anholt673a3942008-07-30 12:06:12 -0700683struct drm_i915_gem_pin {
684 /** Handle of the buffer to be pinned. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100685 __u32 handle;
686 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700687
688 /** alignment required within the aperture */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100689 __u64 alignment;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 /** Returned GTT offset of the buffer. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100692 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700693};
694
695struct drm_i915_gem_unpin {
696 /** Handle of the buffer to be unpinned. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100697 __u32 handle;
698 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700699};
700
701struct drm_i915_gem_busy {
702 /** Handle of the buffer to check for busy */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100703 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700704
705 /** Return busy status (1 if busy, 0 if idle) */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100706 __u32 busy;
Eric Anholt673a3942008-07-30 12:06:12 -0700707};
708
Daniel Vetter2b860db2012-07-18 20:03:05 +0200709#define I915_CACHEING_NONE 0
710#define I915_CACHEING_CACHED 1
711
712struct drm_i915_gem_cacheing {
713 /** Handle of the buffer to check for busy */
714 __u32 handle;
715
716 /** Cacheing level to apply or return value */
717 __u32 cacheing;
718};
719
Eric Anholt673a3942008-07-30 12:06:12 -0700720#define I915_TILING_NONE 0
721#define I915_TILING_X 1
722#define I915_TILING_Y 2
723
724#define I915_BIT_6_SWIZZLE_NONE 0
725#define I915_BIT_6_SWIZZLE_9 1
726#define I915_BIT_6_SWIZZLE_9_10 2
727#define I915_BIT_6_SWIZZLE_9_11 3
728#define I915_BIT_6_SWIZZLE_9_10_11 4
729/* Not seen by userland */
730#define I915_BIT_6_SWIZZLE_UNKNOWN 5
Eric Anholt280b7132009-03-12 16:56:27 -0700731/* Seen by userland. */
732#define I915_BIT_6_SWIZZLE_9_17 6
733#define I915_BIT_6_SWIZZLE_9_10_17 7
Eric Anholt673a3942008-07-30 12:06:12 -0700734
735struct drm_i915_gem_set_tiling {
736 /** Handle of the buffer to have its tiling state updated */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100737 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700738
739 /**
740 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
741 * I915_TILING_Y).
742 *
743 * This value is to be set on request, and will be updated by the
744 * kernel on successful return with the actual chosen tiling layout.
745 *
746 * The tiling mode may be demoted to I915_TILING_NONE when the system
747 * has bit 6 swizzling that can't be managed correctly by GEM.
748 *
749 * Buffer contents become undefined when changing tiling_mode.
750 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100751 __u32 tiling_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700752
753 /**
754 * Stride in bytes for the object when in I915_TILING_X or
755 * I915_TILING_Y.
756 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100757 __u32 stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 /**
760 * Returned address bit 6 swizzling required for CPU access through
761 * mmap mapping.
762 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100763 __u32 swizzle_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700764};
765
766struct drm_i915_gem_get_tiling {
767 /** Handle of the buffer to get tiling state for. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100768 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700769
770 /**
771 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
772 * I915_TILING_Y).
773 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100774 __u32 tiling_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700775
776 /**
777 * Returned address bit 6 swizzling required for CPU access through
778 * mmap mapping.
779 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100780 __u32 swizzle_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700781};
782
Eric Anholt5a125c32008-10-22 21:40:13 -0700783struct drm_i915_gem_get_aperture {
784 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100785 __u64 aper_size;
Eric Anholt5a125c32008-10-22 21:40:13 -0700786
787 /**
788 * Available space in the aperture used by i915_gem_execbuffer, in
789 * bytes
790 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100791 __u64 aper_available_size;
Eric Anholt5a125c32008-10-22 21:40:13 -0700792};
793
Carl Worth08d7b3d2009-04-29 14:43:54 -0700794struct drm_i915_get_pipe_from_crtc_id {
795 /** ID of CRTC being requested **/
796 __u32 crtc_id;
797
798 /** pipe of requested CRTC **/
799 __u32 pipe;
800};
801
Chris Wilson3ef94da2009-09-14 16:50:29 +0100802#define I915_MADV_WILLNEED 0
803#define I915_MADV_DONTNEED 1
Chris Wilsonbb6baf72009-09-22 14:24:13 +0100804#define __I915_MADV_PURGED 2 /* internal state */
Chris Wilson3ef94da2009-09-14 16:50:29 +0100805
806struct drm_i915_gem_madvise {
807 /** Handle of the buffer to change the backing store advice */
808 __u32 handle;
809
810 /* Advice: either the buffer will be needed again in the near future,
811 * or wont be and could be discarded under memory pressure.
812 */
813 __u32 madv;
814
815 /** Whether the backing store still exists. */
816 __u32 retained;
817};
818
Daniel Vetter02e792f2009-09-15 22:57:34 +0200819/* flags */
820#define I915_OVERLAY_TYPE_MASK 0xff
821#define I915_OVERLAY_YUV_PLANAR 0x01
822#define I915_OVERLAY_YUV_PACKED 0x02
823#define I915_OVERLAY_RGB 0x03
824
825#define I915_OVERLAY_DEPTH_MASK 0xff00
826#define I915_OVERLAY_RGB24 0x1000
827#define I915_OVERLAY_RGB16 0x2000
828#define I915_OVERLAY_RGB15 0x3000
829#define I915_OVERLAY_YUV422 0x0100
830#define I915_OVERLAY_YUV411 0x0200
831#define I915_OVERLAY_YUV420 0x0300
832#define I915_OVERLAY_YUV410 0x0400
833
834#define I915_OVERLAY_SWAP_MASK 0xff0000
835#define I915_OVERLAY_NO_SWAP 0x000000
836#define I915_OVERLAY_UV_SWAP 0x010000
837#define I915_OVERLAY_Y_SWAP 0x020000
838#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
839
840#define I915_OVERLAY_FLAGS_MASK 0xff000000
841#define I915_OVERLAY_ENABLE 0x01000000
842
843struct drm_intel_overlay_put_image {
844 /* various flags and src format description */
845 __u32 flags;
846 /* source picture description */
847 __u32 bo_handle;
848 /* stride values and offsets are in bytes, buffer relative */
849 __u16 stride_Y; /* stride for packed formats */
850 __u16 stride_UV;
851 __u32 offset_Y; /* offset for packet formats */
852 __u32 offset_U;
853 __u32 offset_V;
854 /* in pixels */
855 __u16 src_width;
856 __u16 src_height;
857 /* to compensate the scaling factors for partially covered surfaces */
858 __u16 src_scan_width;
859 __u16 src_scan_height;
860 /* output crtc description */
861 __u32 crtc_id;
862 __u16 dst_x;
863 __u16 dst_y;
864 __u16 dst_width;
865 __u16 dst_height;
866};
867
868/* flags */
869#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
870#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
871struct drm_intel_overlay_attrs {
872 __u32 flags;
873 __u32 color_key;
874 __s32 brightness;
875 __u32 contrast;
876 __u32 saturation;
877 __u32 gamma0;
878 __u32 gamma1;
879 __u32 gamma2;
880 __u32 gamma3;
881 __u32 gamma4;
882 __u32 gamma5;
883};
884
Jesse Barnes8ea30862012-01-03 08:05:39 -0800885/*
886 * Intel sprite handling
887 *
888 * Color keying works with a min/mask/max tuple. Both source and destination
889 * color keying is allowed.
890 *
891 * Source keying:
892 * Sprite pixels within the min & max values, masked against the color channels
893 * specified in the mask field, will be transparent. All other pixels will
894 * be displayed on top of the primary plane. For RGB surfaces, only the min
895 * and mask fields will be used; ranged compares are not allowed.
896 *
897 * Destination keying:
898 * Primary plane pixels that match the min value, masked against the color
899 * channels specified in the mask field, will be replaced by corresponding
900 * pixels from the sprite plane.
901 *
902 * Note that source & destination keying are exclusive; only one can be
903 * active on a given plane.
904 */
905
906#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
907#define I915_SET_COLORKEY_DESTINATION (1<<1)
908#define I915_SET_COLORKEY_SOURCE (1<<2)
909struct drm_intel_sprite_colorkey {
910 __u32 plane_id;
911 __u32 min_value;
912 __u32 channel_mask;
913 __u32 max_value;
914 __u32 flags;
915};
916
Ben Widawsky23ba4fd2012-05-24 15:03:10 -0700917struct drm_i915_gem_wait {
918 /** Handle of BO we shall wait on */
919 __u32 bo_handle;
920 __u32 flags;
921 /** Number of nanoseconds to wait, Returns time remaining. */
Ben Widawskyeac1f142012-06-05 15:24:24 -0700922 __s64 timeout_ns;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -0700923};
924
Ben Widawsky84624812012-06-04 14:42:54 -0700925struct drm_i915_gem_context_create {
926 /* output: id of new context*/
927 __u32 ctx_id;
928 __u32 pad;
929};
930
931struct drm_i915_gem_context_destroy {
932 __u32 ctx_id;
933 __u32 pad;
934};
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936#endif /* _I915_DRM_H_ */