Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-versatile/pci.c |
| 3 | * |
| 4 | * (C) Copyright Koninklijke Philips Electronics NV 2004. All rights reserved. |
| 5 | * You can redistribute and/or modify this software under the terms of version 2 |
| 6 | * of the GNU General Public License as published by the Free Software Foundation. |
| 7 | * THIS SOFTWARE IS PROVIDED "AS IS" WITHOUT ANY WARRANTY; WITHOUT EVEN THE IMPLIED |
| 8 | * WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 9 | * General Public License for more details. |
| 10 | * Koninklijke Philips Electronics nor its subsidiaries is obligated to provide any support for this software. |
| 11 | * |
| 12 | * ARM Versatile PCI driver. |
| 13 | * |
| 14 | * 14/04/2005 Initial version, colin.king@philips.com |
| 15 | * |
| 16 | */ |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 17 | #include <linux/kernel.h> |
| 18 | #include <linux/pci.h> |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 19 | #include <linux/ioport.h> |
| 20 | #include <linux/interrupt.h> |
| 21 | #include <linux/spinlock.h> |
| 22 | #include <linux/init.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 23 | #include <linux/io.h> |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 24 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 25 | #include <mach/hardware.h> |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 26 | #include <asm/irq.h> |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 27 | #include <asm/mach/pci.h> |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 28 | |
| 29 | /* |
| 30 | * these spaces are mapped using the following base registers: |
| 31 | * |
| 32 | * Usage Local Bus Memory Base/Map registers used |
| 33 | * |
| 34 | * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0, non prefetch |
| 35 | * Mem 60000000 - 6FFFFFFF LB_BASE1/LB_MAP1, prefetch |
| 36 | * IO 44000000 - 4FFFFFFF LB_BASE2/LB_MAP2, IO |
| 37 | * Cfg 42000000 - 42FFFFFF PCI config |
| 38 | * |
| 39 | */ |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 40 | #define __IO_ADDRESS(n) ((void __iomem *)(unsigned long)IO_ADDRESS(n)) |
| 41 | #define SYS_PCICTL __IO_ADDRESS(VERSATILE_SYS_PCICTL) |
| 42 | #define PCI_IMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x0) |
| 43 | #define PCI_IMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x4) |
| 44 | #define PCI_IMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x8) |
| 45 | #define PCI_SMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x10) |
| 46 | #define PCI_SMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x14) |
| 47 | #define PCI_SMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x18) |
| 48 | #define PCI_SELFID __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0xc) |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 49 | |
| 50 | #define DEVICE_ID_OFFSET 0x00 |
| 51 | #define CSR_OFFSET 0x04 |
| 52 | #define CLASS_ID_OFFSET 0x08 |
| 53 | |
| 54 | #define VP_PCI_DEVICE_ID 0x030010ee |
| 55 | #define VP_PCI_CLASS_ID 0x0b400000 |
| 56 | |
| 57 | static unsigned long pci_slot_ignore = 0; |
| 58 | |
| 59 | static int __init versatile_pci_slot_ignore(char *str) |
| 60 | { |
| 61 | int retval; |
| 62 | int slot; |
| 63 | |
| 64 | while ((retval = get_option(&str,&slot))) { |
| 65 | if ((slot < 0) || (slot > 31)) { |
| 66 | printk("Illegal slot value: %d\n",slot); |
| 67 | } else { |
| 68 | pci_slot_ignore |= (1 << slot); |
| 69 | } |
| 70 | } |
| 71 | return 1; |
| 72 | } |
| 73 | |
| 74 | __setup("pci_slot_ignore=", versatile_pci_slot_ignore); |
| 75 | |
| 76 | |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 77 | static void __iomem *__pci_addr(struct pci_bus *bus, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 78 | unsigned int devfn, int offset) |
| 79 | { |
| 80 | unsigned int busnr = bus->number; |
| 81 | |
| 82 | /* |
| 83 | * Trap out illegal values |
| 84 | */ |
| 85 | if (offset > 255) |
| 86 | BUG(); |
| 87 | if (busnr > 255) |
| 88 | BUG(); |
| 89 | if (devfn > 255) |
| 90 | BUG(); |
| 91 | |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 92 | return VERSATILE_PCI_CFG_VIRT_BASE + ((busnr << 16) | |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 93 | (PCI_SLOT(devfn) << 11) | (PCI_FUNC(devfn) << 8) | offset); |
| 94 | } |
| 95 | |
| 96 | static int versatile_read_config(struct pci_bus *bus, unsigned int devfn, int where, |
| 97 | int size, u32 *val) |
| 98 | { |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 99 | void __iomem *addr = __pci_addr(bus, devfn, where & ~3); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 100 | u32 v; |
| 101 | int slot = PCI_SLOT(devfn); |
| 102 | |
| 103 | if (pci_slot_ignore & (1 << slot)) { |
| 104 | /* Ignore this slot */ |
| 105 | switch (size) { |
| 106 | case 1: |
| 107 | v = 0xff; |
| 108 | break; |
| 109 | case 2: |
| 110 | v = 0xffff; |
| 111 | break; |
| 112 | default: |
| 113 | v = 0xffffffff; |
| 114 | } |
| 115 | } else { |
| 116 | switch (size) { |
| 117 | case 1: |
Andrzej Zaborowski | 756813c | 2007-06-26 14:31:23 +0100 | [diff] [blame] | 118 | v = __raw_readl(addr); |
| 119 | if (where & 2) v >>= 16; |
| 120 | if (where & 1) v >>= 8; |
| 121 | v &= 0xff; |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 122 | break; |
| 123 | |
| 124 | case 2: |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 125 | v = __raw_readl(addr); |
| 126 | if (where & 2) v >>= 16; |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 127 | v &= 0xffff; |
| 128 | break; |
| 129 | |
| 130 | default: |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 131 | v = __raw_readl(addr); |
| 132 | break; |
| 133 | } |
| 134 | } |
| 135 | |
| 136 | *val = v; |
| 137 | return PCIBIOS_SUCCESSFUL; |
| 138 | } |
| 139 | |
| 140 | static int versatile_write_config(struct pci_bus *bus, unsigned int devfn, int where, |
| 141 | int size, u32 val) |
| 142 | { |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 143 | void __iomem *addr = __pci_addr(bus, devfn, where); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 144 | int slot = PCI_SLOT(devfn); |
| 145 | |
| 146 | if (pci_slot_ignore & (1 << slot)) { |
| 147 | return PCIBIOS_SUCCESSFUL; |
| 148 | } |
| 149 | |
| 150 | switch (size) { |
| 151 | case 1: |
| 152 | __raw_writeb((u8)val, addr); |
| 153 | break; |
| 154 | |
| 155 | case 2: |
| 156 | __raw_writew((u16)val, addr); |
| 157 | break; |
| 158 | |
| 159 | case 4: |
| 160 | __raw_writel(val, addr); |
| 161 | break; |
| 162 | } |
| 163 | |
| 164 | return PCIBIOS_SUCCESSFUL; |
| 165 | } |
| 166 | |
| 167 | static struct pci_ops pci_versatile_ops = { |
| 168 | .read = versatile_read_config, |
| 169 | .write = versatile_write_config, |
| 170 | }; |
| 171 | |
| 172 | static struct resource io_mem = { |
| 173 | .name = "PCI I/O space", |
| 174 | .start = VERSATILE_PCI_MEM_BASE0, |
| 175 | .end = VERSATILE_PCI_MEM_BASE0+VERSATILE_PCI_MEM_BASE0_SIZE-1, |
| 176 | .flags = IORESOURCE_IO, |
| 177 | }; |
| 178 | |
| 179 | static struct resource non_mem = { |
| 180 | .name = "PCI non-prefetchable", |
| 181 | .start = VERSATILE_PCI_MEM_BASE1, |
| 182 | .end = VERSATILE_PCI_MEM_BASE1+VERSATILE_PCI_MEM_BASE1_SIZE-1, |
| 183 | .flags = IORESOURCE_MEM, |
| 184 | }; |
| 185 | |
| 186 | static struct resource pre_mem = { |
| 187 | .name = "PCI prefetchable", |
| 188 | .start = VERSATILE_PCI_MEM_BASE2, |
| 189 | .end = VERSATILE_PCI_MEM_BASE2+VERSATILE_PCI_MEM_BASE2_SIZE-1, |
| 190 | .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH, |
| 191 | }; |
| 192 | |
Paul Gortmaker | ee5324e | 2012-04-02 19:48:25 -0400 | [diff] [blame] | 193 | static int __init pci_versatile_setup_resources(struct pci_sys_data *sys) |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 194 | { |
| 195 | int ret = 0; |
| 196 | |
| 197 | ret = request_resource(&iomem_resource, &io_mem); |
| 198 | if (ret) { |
| 199 | printk(KERN_ERR "PCI: unable to allocate I/O " |
| 200 | "memory region (%d)\n", ret); |
| 201 | goto out; |
| 202 | } |
| 203 | ret = request_resource(&iomem_resource, &non_mem); |
| 204 | if (ret) { |
| 205 | printk(KERN_ERR "PCI: unable to allocate non-prefetchable " |
| 206 | "memory region (%d)\n", ret); |
| 207 | goto release_io_mem; |
| 208 | } |
| 209 | ret = request_resource(&iomem_resource, &pre_mem); |
| 210 | if (ret) { |
| 211 | printk(KERN_ERR "PCI: unable to allocate prefetchable " |
| 212 | "memory region (%d)\n", ret); |
| 213 | goto release_non_mem; |
| 214 | } |
| 215 | |
| 216 | /* |
Bjorn Helgaas | 37d1590 | 2011-10-28 16:26:16 -0600 | [diff] [blame] | 217 | * the IO resource for this bus |
| 218 | * the mem resource for this bus |
| 219 | * the prefetch mem resource for this bus |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 220 | */ |
Paul Gortmaker | ee5324e | 2012-04-02 19:48:25 -0400 | [diff] [blame] | 221 | pci_add_resource_offset(&sys->resources, &io_mem, sys->io_offset); |
| 222 | pci_add_resource_offset(&sys->resources, &non_mem, sys->mem_offset); |
| 223 | pci_add_resource_offset(&sys->resources, &pre_mem, sys->mem_offset); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 224 | |
| 225 | goto out; |
| 226 | |
| 227 | release_non_mem: |
| 228 | release_resource(&non_mem); |
| 229 | release_io_mem: |
| 230 | release_resource(&io_mem); |
| 231 | out: |
| 232 | return ret; |
| 233 | } |
| 234 | |
| 235 | int __init pci_versatile_setup(int nr, struct pci_sys_data *sys) |
| 236 | { |
| 237 | int ret = 0; |
| 238 | int i; |
| 239 | int myslot = -1; |
| 240 | unsigned long val; |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 241 | void __iomem *local_pci_cfg_base; |
| 242 | |
| 243 | val = __raw_readl(SYS_PCICTL); |
| 244 | if (!(val & 1)) { |
| 245 | printk("Not plugged into PCI backplane!\n"); |
| 246 | ret = -EIO; |
| 247 | goto out; |
| 248 | } |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 249 | |
| 250 | if (nr == 0) { |
| 251 | sys->mem_offset = 0; |
Paul Gortmaker | ee5324e | 2012-04-02 19:48:25 -0400 | [diff] [blame] | 252 | ret = pci_versatile_setup_resources(sys); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 253 | if (ret < 0) { |
| 254 | printk("pci_versatile_setup: resources... oops?\n"); |
| 255 | goto out; |
| 256 | } |
| 257 | } else { |
| 258 | printk("pci_versatile_setup: resources... nr == 0??\n"); |
| 259 | goto out; |
| 260 | } |
| 261 | |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 262 | /* |
| 263 | * We need to discover the PCI core first to configure itself |
| 264 | * before the main PCI probing is performed |
| 265 | */ |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 266 | for (i=0; i<32; i++) |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 267 | if ((__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+DEVICE_ID_OFFSET) == VP_PCI_DEVICE_ID) && |
| 268 | (__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+CLASS_ID_OFFSET) == VP_PCI_CLASS_ID)) { |
| 269 | myslot = i; |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 270 | break; |
| 271 | } |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 272 | |
| 273 | if (myslot == -1) { |
| 274 | printk("Cannot find PCI core!\n"); |
| 275 | ret = -EIO; |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 276 | goto out; |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 277 | } |
| 278 | |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 279 | printk("PCI core found (slot %d)\n",myslot); |
| 280 | |
| 281 | __raw_writel(myslot, PCI_SELFID); |
Al Viro | 399ad77 | 2006-10-11 17:22:34 +0100 | [diff] [blame] | 282 | local_pci_cfg_base = VERSATILE_PCI_CFG_VIRT_BASE + (myslot << 11); |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 283 | |
| 284 | val = __raw_readl(local_pci_cfg_base + CSR_OFFSET); |
| 285 | val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE; |
| 286 | __raw_writel(val, local_pci_cfg_base + CSR_OFFSET); |
| 287 | |
| 288 | /* |
| 289 | * Configure the PCI inbound memory windows to be 1:1 mapped to SDRAM |
| 290 | */ |
| 291 | __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_0); |
| 292 | __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_1); |
| 293 | __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_2); |
| 294 | |
| 295 | /* |
| 296 | * Do not to map Versatile FPGA PCI device into memory space |
| 297 | */ |
| 298 | pci_slot_ignore |= (1 << myslot); |
| 299 | ret = 1; |
| 300 | |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 301 | out: |
| 302 | return ret; |
| 303 | } |
| 304 | |
| 305 | |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 306 | void __init pci_versatile_preinit(void) |
| 307 | { |
Rob Herring | c9d95fb | 2011-06-28 21:16:13 -0500 | [diff] [blame] | 308 | pcibios_min_io = 0x44000000; |
| 309 | pcibios_min_mem = 0x50000000; |
| 310 | |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 311 | __raw_writel(VERSATILE_PCI_MEM_BASE0 >> 28, PCI_IMAP0); |
| 312 | __raw_writel(VERSATILE_PCI_MEM_BASE1 >> 28, PCI_IMAP1); |
| 313 | __raw_writel(VERSATILE_PCI_MEM_BASE2 >> 28, PCI_IMAP2); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 314 | |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 315 | __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP0); |
| 316 | __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP1); |
| 317 | __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP2); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 318 | |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 319 | __raw_writel(1, SYS_PCICTL); |
| 320 | } |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 321 | |
| 322 | /* |
| 323 | * map the specified device/slot/pin to an IRQ. Different backplanes may need to modify this. |
| 324 | */ |
Ralf Baechle | d534194 | 2011-06-10 15:30:21 +0100 | [diff] [blame] | 325 | static int __init versatile_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 326 | { |
| 327 | int irq; |
| 328 | int devslot = PCI_SLOT(dev->devfn); |
| 329 | |
Catalin Marinas | c27a216 | 2006-02-22 19:51:38 +0000 | [diff] [blame] | 330 | /* slot, pin, irq |
| 331 | * 24 1 27 |
| 332 | * 25 1 28 |
| 333 | * 26 1 29 |
| 334 | * 27 1 30 |
| 335 | */ |
Russell King | 1bc39ac | 2012-03-10 11:32:34 +0000 | [diff] [blame] | 336 | irq = 27 + ((slot - 24 + pin - 1) & 3); |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 337 | |
| 338 | return irq; |
| 339 | } |
| 340 | |
| 341 | static struct hw_pci versatile_pci __initdata = { |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 342 | .map_irq = versatile_map_irq, |
| 343 | .nr_controllers = 1, |
Russell King | c23bfc3 | 2012-03-10 12:49:16 +0000 | [diff] [blame^] | 344 | .ops = &pci_versatile_ops, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 345 | .setup = pci_versatile_setup, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 346 | .preinit = pci_versatile_preinit, |
Catalin Marinas | c0da085 | 2005-06-20 18:51:06 +0100 | [diff] [blame] | 347 | }; |
| 348 | |
| 349 | static int __init versatile_pci_init(void) |
| 350 | { |
| 351 | pci_common_init(&versatile_pci); |
| 352 | return 0; |
| 353 | } |
| 354 | |
| 355 | subsys_initcall(versatile_pci_init); |