blob: 202ce4965b6004b685cead0346b752bea99f690f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/ide/pci/sl82c105.c
3 *
4 * SL82C105/Winbond 553 IDE driver
5 *
6 * Maintainer unknown.
7 *
8 * Drive tuning added from Rebel.com's kernel sources
9 * -- Russell King (15/11/98) linux@arm.linux.org.uk
10 *
11 * Merge in Russell's HW workarounds, fix various problems
12 * with the timing registers setup.
13 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
Sergei Shtylyove93df702007-05-05 22:03:49 +020014 *
15 * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/timer.h>
22#include <linux/mm.h>
23#include <linux/ioport.h>
24#include <linux/interrupt.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/pci.h>
28#include <linux/ide.h>
29
30#include <asm/io.h>
31#include <asm/dma.h>
32
33#undef DEBUG
34
35#ifdef DEBUG
36#define DBG(arg) printk arg
37#else
38#define DBG(fmt,...)
39#endif
40/*
41 * SL82C105 PCI config register 0x40 bits.
42 */
43#define CTRL_IDE_IRQB (1 << 30)
44#define CTRL_IDE_IRQA (1 << 28)
45#define CTRL_LEGIRQ (1 << 11)
46#define CTRL_P1F16 (1 << 5)
47#define CTRL_P1EN (1 << 4)
48#define CTRL_P0F16 (1 << 1)
49#define CTRL_P0EN (1 << 0)
50
51/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020052 * Convert a PIO mode and cycle time to the required on/off times
53 * for the interface. This has protection against runaway timings.
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 */
Sergei Shtylyove93df702007-05-05 22:03:49 +020055static unsigned int get_pio_timings(ide_pio_data_t *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Sergei Shtylyove93df702007-05-05 22:03:49 +020057 unsigned int cmd_on, cmd_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Sergei Shtylyove93df702007-05-05 22:03:49 +020059 cmd_on = (ide_pio_timings[p->pio_mode].active_time + 29) / 30;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 cmd_off = (p->cycle_time - 30 * cmd_on + 29) / 30;
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (cmd_on == 0)
63 cmd_on = 1;
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 if (cmd_off == 0)
66 cmd_off = 1;
67
68 return (cmd_on - 1) << 8 | (cmd_off - 1) | (p->use_iordy ? 0x40 : 0x00);
69}
70
71/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020072 * Configure the chipset for PIO mode.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
Sergei Shtylyove93df702007-05-05 22:03:49 +020074static u8 sl82c105_tune_pio(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Sergei Shtylyove93df702007-05-05 22:03:49 +020076 struct pci_dev *dev = HWIF(drive)->pci_dev;
77 int reg = 0x44 + drive->dn * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 ide_pio_data_t p;
Sergei Shtylyove93df702007-05-05 22:03:49 +020079 u16 drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Sergei Shtylyove93df702007-05-05 22:03:49 +020081 DBG(("sl82c105_tune_pio(drive:%s, pio:%u)\n", drive->name, pio));
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 pio = ide_get_best_pio_mode(drive, pio, 5, &p);
84
Sergei Shtylyov46cedc92007-05-16 00:51:44 +020085 drv_ctrl = get_pio_timings(&p);
86
87 /*
88 * Store the PIO timings so that we can restore them
89 * in case DMA will be turned off...
90 */
91 drive->drive_data &= 0xffff0000;
92 drive->drive_data |= drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Sergei Shtylyove93df702007-05-05 22:03:49 +020094 if (!drive->using_dma) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 /*
96 * If we are actually using MW DMA, then we can not
97 * reprogram the interface drive control register.
98 */
Sergei Shtylyove93df702007-05-05 22:03:49 +020099 pci_write_config_word(dev, reg, drv_ctrl);
100 pci_read_config_word (dev, reg, &drv_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 }
Sergei Shtylyove93df702007-05-05 22:03:49 +0200102
103 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
104 ide_xfer_verbose(pio + XFER_PIO_0), p.cycle_time, drv_ctrl);
105
106 return pio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107}
108
109/*
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200110 * Configure the drive and chipset for a new transfer speed.
111 */
112static int sl82c105_tune_chipset(ide_drive_t *drive, u8 speed)
113{
114 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
115 u16 drv_ctrl;
116
117 DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
118 drive->name, ide_xfer_verbose(speed)));
119
120 speed = ide_rate_filter(drive, speed);
121
122 switch (speed) {
123 case XFER_MW_DMA_2:
124 case XFER_MW_DMA_1:
125 case XFER_MW_DMA_0:
126 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
127
128 /*
129 * Store the DMA timings so that we can actually program
130 * them when DMA will be turned on...
131 */
132 drive->drive_data &= 0x0000ffff;
133 drive->drive_data |= (unsigned long)drv_ctrl << 16;
134
135 /*
136 * If we are already using DMA, we just reprogram
137 * the drive control register.
138 */
139 if (drive->using_dma) {
140 struct pci_dev *dev = HWIF(drive)->pci_dev;
141 int reg = 0x44 + drive->dn * 4;
142
143 pci_write_config_word(dev, reg, drv_ctrl);
144 }
145 break;
146 case XFER_PIO_5:
147 case XFER_PIO_4:
148 case XFER_PIO_3:
149 case XFER_PIO_2:
150 case XFER_PIO_1:
151 case XFER_PIO_0:
152 (void) sl82c105_tune_pio(drive, speed - XFER_PIO_0);
153 break;
154 default:
155 return -1;
156 }
157
158 return ide_config_drive_speed(drive, speed);
159}
160
161/*
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200162 * Check to see if the drive and chipset are capable of DMA mode.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200164static int sl82c105_ide_dma_check(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200166 DBG(("sl82c105_ide_dma_check(drive:%s)\n", drive->name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Bartlomiej Zolnierkiewicz4728d542007-05-16 00:51:46 +0200168 if (ide_tune_dma(drive))
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200169 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100171 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172}
173
174/*
175 * The SL82C105 holds off all IDE interrupts while in DMA mode until
176 * all DMA activity is completed. Sometimes this causes problems (eg,
177 * when the drive wants to report an error condition).
178 *
179 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
180 * state machine. We need to kick this to work around various bugs.
181 */
182static inline void sl82c105_reset_host(struct pci_dev *dev)
183{
184 u16 val;
185
186 pci_read_config_word(dev, 0x7e, &val);
187 pci_write_config_word(dev, 0x7e, val | (1 << 2));
188 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
189}
190
191/*
192 * If we get an IRQ timeout, it might be that the DMA state machine
193 * got confused. Fix from Todd Inglett. Details from Winbond.
194 *
195 * This function is called when the IDE timer expires, the drive
196 * indicates that it is READY, and we were waiting for DMA to complete.
197 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200198static void sl82c105_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200200 ide_hwif_t *hwif = HWIF(drive);
201 struct pci_dev *dev = hwif->pci_dev;
202 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
203 u8 dma_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200205 printk("sl82c105: lost IRQ, resetting host\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 /*
208 * Check the raw interrupt from the drive.
209 */
210 pci_read_config_dword(dev, 0x40, &val);
211 if (val & mask)
212 printk("sl82c105: drive was requesting IRQ, but host lost it\n");
213
214 /*
215 * Was DMA enabled? If so, disable it - we're resetting the
216 * host. The IDE layer will be handling the drive for us.
217 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200218 dma_cmd = inb(hwif->dma_command);
219 if (dma_cmd & 1) {
220 outb(dma_cmd & ~1, hwif->dma_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 printk("sl82c105: DMA was enabled\n");
222 }
223
224 sl82c105_reset_host(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/*
228 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
229 * Winbond recommend that the DMA state machine is reset prior to
230 * setting the bus master DMA enable bit.
231 *
232 * The generic IDE core will have disabled the BMEN bit before this
233 * function is called.
234 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200235static void sl82c105_dma_start(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200237 ide_hwif_t *hwif = HWIF(drive);
238 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240 sl82c105_reset_host(dev);
241 ide_dma_start(drive);
242}
243
244static int sl82c105_ide_dma_timeout(ide_drive_t *drive)
245{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200246 ide_hwif_t *hwif = HWIF(drive);
247 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249 DBG(("sl82c105_ide_dma_timeout(drive:%s)\n", drive->name));
250
251 sl82c105_reset_host(dev);
252 return __ide_dma_timeout(drive);
253}
254
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200255static int sl82c105_ide_dma_on(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200257 struct pci_dev *dev = HWIF(drive)->pci_dev;
258 int rc, reg = 0x44 + drive->dn * 4;
259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
261
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200262 rc = __ide_dma_on(drive);
263 if (rc == 0) {
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200264 pci_write_config_word(dev, reg, drive->drive_data >> 16);
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200265
266 printk(KERN_INFO "%s: DMA enabled\n", drive->name);
267 }
268 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}
270
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100271static void sl82c105_dma_off_quietly(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
Sergei Shtylyove93df702007-05-05 22:03:49 +0200273 struct pci_dev *dev = HWIF(drive)->pci_dev;
274 int reg = 0x44 + drive->dn * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100276 DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
277
Sergei Shtylyove93df702007-05-05 22:03:49 +0200278 pci_write_config_word(dev, reg, drive->drive_data);
279
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100280 ide_dma_off_quietly(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281}
282
283/*
284 * Ok, that is nasty, but we must make sure the DMA timings
285 * won't be used for a PIO access. The solution here is
286 * to make sure the 16 bits mode is diabled on the channel
287 * when DMA is enabled, thus causing the chip to use PIO0
288 * timings for those operations.
289 */
290static void sl82c105_selectproc(ide_drive_t *drive)
291{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200292 ide_hwif_t *hwif = HWIF(drive);
293 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 u32 val, old, mask;
295
296 //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
297
298 mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800299 old = val = (u32)pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (drive->using_dma)
301 val &= ~mask;
302 else
303 val |= mask;
304 if (old != val) {
305 pci_write_config_dword(dev, 0x40, val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800306 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
308}
309
310/*
311 * ATA reset will clear the 16 bits mode in the control
312 * register, we need to update our cache
313 */
314static void sl82c105_resetproc(ide_drive_t *drive)
315{
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800316 struct pci_dev *dev = HWIF(drive)->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 u32 val;
318
319 DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
320
321 pci_read_config_dword(dev, 0x40, &val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800322 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
325/*
326 * We only deal with PIO mode here - DMA mode 'using_dma' is not
327 * initialised at the point that this function is called.
328 */
Sergei Shtylyove93df702007-05-05 22:03:49 +0200329static void sl82c105_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
Sergei Shtylyove93df702007-05-05 22:03:49 +0200331 DBG(("sl82c105_tune_drive(drive:%s, pio:%u)\n", drive->name, pio));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Sergei Shtylyove93df702007-05-05 22:03:49 +0200333 pio = sl82c105_tune_pio(drive, pio);
334 (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
337/*
338 * Return the revision of the Winbond bridge
339 * which this function is part of.
340 */
341static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
342{
343 struct pci_dev *bridge;
344 u8 rev;
345
346 /*
347 * The bridge should be part of the same device, but function 0.
348 */
Alan Cox640b31b2007-05-16 00:51:46 +0200349 bridge = pci_get_bus_and_slot(dev->bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
351 if (!bridge)
352 return -1;
353
354 /*
355 * Make sure it is a Winbond 553 and is an ISA bridge.
356 */
357 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
358 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
Alan Cox640b31b2007-05-16 00:51:46 +0200359 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
360 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 return -1;
Alan Cox640b31b2007-05-16 00:51:46 +0200362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 /*
364 * We need to find function 0's revision, not function 1
365 */
366 pci_read_config_byte(bridge, PCI_REVISION_ID, &rev);
Alan Cox640b31b2007-05-16 00:51:46 +0200367 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
369 return rev;
370}
371
372/*
373 * Enable the PCI device
374 *
375 * --BenH: It's arch fixup code that should enable channels that
376 * have not been enabled by firmware. I decided we can still enable
377 * channel 0 here at least, but channel 1 has to be enabled by
378 * firmware or arch code. We still set both to 16 bits mode.
379 */
Herbert Xu34a62242005-07-03 16:36:56 +0200380static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
382 u32 val;
383
384 DBG(("init_chipset_sl82c105()\n"));
385
386 pci_read_config_dword(dev, 0x40, &val);
387 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
388 pci_write_config_dword(dev, 0x40, val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800389 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 return dev->irq;
392}
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394/*
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200395 * Initialise IDE channel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 */
Herbert Xu34a62242005-07-03 16:36:56 +0200397static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
Russell King9648f552005-11-12 16:57:29 +0000399 unsigned int rev;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
402
Sergei Shtylyove93df702007-05-05 22:03:49 +0200403 hwif->tuneproc = &sl82c105_tune_drive;
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200404 hwif->speedproc = &sl82c105_tune_chipset;
Sergei Shtylyove93df702007-05-05 22:03:49 +0200405 hwif->selectproc = &sl82c105_selectproc;
406 hwif->resetproc = &sl82c105_resetproc;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800407
408 /*
Sergei Shtylyove93df702007-05-05 22:03:49 +0200409 * We support 32-bit I/O on this interface, and
410 * it doesn't have problems with interrupts.
411 */
412 hwif->drives[0].io_32bit = hwif->drives[1].io_32bit = 1;
413 hwif->drives[0].unmask = hwif->drives[1].unmask = 1;
414
415 /*
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800416 * We always autotune PIO, this is done before DMA is checked,
417 * so there's no risk of accidentally disabling DMA
418 */
Sergei Shtylyove93df702007-05-05 22:03:49 +0200419 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 if (!hwif->dma_base)
422 return;
423
Russell King9648f552005-11-12 16:57:29 +0000424 rev = sl82c105_bridge_revision(hwif->pci_dev);
425 if (rev <= 5) {
426 /*
427 * Never ever EVER under any circumstances enable
428 * DMA when the bridge is this old.
429 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200430 printk(" %s: Winbond W83C553 bridge revision %d, "
431 "BM-DMA disabled\n", hwif->name, rev);
432 return;
Russell King9648f552005-11-12 16:57:29 +0000433 }
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200434
435 hwif->atapi_dma = 1;
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200436 hwif->mwdma_mask = 0x07;
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200437
438 hwif->ide_dma_check = &sl82c105_ide_dma_check;
439 hwif->ide_dma_on = &sl82c105_ide_dma_on;
440 hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200441 hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200442 hwif->dma_start = &sl82c105_dma_start;
443 hwif->ide_dma_timeout = &sl82c105_ide_dma_timeout;
444
445 if (!noautodma)
446 hwif->autodma = 1;
447 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
448
449 if (hwif->mate)
450 hwif->serialized = hwif->mate->serialized = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
452
453static ide_pci_device_t sl82c105_chipset __devinitdata = {
454 .name = "W82C105",
455 .init_chipset = init_chipset_sl82c105,
456 .init_hwif = init_hwif_sl82c105,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 .channels = 2,
458 .autodma = NOAUTODMA,
459 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
460 .bootable = ON_BOARD,
461};
462
463static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
464{
465 return ide_setup_pci_device(dev, &sl82c105_chipset);
466}
467
468static struct pci_device_id sl82c105_pci_tbl[] = {
Alan Coxf201f502006-06-28 04:27:02 -0700469 { PCI_DEVICE(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 { 0, },
471};
472MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
473
474static struct pci_driver driver = {
475 .name = "W82C105_IDE",
476 .id_table = sl82c105_pci_tbl,
477 .probe = sl82c105_init_one,
478};
479
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100480static int __init sl82c105_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481{
482 return ide_pci_register_driver(&driver);
483}
484
485module_init(sl82c105_ide_init);
486
487MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
488MODULE_LICENSE("GPL");