blob: 48e71fad42103737334224da7b2789e8cd4c446f [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
224 struct phy_device *phydev = priv->phydev;
225
226 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000227 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000228}
229
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000230/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100231 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100233 * Description: this function is to verify and enter in LPI mode in case of
234 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000236static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
237{
238 /* Check and enter in LPI mode */
239 if ((priv->dirty_tx == priv->cur_tx) &&
240 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500241 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000242}
243
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100245 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246 * @priv: driver private structure
247 * Description: this function is to exit and disable EEE in case of
248 * LPI state is true. This is called by the xmit.
249 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250void stmmac_disable_eee_mode(struct stmmac_priv *priv)
251{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500252 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 del_timer_sync(&priv->eee_ctrl_timer);
254 priv->tx_path_in_lpi_mode = false;
255}
256
257/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100258 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000259 * @arg : data hook
260 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000261 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000262 * then MAC Transmitter can be moved to LPI state.
263 */
264static void stmmac_eee_ctrl_timer(unsigned long arg)
265{
266 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
267
268 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200269 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270}
271
272/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100273 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000274 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100276 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
277 * can also manage EEE, this function enable the LPI state and start related
278 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 */
280bool stmmac_eee_init(struct stmmac_priv *priv)
281{
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100282 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000283 bool ret = false;
284
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200285 /* Using PCS we cannot dial with the phy registers at this stage
286 * so we do not support extra feature like EEE.
287 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200288 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
289 (priv->hw->pcs == STMMAC_PCS_TBI) ||
290 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200291 goto out;
292
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000293 /* MAC core supports the EEE feature. */
294 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100295 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 /* Check if the PHY supports EEE */
298 if (phy_init_eee(priv->phydev, 1)) {
299 /* To manage at run-time if the EEE cannot be supported
300 * anymore (for example because the lp caps have been
301 * changed).
302 * In that case the driver disable own timers.
303 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100305 if (priv->eee_active) {
306 pr_debug("stmmac: disable EEE\n");
307 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500308 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 tx_lpi_timer);
310 }
311 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100312 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100313 goto out;
314 }
315 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100316 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317 if (!priv->eee_active) {
318 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530319 setup_timer(&priv->eee_ctrl_timer,
320 stmmac_eee_ctrl_timer,
321 (unsigned long)priv);
322 mod_timer(&priv->eee_ctrl_timer,
323 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200326 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100327 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200328 }
329 /* Set HW EEE according to the speed */
330 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
334
335 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000336 }
337out:
338 return ret;
339}
340
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100341/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000342 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @entry : descriptor index to be used.
344 * @skb : the socket buffer
345 * Description :
346 * This function will read timestamp from the descriptor & pass it to stack.
347 * and also perform some sanity checks.
348 */
349static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000350 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000351{
352 struct skb_shared_hwtstamps shhwtstamp;
353 u64 ns;
354 void *desc = NULL;
355
356 if (!priv->hwts_tx_en)
357 return;
358
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000359 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800360 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 return;
362
363 if (priv->adv_ts)
364 desc = (priv->dma_etx + entry);
365 else
366 desc = (priv->dma_tx + entry);
367
368 /* check tx tstamp status */
369 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
370 return;
371
372 /* get the valid tstamp */
373 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
374
375 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
376 shhwtstamp.hwtstamp = ns_to_ktime(ns);
377 /* pass tstamp to stack */
378 skb_tstamp_tx(skb, &shhwtstamp);
379
380 return;
381}
382
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100383/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000384 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @entry : descriptor index to be used.
386 * @skb : the socket buffer
387 * Description :
388 * This function will read received packet's timestamp from the descriptor
389 * and pass it to stack. It also perform some sanity checks.
390 */
391static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000392 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000393{
394 struct skb_shared_hwtstamps *shhwtstamp = NULL;
395 u64 ns;
396 void *desc = NULL;
397
398 if (!priv->hwts_rx_en)
399 return;
400
401 if (priv->adv_ts)
402 desc = (priv->dma_erx + entry);
403 else
404 desc = (priv->dma_rx + entry);
405
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000406 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000407 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
408 return;
409
410 /* get valid tstamp */
411 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
412 shhwtstamp = skb_hwtstamps(skb);
413 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
414 shhwtstamp->hwtstamp = ns_to_ktime(ns);
415}
416
417/**
418 * stmmac_hwtstamp_ioctl - control hardware timestamping.
419 * @dev: device pointer.
420 * @ifr: An IOCTL specefic structure, that can contain a pointer to
421 * a proprietary structure used to pass information to the driver.
422 * Description:
423 * This function configures the MAC to enable/disable both outgoing(TX)
424 * and incoming(RX) packets time stamping based on user input.
425 * Return Value:
426 * 0 on success and an appropriate -ve integer on failure.
427 */
428static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
429{
430 struct stmmac_priv *priv = netdev_priv(dev);
431 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200432 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000433 u64 temp = 0;
434 u32 ptp_v2 = 0;
435 u32 tstamp_all = 0;
436 u32 ptp_over_ipv4_udp = 0;
437 u32 ptp_over_ipv6_udp = 0;
438 u32 ptp_over_ethernet = 0;
439 u32 snap_type_sel = 0;
440 u32 ts_master_en = 0;
441 u32 ts_event_en = 0;
442 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800443 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
446 netdev_alert(priv->dev, "No support for HW time stamping\n");
447 priv->hwts_tx_en = 0;
448 priv->hwts_rx_en = 0;
449
450 return -EOPNOTSUPP;
451 }
452
453 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000454 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455 return -EFAULT;
456
457 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
458 __func__, config.flags, config.tx_type, config.rx_filter);
459
460 /* reserved for future extensions */
461 if (config.flags)
462 return -EINVAL;
463
Ben Hutchings5f3da322013-11-14 00:43:41 +0000464 if (config.tx_type != HWTSTAMP_TX_OFF &&
465 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467
468 if (priv->adv_ts) {
469 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_NONE;
473 break;
474
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000476 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
478 /* take time stamp for all event messages */
479 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
480
481 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
482 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
483 break;
484
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000486 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
488 /* take time stamp for SYNC messages only */
489 ts_event_en = PTP_TCR_TSEVNTENA;
490
491 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
492 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
493 break;
494
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000496 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
498 /* take time stamp for Delay_Req messages only */
499 ts_master_en = PTP_TCR_TSMSTRENA;
500 ts_event_en = PTP_TCR_TSEVNTENA;
501
502 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
503 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
504 break;
505
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000507 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
509 ptp_v2 = PTP_TCR_TSVER2ENA;
510 /* take time stamp for all event messages */
511 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
512
513 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
514 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
515 break;
516
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000517 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000518 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
520 ptp_v2 = PTP_TCR_TSVER2ENA;
521 /* take time stamp for SYNC messages only */
522 ts_event_en = PTP_TCR_TSEVNTENA;
523
524 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
525 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
526 break;
527
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000529 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
531 ptp_v2 = PTP_TCR_TSVER2ENA;
532 /* take time stamp for Delay_Req messages only */
533 ts_master_en = PTP_TCR_TSMSTRENA;
534 ts_event_en = PTP_TCR_TSEVNTENA;
535
536 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
537 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
538 break;
539
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
543 ptp_v2 = PTP_TCR_TSVER2ENA;
544 /* take time stamp for all event messages */
545 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
546
547 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
548 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
549 ptp_over_ethernet = PTP_TCR_TSIPENA;
550 break;
551
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
555 ptp_v2 = PTP_TCR_TSVER2ENA;
556 /* take time stamp for SYNC messages only */
557 ts_event_en = PTP_TCR_TSEVNTENA;
558
559 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
560 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
561 ptp_over_ethernet = PTP_TCR_TSIPENA;
562 break;
563
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000565 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
567 ptp_v2 = PTP_TCR_TSVER2ENA;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 ptp_over_ethernet = PTP_TCR_TSIPENA;
575 break;
576
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 config.rx_filter = HWTSTAMP_FILTER_ALL;
580 tstamp_all = PTP_TCR_TSENALL;
581 break;
582
583 default:
584 return -ERANGE;
585 }
586 } else {
587 switch (config.rx_filter) {
588 case HWTSTAMP_FILTER_NONE:
589 config.rx_filter = HWTSTAMP_FILTER_NONE;
590 break;
591 default:
592 /* PTP v1, UDP, any kind of event packet */
593 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
594 break;
595 }
596 }
597 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000598 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599
600 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
601 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
602 else {
603 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000604 tstamp_all | ptp_v2 | ptp_over_ethernet |
605 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
606 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
608
609 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800610 sec_inc = priv->hw->ptp->config_sub_second_increment(
611 priv->ioaddr, priv->clk_ptp_rate);
612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200620 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 priv->hw->ptp->config_addend(priv->ioaddr,
622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
628 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200648 /* Fall-back to main clock in case of no PTP ref is passed */
649 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
650 if (IS_ERR(priv->clk_ptp_ref)) {
651 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
652 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200653 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200654 } else {
655 clk_prepare_enable(priv->clk_ptp_ref);
656 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200657 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200658 }
659
Vince Bridgers7cd01392013-12-20 11:19:34 -0600660 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200661 /* Check if adv_ts can be enabled for dwmac 4.x core */
662 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
663 priv->adv_ts = 1;
664 /* Dwmac 3.x core with extend_desc can support adv_ts */
665 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600666 priv->adv_ts = 1;
667
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200668 if (priv->dma_cap.time_stamp)
669 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600670
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200671 if (priv->adv_ts)
672 netdev_info(priv->dev,
673 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674
675 priv->hw->ptp = &stmmac_ptp;
676 priv->hwts_tx_en = 0;
677 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000678
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200679 stmmac_ptp_register(priv);
680
681 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000682}
683
684static void stmmac_release_ptp(struct stmmac_priv *priv)
685{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200686 if (priv->clk_ptp_ref)
687 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000688 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689}
690
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700691/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100692 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * Description: this is the helper called by the physical abstraction layer
695 * drivers to communicate the phy link status. According the speed and duplex
696 * this driver can invoke registered glue-logic as well.
697 * It also invoke the eee initialization because it could happen when switch
698 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 */
700static void stmmac_adjust_link(struct net_device *dev)
701{
702 struct stmmac_priv *priv = netdev_priv(dev);
703 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 unsigned long flags;
705 int new_state = 0;
706 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
707
708 if (phydev == NULL)
709 return;
710
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000714 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715
716 /* Now we make sure that we can be in full duplex mode.
717 * If not, we operate in half-duplex mode. */
718 if (phydev->duplex != priv->oldduplex) {
719 new_state = 1;
720 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700722 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 priv->oldduplex = phydev->duplex;
725 }
726 /* Flow Control operation */
727 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500728 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000729 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700730
731 if (phydev->speed != priv->speed) {
732 new_state = 1;
733 switch (phydev->speed) {
734 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200735 if (likely((priv->plat->has_gmac) ||
736 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000738 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 break;
740 case 100:
741 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200742 if (likely((priv->plat->has_gmac) ||
743 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000744 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 }
750 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000751 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000753 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 break;
755 default:
756 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000757 pr_warn("%s: Speed (%d) not 10/100\n",
758 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700759 break;
760 }
761
762 priv->speed = phydev->speed;
763 }
764
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000765 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766
767 if (!priv->oldlink) {
768 new_state = 1;
769 priv->oldlink = 1;
770 }
771 } else if (priv->oldlink) {
772 new_state = 1;
773 priv->oldlink = 0;
774 priv->speed = 0;
775 priv->oldduplex = -1;
776 }
777
778 if (new_state && netif_msg_link(priv))
779 phy_print_status(phydev);
780
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100781 spin_unlock_irqrestore(&priv->lock, flags);
782
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200783 if (phydev->is_pseudo_fixed_link)
784 /* Stop PHY layer to call the hook to adjust the link in case
785 * of a switch is attached to the stmmac driver.
786 */
787 phydev->irq = PHY_IGNORE_INTERRUPT;
788 else
789 /* At this stage, init the EEE if supported.
790 * Never called in case of fixed_link.
791 */
792 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700793}
794
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100796 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000797 * @priv: driver private structure
798 * Description: this is to verify if the HW supports the PCS.
799 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
800 * configured for the TBI, RTBI, or SGMII PHY interface.
801 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000802static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
803{
804 int interface = priv->plat->interface;
805
806 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900807 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
809 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
810 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000811 pr_debug("STMMAC: PCS RGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200812 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900813 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000814 pr_debug("STMMAC: PCS SGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200815 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000816 }
817 }
818}
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820/**
821 * stmmac_init_phy - PHY initialization
822 * @dev: net device structure
823 * Description: it initializes the driver's PHY state, and attaches the PHY
824 * to the mac driver.
825 * Return value:
826 * 0 on success
827 */
828static int stmmac_init_phy(struct net_device *dev)
829{
830 struct stmmac_priv *priv = netdev_priv(dev);
831 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000832 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000833 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000834 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000835 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836 priv->oldlink = 0;
837 priv->speed = 0;
838 priv->oldduplex = -1;
839
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700840 if (priv->plat->phy_node) {
841 phydev = of_phy_connect(dev, priv->plat->phy_node,
842 &stmmac_adjust_link, 0, interface);
843 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200844 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
845 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000846
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700847 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
848 priv->plat->phy_addr);
849 pr_debug("stmmac_init_phy: trying to attach to %s\n",
850 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700852 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
853 interface);
854 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300858 if (!phydev)
859 return -ENODEV;
860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 return PTR_ERR(phydev);
862 }
863
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000864 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000865 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000866 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200867 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000868 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
869 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000870
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871 /*
872 * Broken HW is sometimes missing the pull-up resistor on the
873 * MDIO line, which results in reads to non-existent devices returning
874 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
875 * device as well.
876 * Note: phydev->phy_id is the result of reading the UID PHY registers.
877 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700878 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700879 phy_disconnect(phydev);
880 return -ENODEV;
881 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700883 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000884 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700885
886 priv->phydev = phydev;
887
888 return 0;
889}
890
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891static void stmmac_display_rings(struct stmmac_priv *priv)
892{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200893 void *head_rx, *head_tx;
894
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000895 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200896 head_rx = (void *)priv->dma_erx;
897 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000898 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200899 head_rx = (void *)priv->dma_rx;
900 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000901 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200902
903 /* Display Rx ring */
904 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
905 /* Display Tx ring */
906 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000907}
908
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000909static int stmmac_set_bfsize(int mtu, int bufsize)
910{
911 int ret = bufsize;
912
913 if (mtu >= BUF_SIZE_4KiB)
914 ret = BUF_SIZE_8KiB;
915 else if (mtu >= BUF_SIZE_2KiB)
916 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100917 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000918 ret = BUF_SIZE_2KiB;
919 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100920 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000921
922 return ret;
923}
924
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000925/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100926 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000927 * @priv: driver private structure
928 * Description: this function is called to clear the tx and rx descriptors
929 * in case of both basic and extended descriptors are used.
930 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000931static void stmmac_clear_descriptors(struct stmmac_priv *priv)
932{
933 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000934
935 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100936 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 if (priv->extend_desc)
938 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
939 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100940 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000941 else
942 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
943 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100944 (i == DMA_RX_SIZE - 1));
945 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000946 if (priv->extend_desc)
947 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
948 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100949 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950 else
951 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
952 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100953 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954}
955
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100956/**
957 * stmmac_init_rx_buffers - init the RX descriptor buffer.
958 * @priv: driver private structure
959 * @p: descriptor pointer
960 * @i: descriptor index
961 * @flags: gfp flag.
962 * Description: this function is called to allocate a receive buffer, perform
963 * the DMA mapping and init the descriptor.
964 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000965static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100966 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000967{
968 struct sk_buff *skb;
969
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530970 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200971 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200973 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000974 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975 priv->rx_skbuff[i] = skb;
976 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
977 priv->dma_buf_sz,
978 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200979 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
980 pr_err("%s: DMA mapping error\n", __func__);
981 dev_kfree_skb_any(skb);
982 return -EINVAL;
983 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200985 if (priv->synopsys_id >= DWMAC_CORE_4_00)
986 p->des0 = priv->rx_skbuff_dma[i];
987 else
988 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000989
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100990 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100992 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993
994 return 0;
995}
996
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200997static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
998{
999 if (priv->rx_skbuff[i]) {
1000 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1001 priv->dma_buf_sz, DMA_FROM_DEVICE);
1002 dev_kfree_skb_any(priv->rx_skbuff[i]);
1003 }
1004 priv->rx_skbuff[i] = NULL;
1005}
1006
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001007/**
1008 * init_dma_desc_rings - init the RX/TX descriptor rings
1009 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001010 * @flags: gfp flag.
1011 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001012 * and allocates the socket buffers. It suppors the chained and ring
1013 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001014 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001015static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016{
1017 int i;
1018 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001019 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001020 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001022 if (priv->hw->mode->set_16kib_bfsize)
1023 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001024
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001025 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001027
Vince Bridgers2618abb2014-01-20 05:39:01 -06001028 priv->dma_buf_sz = bfsize;
1029
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001030 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001031 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1032 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001033
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001034 /* RX INITIALIZATION */
1035 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1036 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001037 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001038 struct dma_desc *p;
1039 if (priv->extend_desc)
1040 p = &((priv->dma_erx + i)->basic);
1041 else
1042 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001044 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001045 if (ret)
1046 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001047
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001048 if (netif_msg_probe(priv))
1049 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1050 priv->rx_skbuff[i]->data,
1051 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001052 }
1053 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001054 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001055 buf_sz = bfsize;
1056
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001057 /* Setup the chained descriptor addresses */
1058 if (priv->mode == STMMAC_CHAIN_MODE) {
1059 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001060 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001061 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001062 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001063 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001064 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001065 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001066 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001067 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001070 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001071
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001072 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001073 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001074 struct dma_desc *p;
1075 if (priv->extend_desc)
1076 p = &((priv->dma_etx + i)->basic);
1077 else
1078 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001079
1080 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1081 p->des0 = 0;
1082 p->des1 = 0;
1083 p->des2 = 0;
1084 p->des3 = 0;
1085 } else {
1086 p->des2 = 0;
1087 }
1088
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001089 priv->tx_skbuff_dma[i].buf = 0;
1090 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001091 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001092 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001094 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001096 priv->dirty_tx = 0;
1097 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001098 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001099
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102 if (netif_msg_hw(priv))
1103 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001104
1105 return 0;
1106err_init_rx_buffers:
1107 while (--i >= 0)
1108 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110}
1111
1112static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1113{
1114 int i;
1115
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001116 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001117 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001118}
1119
1120static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1121{
1122 int i;
1123
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001124 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001125 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126
damuzi00075e43642014-01-17 23:47:59 +08001127 if (priv->extend_desc)
1128 p = &((priv->dma_etx + i)->basic);
1129 else
1130 p = priv->dma_tx + i;
1131
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 if (priv->tx_skbuff_dma[i].buf) {
1133 if (priv->tx_skbuff_dma[i].map_as_page)
1134 dma_unmap_page(priv->device,
1135 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001136 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 DMA_TO_DEVICE);
1138 else
1139 dma_unmap_single(priv->device,
1140 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001141 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001142 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001143 }
1144
1145 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001146 dev_kfree_skb_any(priv->tx_skbuff[i]);
1147 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001148 priv->tx_skbuff_dma[i].buf = 0;
1149 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001150 }
1151 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001152}
1153
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001154/**
1155 * alloc_dma_desc_resources - alloc TX/RX resources.
1156 * @priv: private structure
1157 * Description: according to which descriptor can be used (extend or basic)
1158 * this function allocates the resources for TX and RX paths. In case of
1159 * reception, for example, it pre-allocated the RX socket buffer in order to
1160 * allow zero-copy mechanism.
1161 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1163{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001164 int ret = -ENOMEM;
1165
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001166 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167 GFP_KERNEL);
1168 if (!priv->rx_skbuff_dma)
1169 return -ENOMEM;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001172 GFP_KERNEL);
1173 if (!priv->rx_skbuff)
1174 goto err_rx_skbuff;
1175
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001176 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001177 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->tx_skbuff_dma)
1180 goto err_tx_skbuff_dma;
1181
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 GFP_KERNEL);
1184 if (!priv->tx_skbuff)
1185 goto err_tx_skbuff;
1186
1187 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001188 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001189 sizeof(struct
1190 dma_extended_desc),
1191 &priv->dma_rx_phy,
1192 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001193 if (!priv->dma_erx)
1194 goto err_dma;
1195
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001196 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001197 sizeof(struct
1198 dma_extended_desc),
1199 &priv->dma_tx_phy,
1200 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001201 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001202 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001203 sizeof(struct dma_extended_desc),
1204 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001205 goto err_dma;
1206 }
1207 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001208 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001209 sizeof(struct dma_desc),
1210 &priv->dma_rx_phy,
1211 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001212 if (!priv->dma_rx)
1213 goto err_dma;
1214
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001215 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_desc),
1217 &priv->dma_tx_phy,
1218 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001219 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001220 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001221 sizeof(struct dma_desc),
1222 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001223 goto err_dma;
1224 }
1225 }
1226
1227 return 0;
1228
1229err_dma:
1230 kfree(priv->tx_skbuff);
1231err_tx_skbuff:
1232 kfree(priv->tx_skbuff_dma);
1233err_tx_skbuff_dma:
1234 kfree(priv->rx_skbuff);
1235err_rx_skbuff:
1236 kfree(priv->rx_skbuff_dma);
1237 return ret;
1238}
1239
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001240static void free_dma_desc_resources(struct stmmac_priv *priv)
1241{
1242 /* Release the DMA TX/RX socket buffers */
1243 dma_free_rx_skbufs(priv);
1244 dma_free_tx_skbufs(priv);
1245
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001246 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001247 if (!priv->extend_desc) {
1248 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001249 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001250 priv->dma_tx, priv->dma_tx_phy);
1251 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001252 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001253 priv->dma_rx, priv->dma_rx_phy);
1254 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001255 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001256 sizeof(struct dma_extended_desc),
1257 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001258 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001259 sizeof(struct dma_extended_desc),
1260 priv->dma_erx, priv->dma_rx_phy);
1261 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001262 kfree(priv->rx_skbuff_dma);
1263 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001264 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001265 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001266}
1267
1268/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001269 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001270 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001271 * Description: it is used for configuring the DMA operation mode register in
1272 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001273 */
1274static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1275{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001276 int rxfifosz = priv->plat->rx_fifo_size;
1277
Sonic Zhange2a240c2013-08-28 18:55:39 +08001278 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001279 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001280 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001281 /*
1282 * In case of GMAC, SF mode can be enabled
1283 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001284 * 1) TX COE if actually supported
1285 * 2) There is no bugged Jumbo frame support
1286 * that needs to not insert csum in the TDES.
1287 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001288 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1289 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001290 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001291 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001292 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1293 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001294}
1295
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001297 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001298 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001299 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001300 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001301static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302{
Beniamino Galvani38979572015-01-21 19:07:27 +01001303 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001304 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001306 spin_lock(&priv->tx_lock);
1307
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001308 priv->xstats.tx_clean++;
1309
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001310 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001312 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001313 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001314
1315 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001316 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001317 else
1318 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001319
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001320 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001321 &priv->xstats, p,
1322 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001323 /* Check if the descriptor is owned by the DMA */
1324 if (unlikely(status & tx_dma_own))
1325 break;
1326
1327 /* Just consider the last segment and ...*/
1328 if (likely(!(status & tx_not_ls))) {
1329 /* ... verify the status error condition */
1330 if (unlikely(status & tx_err)) {
1331 priv->dev->stats.tx_errors++;
1332 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333 priv->dev->stats.tx_packets++;
1334 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001335 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001336 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001337 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001338
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001339 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1340 if (priv->tx_skbuff_dma[entry].map_as_page)
1341 dma_unmap_page(priv->device,
1342 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001343 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001344 DMA_TO_DEVICE);
1345 else
1346 dma_unmap_single(priv->device,
1347 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001348 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001349 DMA_TO_DEVICE);
1350 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001351 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001352 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001353 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001354
1355 if (priv->hw->mode->clean_desc3)
1356 priv->hw->mode->clean_desc3(priv, p);
1357
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001358 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001359 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001360
1361 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001362 pkts_compl++;
1363 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001364 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001365 priv->tx_skbuff[entry] = NULL;
1366 }
1367
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001368 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001370 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001372 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001373
1374 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1375
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001377 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378 netif_tx_lock(priv->dev);
1379 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001380 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001381 if (netif_msg_tx_done(priv))
1382 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 netif_wake_queue(priv->dev);
1384 }
1385 netif_tx_unlock(priv->dev);
1386 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001387
1388 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1389 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001390 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001391 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001392 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393}
1394
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001395static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001397 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001400static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001402 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001406 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001407 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001409 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410 */
1411static void stmmac_tx_err(struct stmmac_priv *priv)
1412{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001413 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414 netif_stop_queue(priv->dev);
1415
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001416 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001418 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001419 if (priv->extend_desc)
1420 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1421 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001422 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001423 else
1424 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1425 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001426 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427 priv->dirty_tx = 0;
1428 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001429 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001430 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431
1432 priv->dev->stats.tx_errors++;
1433 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434}
1435
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001436/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001437 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001438 * @priv: driver private structure
1439 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001440 * It calls the dwmac dma routine and schedule poll method in case of some
1441 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001442 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001443static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001445 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001446 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001447
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001448 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001449 if (likely((status & handle_rx)) || (status & handle_tx)) {
1450 if (likely(napi_schedule_prep(&priv->napi))) {
1451 stmmac_disable_dma_irq(priv);
1452 __napi_schedule(&priv->napi);
1453 }
1454 }
1455 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001457 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1458 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001459 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001460 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001461 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1462 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001463 else
1464 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001465 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001467 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 } else if (unlikely(status == tx_hard_error))
1469 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001470}
1471
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001472/**
1473 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1474 * @priv: driver private structure
1475 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1476 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001477static void stmmac_mmc_setup(struct stmmac_priv *priv)
1478{
1479 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001480 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001481
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001482 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1483 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1484 else
1485 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001486
1487 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001488
1489 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001490 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001491 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1492 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001493 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001494}
1495
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001496/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001497 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001498 * @priv: driver private structure
1499 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1501 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001502 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001503static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1504{
1505 if (priv->plat->enh_desc) {
1506 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001507
1508 /* GMAC older than 3.50 has no extended descriptors */
1509 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1510 pr_info("\tEnabled extended descriptors\n");
1511 priv->extend_desc = 1;
1512 } else
1513 pr_warn("Extended descriptors not supported\n");
1514
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515 priv->hw->desc = &enh_desc_ops;
1516 } else {
1517 pr_info(" Normal descriptors\n");
1518 priv->hw->desc = &ndesc_ops;
1519 }
1520}
1521
1522/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001523 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001524 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001525 * Description:
1526 * new GMAC chip generations have a new register to indicate the
1527 * presence of the optional feature/functions.
1528 * This can be also used to override the value passed through the
1529 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001530 */
1531static int stmmac_get_hw_features(struct stmmac_priv *priv)
1532{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001533 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001534
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001535 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001536 priv->hw->dma->get_hw_feature(priv->ioaddr,
1537 &priv->dma_cap);
1538 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001539 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001540
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001541 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001542}
1543
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001544/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001545 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001546 * @priv: driver private structure
1547 * Description:
1548 * it is to verify if the MAC address is valid, in case of failures it
1549 * generates a random MAC address
1550 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001551static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1552{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001553 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001554 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001555 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001556 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001557 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001558 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1559 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001560 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001561}
1562
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001563/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001564 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001565 * @priv: driver private structure
1566 * Description:
1567 * It inits the DMA invoking the specific MAC/GMAC callback.
1568 * Some DMA parameters can be passed from the platform;
1569 * in case of these are not passed a default is kept for the MAC or GMAC.
1570 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001571static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1572{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001573 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001574 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001575 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001576 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001577
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001578 if (priv->plat->dma_cfg) {
1579 pbl = priv->plat->dma_cfg->pbl;
1580 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001581 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001582 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001583 }
1584
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001585 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1586 atds = 1;
1587
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001588 ret = priv->hw->dma->reset(priv->ioaddr);
1589 if (ret) {
1590 dev_err(priv->device, "Failed to reset the dma\n");
1591 return ret;
1592 }
1593
1594 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001595 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1596
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001597 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1598 priv->rx_tail_addr = priv->dma_rx_phy +
1599 (DMA_RX_SIZE * sizeof(struct dma_desc));
1600 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1601 STMMAC_CHAN0);
1602
1603 priv->tx_tail_addr = priv->dma_tx_phy +
1604 (DMA_TX_SIZE * sizeof(struct dma_desc));
1605 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1606 STMMAC_CHAN0);
1607 }
1608
1609 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001610 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1611
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001612 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001613}
1614
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001616 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001617 * @data: data pointer
1618 * Description:
1619 * This is the timer handler to directly invoke the stmmac_tx_clean.
1620 */
1621static void stmmac_tx_timer(unsigned long data)
1622{
1623 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1624
1625 stmmac_tx_clean(priv);
1626}
1627
1628/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001629 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001630 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001631 * Description:
1632 * This inits the transmit coalesce parameters: i.e. timer rate,
1633 * timer handler and default threshold used for enabling the
1634 * interrupt on completion bit.
1635 */
1636static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1637{
1638 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1639 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1640 init_timer(&priv->txtimer);
1641 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1642 priv->txtimer.data = (unsigned long)priv;
1643 priv->txtimer.function = stmmac_tx_timer;
1644 add_timer(&priv->txtimer);
1645}
1646
1647/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001648 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001649 * @dev : pointer to the device structure.
1650 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001651 * this is the main function to setup the HW in a usable state because the
1652 * dma engine is reset, the core registers are configured (e.g. AXI,
1653 * Checksum features, timers). The DMA is ready to start receiving and
1654 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001655 * Return value:
1656 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1657 * file on failure.
1658 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001659static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001660{
1661 struct stmmac_priv *priv = netdev_priv(dev);
1662 int ret;
1663
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001664 /* DMA initialization and SW reset */
1665 ret = stmmac_init_dma_engine(priv);
1666 if (ret < 0) {
1667 pr_err("%s: DMA engine initialization failed\n", __func__);
1668 return ret;
1669 }
1670
1671 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001672 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001673
1674 /* If required, perform hw setup of the bus. */
1675 if (priv->plat->bus_setup)
1676 priv->plat->bus_setup(priv->ioaddr);
1677
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001678 /* PS and related bits will be programmed according to the speed */
1679 if (priv->hw->pcs) {
1680 int speed = priv->plat->mac_port_sel_speed;
1681
1682 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1683 (speed == SPEED_1000)) {
1684 priv->hw->ps = speed;
1685 } else {
1686 dev_warn(priv->device, "invalid port speed\n");
1687 priv->hw->ps = 0;
1688 }
1689 }
1690
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001691 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001692 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001693
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001694 ret = priv->hw->mac->rx_ipc(priv->hw);
1695 if (!ret) {
1696 pr_warn(" RX IPC Checksum Offload disabled\n");
1697 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001698 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001699 }
1700
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001701 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001702 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1703 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1704 else
1705 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001706
1707 /* Set the HW DMA mode and the COE */
1708 stmmac_dma_operation_mode(priv);
1709
1710 stmmac_mmc_setup(priv);
1711
Huacai Chenfe1319292014-12-19 22:38:18 +08001712 if (init_ptp) {
1713 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001714 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001715 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001716 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001718#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001719 ret = stmmac_init_fs(dev);
1720 if (ret < 0)
1721 pr_warn("%s: failed debugFS registration\n", __func__);
1722#endif
1723 /* Start the ball rolling... */
1724 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1725 priv->hw->dma->start_tx(priv->ioaddr);
1726 priv->hw->dma->start_rx(priv->ioaddr);
1727
1728 /* Dump DMA/MAC registers */
1729 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001730 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001731 priv->hw->dma->dump_regs(priv->ioaddr);
1732 }
1733 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1734
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001735 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1736 priv->rx_riwt = MAX_DMA_RIWT;
1737 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1738 }
1739
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001740 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001741 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001742
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001743 /* set TX ring length */
1744 if (priv->hw->dma->set_tx_ring_len)
1745 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1746 (DMA_TX_SIZE - 1));
1747 /* set RX ring length */
1748 if (priv->hw->dma->set_rx_ring_len)
1749 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1750 (DMA_RX_SIZE - 1));
1751 /* Enable TSO */
1752 if (priv->tso)
1753 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1754
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001755 return 0;
1756}
1757
1758/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001759 * stmmac_open - open entry point of the driver
1760 * @dev : pointer to the device structure.
1761 * Description:
1762 * This function is the open entry point of the driver.
1763 * Return value:
1764 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1765 * file on failure.
1766 */
1767static int stmmac_open(struct net_device *dev)
1768{
1769 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001770 int ret;
1771
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001772 stmmac_check_ether_addr(priv);
1773
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001774 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1775 priv->hw->pcs != STMMAC_PCS_TBI &&
1776 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001777 ret = stmmac_init_phy(dev);
1778 if (ret) {
1779 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1780 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001781 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001782 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001783 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001785 /* Extra statistics */
1786 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1787 priv->xstats.threshold = tc;
1788
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001789 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001790 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001791
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001792 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001793 if (ret < 0) {
1794 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1795 goto dma_desc_error;
1796 }
1797
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001798 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1799 if (ret < 0) {
1800 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1801 goto init_error;
1802 }
1803
Huacai Chenfe1319292014-12-19 22:38:18 +08001804 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001805 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001806 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001807 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001808 }
1809
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001810 stmmac_init_tx_coalesce(priv);
1811
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001812 if (priv->phydev)
1813 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001814
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001815 /* Request the IRQ lines */
1816 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001817 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001818 if (unlikely(ret < 0)) {
1819 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1820 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001821 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 }
1823
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001824 /* Request the Wake IRQ in case of another line is used for WoL */
1825 if (priv->wol_irq != dev->irq) {
1826 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1827 IRQF_SHARED, dev->name, dev);
1828 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001829 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1830 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001831 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001832 }
1833 }
1834
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001835 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001836 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001837 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1838 dev->name, dev);
1839 if (unlikely(ret < 0)) {
1840 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1841 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001842 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001843 }
1844 }
1845
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001846 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001847 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001848
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001849 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001850
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001851lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001852 if (priv->wol_irq != dev->irq)
1853 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001854wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001855 free_irq(dev->irq, dev);
1856
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001857init_error:
1858 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001859dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001860 if (priv->phydev)
1861 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001862
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001863 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864}
1865
1866/**
1867 * stmmac_release - close entry point of the driver
1868 * @dev : device pointer.
1869 * Description:
1870 * This is the stop entry point of the driver.
1871 */
1872static int stmmac_release(struct net_device *dev)
1873{
1874 struct stmmac_priv *priv = netdev_priv(dev);
1875
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001876 if (priv->eee_enabled)
1877 del_timer_sync(&priv->eee_ctrl_timer);
1878
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879 /* Stop and disconnect the PHY */
1880 if (priv->phydev) {
1881 phy_stop(priv->phydev);
1882 phy_disconnect(priv->phydev);
1883 priv->phydev = NULL;
1884 }
1885
1886 netif_stop_queue(dev);
1887
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001890 del_timer_sync(&priv->txtimer);
1891
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001892 /* Free the IRQ lines */
1893 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001894 if (priv->wol_irq != dev->irq)
1895 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001896 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001897 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898
1899 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001900 priv->hw->dma->stop_tx(priv->ioaddr);
1901 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902
1903 /* Release and free the Rx/Tx resources */
1904 free_dma_desc_resources(priv);
1905
avisconti19449bf2010-10-25 18:58:14 +00001906 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001907 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
1909 netif_carrier_off(dev);
1910
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001911#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001912 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001913#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001914
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001915 stmmac_release_ptp(priv);
1916
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917 return 0;
1918}
1919
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001921 * stmmac_tso_allocator - close entry point of the driver
1922 * @priv: driver private structure
1923 * @des: buffer start address
1924 * @total_len: total length to fill in descriptors
1925 * @last_segmant: condition for the last descriptor
1926 * Description:
1927 * This function fills descriptor and request new descriptors according to
1928 * buffer length to fill
1929 */
1930static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1931 int total_len, bool last_segment)
1932{
1933 struct dma_desc *desc;
1934 int tmp_len;
1935 u32 buff_size;
1936
1937 tmp_len = total_len;
1938
1939 while (tmp_len > 0) {
1940 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1941 desc = priv->dma_tx + priv->cur_tx;
1942
1943 desc->des0 = des + (total_len - tmp_len);
1944 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1945 TSO_MAX_BUFF_SIZE : tmp_len;
1946
1947 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1948 0, 1,
1949 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1950 0, 0);
1951
1952 tmp_len -= TSO_MAX_BUFF_SIZE;
1953 }
1954}
1955
1956/**
1957 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1958 * @skb : the socket buffer
1959 * @dev : device pointer
1960 * Description: this is the transmit function that is called on TSO frames
1961 * (support available on GMAC4 and newer chips).
1962 * Diagram below show the ring programming in case of TSO frames:
1963 *
1964 * First Descriptor
1965 * --------
1966 * | DES0 |---> buffer1 = L2/L3/L4 header
1967 * | DES1 |---> TCP Payload (can continue on next descr...)
1968 * | DES2 |---> buffer 1 and 2 len
1969 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1970 * --------
1971 * |
1972 * ...
1973 * |
1974 * --------
1975 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1976 * | DES1 | --|
1977 * | DES2 | --> buffer 1 and 2 len
1978 * | DES3 |
1979 * --------
1980 *
1981 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1982 */
1983static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1984{
1985 u32 pay_len, mss;
1986 int tmp_pay_len = 0;
1987 struct stmmac_priv *priv = netdev_priv(dev);
1988 int nfrags = skb_shinfo(skb)->nr_frags;
1989 unsigned int first_entry, des;
1990 struct dma_desc *desc, *first, *mss_desc = NULL;
1991 u8 proto_hdr_len;
1992 int i;
1993
1994 spin_lock(&priv->tx_lock);
1995
1996 /* Compute header lengths */
1997 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1998
1999 /* Desc availability based on threshold should be enough safe */
2000 if (unlikely(stmmac_tx_avail(priv) <
2001 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2002 if (!netif_queue_stopped(dev)) {
2003 netif_stop_queue(dev);
2004 /* This is a hard error, log it. */
2005 pr_err("%s: Tx Ring full when queue awake\n", __func__);
2006 }
2007 spin_unlock(&priv->tx_lock);
2008 return NETDEV_TX_BUSY;
2009 }
2010
2011 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2012
2013 mss = skb_shinfo(skb)->gso_size;
2014
2015 /* set new MSS value if needed */
2016 if (mss != priv->mss) {
2017 mss_desc = priv->dma_tx + priv->cur_tx;
2018 priv->hw->desc->set_mss(mss_desc, mss);
2019 priv->mss = mss;
2020 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2021 }
2022
2023 if (netif_msg_tx_queued(priv)) {
2024 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2025 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2026 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2027 skb->data_len);
2028 }
2029
2030 first_entry = priv->cur_tx;
2031
2032 desc = priv->dma_tx + first_entry;
2033 first = desc;
2034
2035 /* first descriptor: fill Headers on Buf1 */
2036 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2037 DMA_TO_DEVICE);
2038 if (dma_mapping_error(priv->device, des))
2039 goto dma_map_err;
2040
2041 priv->tx_skbuff_dma[first_entry].buf = des;
2042 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2043 priv->tx_skbuff[first_entry] = skb;
2044
2045 first->des0 = des;
2046
2047 /* Fill start of payload in buff2 of first descriptor */
2048 if (pay_len)
2049 first->des1 = des + proto_hdr_len;
2050
2051 /* If needed take extra descriptors to fill the remaining payload */
2052 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2053
2054 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2055
2056 /* Prepare fragments */
2057 for (i = 0; i < nfrags; i++) {
2058 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2059
2060 des = skb_frag_dma_map(priv->device, frag, 0,
2061 skb_frag_size(frag),
2062 DMA_TO_DEVICE);
2063
2064 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2065 (i == nfrags - 1));
2066
2067 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2068 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2069 priv->tx_skbuff[priv->cur_tx] = NULL;
2070 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2071 }
2072
2073 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2074
2075 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2076
2077 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2078 if (netif_msg_hw(priv))
2079 pr_debug("%s: stop transmitted packets\n", __func__);
2080 netif_stop_queue(dev);
2081 }
2082
2083 dev->stats.tx_bytes += skb->len;
2084 priv->xstats.tx_tso_frames++;
2085 priv->xstats.tx_tso_nfrags += nfrags;
2086
2087 /* Manage tx mitigation */
2088 priv->tx_count_frames += nfrags + 1;
2089 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2090 mod_timer(&priv->txtimer,
2091 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2092 } else {
2093 priv->tx_count_frames = 0;
2094 priv->hw->desc->set_tx_ic(desc);
2095 priv->xstats.tx_set_ic_bit++;
2096 }
2097
2098 if (!priv->hwts_tx_en)
2099 skb_tx_timestamp(skb);
2100
2101 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2102 priv->hwts_tx_en)) {
2103 /* declare that device is doing timestamping */
2104 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2105 priv->hw->desc->enable_tx_timestamp(first);
2106 }
2107
2108 /* Complete the first descriptor before granting the DMA */
2109 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2110 proto_hdr_len,
2111 pay_len,
2112 1, priv->tx_skbuff_dma[first_entry].last_segment,
2113 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2114
2115 /* If context desc is used to change MSS */
2116 if (mss_desc)
2117 priv->hw->desc->set_tx_owner(mss_desc);
2118
2119 /* The own bit must be the latest setting done when prepare the
2120 * descriptor and then barrier is needed to make sure that
2121 * all is coherent before granting the DMA engine.
2122 */
2123 smp_wmb();
2124
2125 if (netif_msg_pktdata(priv)) {
2126 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2127 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2128 priv->cur_tx, first, nfrags);
2129
2130 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2131 0);
2132
2133 pr_info(">>> frame to be transmitted: ");
2134 print_pkt(skb->data, skb_headlen(skb));
2135 }
2136
2137 netdev_sent_queue(dev, skb->len);
2138
2139 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2140 STMMAC_CHAN0);
2141
2142 spin_unlock(&priv->tx_lock);
2143 return NETDEV_TX_OK;
2144
2145dma_map_err:
2146 spin_unlock(&priv->tx_lock);
2147 dev_err(priv->device, "Tx dma map failed\n");
2148 dev_kfree_skb(skb);
2149 priv->dev->stats.tx_dropped++;
2150 return NETDEV_TX_OK;
2151}
2152
2153/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002154 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002155 * @skb : the socket buffer
2156 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002157 * Description : this is the tx entry point of the driver.
2158 * It programs the chain or the ring and supports oversized frames
2159 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002160 */
2161static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2162{
2163 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002164 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002165 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002167 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002168 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002169 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002170 unsigned int des;
2171
2172 /* Manage oversized TCP frames for GMAC4 device */
2173 if (skb_is_gso(skb) && priv->tso) {
2174 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2175 return stmmac_tso_xmit(skb, dev);
2176 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002178 spin_lock(&priv->tx_lock);
2179
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002180 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002181 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002182 if (!netif_queue_stopped(dev)) {
2183 netif_stop_queue(dev);
2184 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002185 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186 }
2187 return NETDEV_TX_BUSY;
2188 }
2189
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002190 if (priv->tx_path_in_lpi_mode)
2191 stmmac_disable_eee_mode(priv);
2192
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002193 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002194 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002195
Michał Mirosław5e982f32011-04-09 02:46:55 +00002196 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002197
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002198 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002199 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002200 else
2201 desc = priv->dma_tx + entry;
2202
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 first = desc;
2204
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002205 priv->tx_skbuff[first_entry] = skb;
2206
2207 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002208 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002209 if (enh_desc)
2210 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2211
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002212 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2213 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002214 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002215 if (unlikely(entry < 0))
2216 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002217 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002218
2219 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002220 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2221 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002222 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002223
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002224 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2225
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002226 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002227 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002228 else
2229 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002230
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002231 des = skb_frag_dma_map(priv->device, frag, 0, len,
2232 DMA_TO_DEVICE);
2233 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002234 goto dma_map_err; /* should reuse desc w/o issues */
2235
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002236 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002237
2238 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2239 desc->des0 = des;
2240 priv->tx_skbuff_dma[entry].buf = desc->des0;
2241 } else {
2242 desc->des2 = des;
2243 priv->tx_skbuff_dma[entry].buf = desc->des2;
2244 }
2245
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002246 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002247 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002248 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2249
2250 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002251 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002252 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002253 }
2254
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002255 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2256
2257 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002260 void *tx_head;
2261
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002262 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2263 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2264 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002265
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002266 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002267 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002268 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002269 tx_head = (void *)priv->dma_tx;
2270
2271 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002272
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002273 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002274 print_pkt(skb->data, skb->len);
2275 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002276
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002277 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002278 if (netif_msg_hw(priv))
2279 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280 netif_stop_queue(dev);
2281 }
2282
2283 dev->stats.tx_bytes += skb->len;
2284
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002285 /* According to the coalesce parameter the IC bit for the latest
2286 * segment is reset and the timer re-started to clean the tx status.
2287 * This approach takes care about the fragments: desc is the first
2288 * element in case of no SG.
2289 */
2290 priv->tx_count_frames += nfrags + 1;
2291 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2292 mod_timer(&priv->txtimer,
2293 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2294 } else {
2295 priv->tx_count_frames = 0;
2296 priv->hw->desc->set_tx_ic(desc);
2297 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002298 }
2299
2300 if (!priv->hwts_tx_en)
2301 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002302
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002303 /* Ready to fill the first descriptor and set the OWN bit w/o any
2304 * problems because all the descriptors are actually ready to be
2305 * passed to the DMA engine.
2306 */
2307 if (likely(!is_jumbo)) {
2308 bool last_segment = (nfrags == 0);
2309
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002310 des = dma_map_single(priv->device, skb->data,
2311 nopaged_len, DMA_TO_DEVICE);
2312 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002313 goto dma_map_err;
2314
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002315 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2316 first->des0 = des;
2317 priv->tx_skbuff_dma[first_entry].buf = first->des0;
2318 } else {
2319 first->des2 = des;
2320 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2321 }
2322
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002323 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2324 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2325
2326 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2327 priv->hwts_tx_en)) {
2328 /* declare that device is doing timestamping */
2329 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2330 priv->hw->desc->enable_tx_timestamp(first);
2331 }
2332
2333 /* Prepare the first descriptor setting the OWN bit too */
2334 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2335 csum_insertion, priv->mode, 1,
2336 last_segment);
2337
2338 /* The own bit must be the latest setting done when prepare the
2339 * descriptor and then barrier is needed to make sure that
2340 * all is coherent before granting the DMA engine.
2341 */
2342 smp_wmb();
2343 }
2344
Beniamino Galvani38979572015-01-21 19:07:27 +01002345 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002346
2347 if (priv->synopsys_id < DWMAC_CORE_4_00)
2348 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2349 else
2350 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2351 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002352
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002353 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002354 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002355
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002356dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002357 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002358 dev_err(priv->device, "Tx dma map failed\n");
2359 dev_kfree_skb(skb);
2360 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002361 return NETDEV_TX_OK;
2362}
2363
Vince Bridgersb9381982014-01-14 13:42:05 -06002364static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2365{
2366 struct ethhdr *ehdr;
2367 u16 vlanid;
2368
2369 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2370 NETIF_F_HW_VLAN_CTAG_RX &&
2371 !__vlan_get_tag(skb, &vlanid)) {
2372 /* pop the vlan tag */
2373 ehdr = (struct ethhdr *)skb->data;
2374 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2375 skb_pull(skb, VLAN_HLEN);
2376 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2377 }
2378}
2379
2380
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002381static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2382{
2383 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2384 return 0;
2385
2386 return 1;
2387}
2388
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002389/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002390 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002391 * @priv: driver private structure
2392 * Description : this is to reallocate the skb for the reception process
2393 * that is based on zero-copy.
2394 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002395static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2396{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002398 unsigned int entry = priv->dirty_rx;
2399 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002401 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002402 struct dma_desc *p;
2403
2404 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002405 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002406 else
2407 p = priv->dma_rx + entry;
2408
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002409 if (likely(priv->rx_skbuff[entry] == NULL)) {
2410 struct sk_buff *skb;
2411
Eric Dumazetacb600d2012-10-05 06:23:55 +00002412 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002413 if (unlikely(!skb)) {
2414 /* so for a while no zero-copy! */
2415 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2416 if (unlikely(net_ratelimit()))
2417 dev_err(priv->device,
2418 "fail to alloc skb entry %d\n",
2419 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002420 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002421 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422
2423 priv->rx_skbuff[entry] = skb;
2424 priv->rx_skbuff_dma[entry] =
2425 dma_map_single(priv->device, skb->data, bfsize,
2426 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002427 if (dma_mapping_error(priv->device,
2428 priv->rx_skbuff_dma[entry])) {
2429 dev_err(priv->device, "Rx dma map failed\n");
2430 dev_kfree_skb(skb);
2431 break;
2432 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002433
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002434 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2435 p->des0 = priv->rx_skbuff_dma[entry];
2436 p->des1 = 0;
2437 } else {
2438 p->des2 = priv->rx_skbuff_dma[entry];
2439 }
2440 if (priv->hw->mode->refill_desc3)
2441 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002442
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002443 if (priv->rx_zeroc_thresh > 0)
2444 priv->rx_zeroc_thresh--;
2445
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002446 if (netif_msg_rx_status(priv))
2447 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002448 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002449 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002450
2451 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2452 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2453 else
2454 priv->hw->desc->set_rx_owner(p);
2455
Deepak Sikri8e839892012-07-08 21:14:45 +00002456 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002457
2458 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002459 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002460 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002461}
2462
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002463/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002464 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002465 * @priv: driver private structure
2466 * @limit: napi bugget.
2467 * Description : this the function called by the napi poll method.
2468 * It gets all the frames inside the ring.
2469 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002470static int stmmac_rx(struct stmmac_priv *priv, int limit)
2471{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002472 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473 unsigned int next_entry;
2474 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002475 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002476
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002477 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002478 void *rx_head;
2479
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002480 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002481 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002482 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002483 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002484 rx_head = (void *)priv->dma_rx;
2485
2486 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002487 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002488 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002490 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002491
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002492 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002493 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002494 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002495 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002496
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002497 /* read the status of the incoming frame */
2498 status = priv->hw->desc->rx_status(&priv->dev->stats,
2499 &priv->xstats, p);
2500 /* check if managed by the DMA otherwise go ahead */
2501 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002502 break;
2503
2504 count++;
2505
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002506 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2507 next_entry = priv->cur_rx;
2508
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002509 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002510 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002511 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002512 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002514 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2515 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2516 &priv->xstats,
2517 priv->dma_erx +
2518 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002519 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002520 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002521 if (priv->hwts_rx_en && !priv->extend_desc) {
2522 /* DESC2 & DESC3 will be overwitten by device
2523 * with timestamp value, hence reinitialize
2524 * them in stmmac_rx_refill() function so that
2525 * device can reuse it.
2526 */
2527 priv->rx_skbuff[entry] = NULL;
2528 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002529 priv->rx_skbuff_dma[entry],
2530 priv->dma_buf_sz,
2531 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002532 }
2533 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002534 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002535 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002536 unsigned int des;
2537
2538 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2539 des = p->des0;
2540 else
2541 des = p->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002542
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002543 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2544
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002545 /* If frame length is greather than skb buffer size
2546 * (preallocated during init) then the packet is
2547 * ignored
2548 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002549 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002550 pr_err("%s: len %d larger than size (%d)\n",
2551 priv->dev->name, frame_len,
2552 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002553 priv->dev->stats.rx_length_errors++;
2554 break;
2555 }
2556
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002557 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002558 * Type frames (LLC/LLC-SNAP)
2559 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002560 if (unlikely(status != llc_snap))
2561 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002562
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002563 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002564 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002565 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002566 if (frame_len > ETH_FRAME_LEN)
2567 pr_debug("\tframe size %d, COE: %d\n",
2568 frame_len, status);
2569 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002570
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002571 /* The zero-copy is always used for all the sizes
2572 * in case of GMAC4 because it needs
2573 * to refill the used descriptors, always.
2574 */
2575 if (unlikely(!priv->plat->has_gmac4 &&
2576 ((frame_len < priv->rx_copybreak) ||
2577 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002578 skb = netdev_alloc_skb_ip_align(priv->dev,
2579 frame_len);
2580 if (unlikely(!skb)) {
2581 if (net_ratelimit())
2582 dev_warn(priv->device,
2583 "packet dropped\n");
2584 priv->dev->stats.rx_dropped++;
2585 break;
2586 }
2587
2588 dma_sync_single_for_cpu(priv->device,
2589 priv->rx_skbuff_dma
2590 [entry], frame_len,
2591 DMA_FROM_DEVICE);
2592 skb_copy_to_linear_data(skb,
2593 priv->
2594 rx_skbuff[entry]->data,
2595 frame_len);
2596
2597 skb_put(skb, frame_len);
2598 dma_sync_single_for_device(priv->device,
2599 priv->rx_skbuff_dma
2600 [entry], frame_len,
2601 DMA_FROM_DEVICE);
2602 } else {
2603 skb = priv->rx_skbuff[entry];
2604 if (unlikely(!skb)) {
2605 pr_err("%s: Inconsistent Rx chain\n",
2606 priv->dev->name);
2607 priv->dev->stats.rx_dropped++;
2608 break;
2609 }
2610 prefetch(skb->data - NET_IP_ALIGN);
2611 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002612 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002613
2614 skb_put(skb, frame_len);
2615 dma_unmap_single(priv->device,
2616 priv->rx_skbuff_dma[entry],
2617 priv->dma_buf_sz,
2618 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002621 stmmac_get_rx_hwtstamp(priv, entry, skb);
2622
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002623 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002624 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 print_pkt(skb->data, frame_len);
2626 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002627
Vince Bridgersb9381982014-01-14 13:42:05 -06002628 stmmac_rx_vlan(priv->dev, skb);
2629
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002630 skb->protocol = eth_type_trans(skb, priv->dev);
2631
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002632 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002633 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002634 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002635 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002636
2637 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002638
2639 priv->dev->stats.rx_packets++;
2640 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002641 }
2642 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
2644
2645 stmmac_rx_refill(priv);
2646
2647 priv->xstats.rx_pkt_n += count;
2648
2649 return count;
2650}
2651
2652/**
2653 * stmmac_poll - stmmac poll method (NAPI)
2654 * @napi : pointer to the napi structure.
2655 * @budget : maximum number of packets that the current CPU can receive from
2656 * all interfaces.
2657 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002658 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002659 */
2660static int stmmac_poll(struct napi_struct *napi, int budget)
2661{
2662 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2663 int work_done = 0;
2664
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002665 priv->xstats.napi_poll++;
2666 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002668 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 if (work_done < budget) {
2670 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002671 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672 }
2673 return work_done;
2674}
2675
2676/**
2677 * stmmac_tx_timeout
2678 * @dev : Pointer to net device structure
2679 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002680 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002681 * netdev structure and arrange for the device to be reset to a sane state
2682 * in order to transmit a new packet.
2683 */
2684static void stmmac_tx_timeout(struct net_device *dev)
2685{
2686 struct stmmac_priv *priv = netdev_priv(dev);
2687
2688 /* Clear Tx resources and restart transmitting again */
2689 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002690}
2691
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692/**
Jiri Pirko01789342011-08-16 06:29:00 +00002693 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694 * @dev : pointer to the device structure
2695 * Description:
2696 * This function is a driver entry point which gets called by the kernel
2697 * whenever multicast addresses must be enabled/disabled.
2698 * Return value:
2699 * void.
2700 */
Jiri Pirko01789342011-08-16 06:29:00 +00002701static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702{
2703 struct stmmac_priv *priv = netdev_priv(dev);
2704
Vince Bridgers3b57de92014-07-31 15:49:17 -05002705 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002706}
2707
2708/**
2709 * stmmac_change_mtu - entry point to change MTU size for the device.
2710 * @dev : device pointer.
2711 * @new_mtu : the new MTU size for the device.
2712 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2713 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2714 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2715 * Return value:
2716 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2717 * file on failure.
2718 */
2719static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2720{
2721 struct stmmac_priv *priv = netdev_priv(dev);
2722 int max_mtu;
2723
2724 if (netif_running(dev)) {
2725 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2726 return -EBUSY;
2727 }
2728
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002729 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002730 max_mtu = JUMBO_LEN;
2731 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002732 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002733
Vince Bridgers2618abb2014-01-20 05:39:01 -06002734 if (priv->plat->maxmtu < max_mtu)
2735 max_mtu = priv->plat->maxmtu;
2736
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002737 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2738 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2739 return -EINVAL;
2740 }
2741
Michał Mirosław5e982f32011-04-09 02:46:55 +00002742 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002743
Michał Mirosław5e982f32011-04-09 02:46:55 +00002744 netdev_update_features(dev);
2745
2746 return 0;
2747}
2748
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002749static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002750 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002751{
2752 struct stmmac_priv *priv = netdev_priv(dev);
2753
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002754 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002755 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002756
Michał Mirosław5e982f32011-04-09 02:46:55 +00002757 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002758 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002759
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002760 /* Some GMAC devices have a bugged Jumbo frame support that
2761 * needs to have the Tx COE disabled for oversized frames
2762 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002763 * the TX csum insertionin the TDES and not use SF.
2764 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002765 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002766 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002767
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002768 /* Disable tso if asked by ethtool */
2769 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2770 if (features & NETIF_F_TSO)
2771 priv->tso = true;
2772 else
2773 priv->tso = false;
2774 }
2775
Michał Mirosław5e982f32011-04-09 02:46:55 +00002776 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002777}
2778
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002779static int stmmac_set_features(struct net_device *netdev,
2780 netdev_features_t features)
2781{
2782 struct stmmac_priv *priv = netdev_priv(netdev);
2783
2784 /* Keep the COE Type in case of csum is supporting */
2785 if (features & NETIF_F_RXCSUM)
2786 priv->hw->rx_csum = priv->plat->rx_coe;
2787 else
2788 priv->hw->rx_csum = 0;
2789 /* No check needed because rx_coe has been set before and it will be
2790 * fixed in case of issue.
2791 */
2792 priv->hw->mac->rx_ipc(priv->hw);
2793
2794 return 0;
2795}
2796
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002797/**
2798 * stmmac_interrupt - main ISR
2799 * @irq: interrupt number.
2800 * @dev_id: to pass the net device pointer.
2801 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002802 * It can call:
2803 * o DMA service routine (to manage incoming frame reception and transmission
2804 * status)
2805 * o Core interrupts to manage: remote wake-up, management counter, LPI
2806 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002807 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002808static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2809{
2810 struct net_device *dev = (struct net_device *)dev_id;
2811 struct stmmac_priv *priv = netdev_priv(dev);
2812
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002813 if (priv->irq_wake)
2814 pm_wakeup_event(priv->device, 0);
2815
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002816 if (unlikely(!dev)) {
2817 pr_err("%s: invalid dev pointer\n", __func__);
2818 return IRQ_NONE;
2819 }
2820
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002821 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002823 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002824 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002825 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002826 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002827 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002828 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002829 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002830 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002831 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002832 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2833 priv->rx_tail_addr,
2834 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002835 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002836
2837 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002838 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002839 if (priv->xstats.pcs_link)
2840 netif_carrier_on(dev);
2841 else
2842 netif_carrier_off(dev);
2843 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002844 }
2845
2846 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002847 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002848
2849 return IRQ_HANDLED;
2850}
2851
2852#ifdef CONFIG_NET_POLL_CONTROLLER
2853/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002854 * to allow network I/O with interrupts disabled.
2855 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002856static void stmmac_poll_controller(struct net_device *dev)
2857{
2858 disable_irq(dev->irq);
2859 stmmac_interrupt(dev->irq, dev);
2860 enable_irq(dev->irq);
2861}
2862#endif
2863
2864/**
2865 * stmmac_ioctl - Entry point for the Ioctl
2866 * @dev: Device pointer.
2867 * @rq: An IOCTL specefic structure, that can contain a pointer to
2868 * a proprietary structure used to pass information to the driver.
2869 * @cmd: IOCTL command
2870 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002871 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002872 */
2873static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2874{
2875 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002876 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002877
2878 if (!netif_running(dev))
2879 return -EINVAL;
2880
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002881 switch (cmd) {
2882 case SIOCGMIIPHY:
2883 case SIOCGMIIREG:
2884 case SIOCSMIIREG:
2885 if (!priv->phydev)
2886 return -EINVAL;
2887 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2888 break;
2889 case SIOCSHWTSTAMP:
2890 ret = stmmac_hwtstamp_ioctl(dev, rq);
2891 break;
2892 default:
2893 break;
2894 }
Richard Cochran28b04112010-07-17 08:48:55 +00002895
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002896 return ret;
2897}
2898
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002899#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002900static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002901
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002902static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002903 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002904{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002905 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002906 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2907 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002908
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002909 for (i = 0; i < size; i++) {
2910 u64 x;
2911 if (extend_desc) {
2912 x = *(u64 *) ep;
2913 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002914 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002915 ep->basic.des0, ep->basic.des1,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002916 ep->basic.des2, ep->basic.des3);
2917 ep++;
2918 } else {
2919 x = *(u64 *) p;
2920 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002921 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922 p->des0, p->des1, p->des2, p->des3);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002923 p++;
2924 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002925 seq_printf(seq, "\n");
2926 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002927}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002928
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002929static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2930{
2931 struct net_device *dev = seq->private;
2932 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002933
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002934 if (priv->extend_desc) {
2935 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002936 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002937 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002938 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002939 } else {
2940 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002941 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002942 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002943 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002944 }
2945
2946 return 0;
2947}
2948
2949static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2950{
2951 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2952}
2953
2954static const struct file_operations stmmac_rings_status_fops = {
2955 .owner = THIS_MODULE,
2956 .open = stmmac_sysfs_ring_open,
2957 .read = seq_read,
2958 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002959 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002960};
2961
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002962static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2963{
2964 struct net_device *dev = seq->private;
2965 struct stmmac_priv *priv = netdev_priv(dev);
2966
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002967 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002968 seq_printf(seq, "DMA HW features not supported\n");
2969 return 0;
2970 }
2971
2972 seq_printf(seq, "==============================\n");
2973 seq_printf(seq, "\tDMA HW features\n");
2974 seq_printf(seq, "==============================\n");
2975
2976 seq_printf(seq, "\t10/100 Mbps %s\n",
2977 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2978 seq_printf(seq, "\t1000 Mbps %s\n",
2979 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2980 seq_printf(seq, "\tHalf duple %s\n",
2981 (priv->dma_cap.half_duplex) ? "Y" : "N");
2982 seq_printf(seq, "\tHash Filter: %s\n",
2983 (priv->dma_cap.hash_filter) ? "Y" : "N");
2984 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2985 (priv->dma_cap.multi_addr) ? "Y" : "N");
2986 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2987 (priv->dma_cap.pcs) ? "Y" : "N");
2988 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2989 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2990 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2991 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2992 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2993 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2994 seq_printf(seq, "\tRMON module: %s\n",
2995 (priv->dma_cap.rmon) ? "Y" : "N");
2996 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2997 (priv->dma_cap.time_stamp) ? "Y" : "N");
2998 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2999 (priv->dma_cap.atime_stamp) ? "Y" : "N");
3000 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
3001 (priv->dma_cap.eee) ? "Y" : "N");
3002 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3003 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3004 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3006 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3007 (priv->dma_cap.rx_coe) ? "Y" : "N");
3008 } else {
3009 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3010 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3011 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3012 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3013 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003014 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3015 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3016 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3017 priv->dma_cap.number_rx_channel);
3018 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3019 priv->dma_cap.number_tx_channel);
3020 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3021 (priv->dma_cap.enh_desc) ? "Y" : "N");
3022
3023 return 0;
3024}
3025
3026static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3027{
3028 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3029}
3030
3031static const struct file_operations stmmac_dma_cap_fops = {
3032 .owner = THIS_MODULE,
3033 .open = stmmac_sysfs_dma_cap_open,
3034 .read = seq_read,
3035 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003036 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003037};
3038
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003039static int stmmac_init_fs(struct net_device *dev)
3040{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003042
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003043 /* Create per netdev entries */
3044 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3045
3046 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3047 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3048 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003049
3050 return -ENOMEM;
3051 }
3052
3053 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003054 priv->dbgfs_rings_status =
3055 debugfs_create_file("descriptors_status", S_IRUGO,
3056 priv->dbgfs_dir, dev,
3057 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003058
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003059 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003060 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003061 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003062
3063 return -ENOMEM;
3064 }
3065
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003066 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003067 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3068 priv->dbgfs_dir,
3069 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003070
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003071 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003072 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003073 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003074
3075 return -ENOMEM;
3076 }
3077
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003078 return 0;
3079}
3080
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003081static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003082{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003083 struct stmmac_priv *priv = netdev_priv(dev);
3084
3085 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003086}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003087#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003088
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003089static const struct net_device_ops stmmac_netdev_ops = {
3090 .ndo_open = stmmac_open,
3091 .ndo_start_xmit = stmmac_xmit,
3092 .ndo_stop = stmmac_release,
3093 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003094 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003095 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003096 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003097 .ndo_tx_timeout = stmmac_tx_timeout,
3098 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003099#ifdef CONFIG_NET_POLL_CONTROLLER
3100 .ndo_poll_controller = stmmac_poll_controller,
3101#endif
3102 .ndo_set_mac_address = eth_mac_addr,
3103};
3104
3105/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003106 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003107 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003108 * Description: this function is to configure the MAC device according to
3109 * some platform parameters or the HW capability register. It prepares the
3110 * driver to use either ring or chain modes and to setup either enhanced or
3111 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003112 */
3113static int stmmac_hw_init(struct stmmac_priv *priv)
3114{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003115 struct mac_device_info *mac;
3116
3117 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003118 if (priv->plat->has_gmac) {
3119 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003120 mac = dwmac1000_setup(priv->ioaddr,
3121 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003122 priv->plat->unicast_filter_entries,
3123 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003124 } else if (priv->plat->has_gmac4) {
3125 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3126 mac = dwmac4_setup(priv->ioaddr,
3127 priv->plat->multicast_filter_bins,
3128 priv->plat->unicast_filter_entries,
3129 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003130 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003131 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003132 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003133 if (!mac)
3134 return -ENOMEM;
3135
3136 priv->hw = mac;
3137
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003138 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003139 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3140 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003141 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003142 if (chain_mode) {
3143 priv->hw->mode = &chain_mode_ops;
3144 pr_info(" Chain mode enabled\n");
3145 priv->mode = STMMAC_CHAIN_MODE;
3146 } else {
3147 priv->hw->mode = &ring_mode_ops;
3148 pr_info(" Ring mode enabled\n");
3149 priv->mode = STMMAC_RING_MODE;
3150 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003151 }
3152
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003153 /* Get the HW capability (new GMAC newer than 3.50a) */
3154 priv->hw_cap_support = stmmac_get_hw_features(priv);
3155 if (priv->hw_cap_support) {
3156 pr_info(" DMA HW capability register supported");
3157
3158 /* We can override some gmac/dma configuration fields: e.g.
3159 * enh_desc, tx_coe (e.g. that are passed through the
3160 * platform) with the values from the HW capability
3161 * register (if supported).
3162 */
3163 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003164 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003165 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003166
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003167 /* TXCOE doesn't work in thresh DMA mode */
3168 if (priv->plat->force_thresh_dma_mode)
3169 priv->plat->tx_coe = 0;
3170 else
3171 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3172
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003173 /* In case of GMAC4 rx_coe is from HW cap register. */
3174 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003175
3176 if (priv->dma_cap.rx_coe_type2)
3177 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3178 else if (priv->dma_cap.rx_coe_type1)
3179 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3180
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003181 } else
3182 pr_info(" No HW DMA feature register supported");
3183
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003184 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3185 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3186 priv->hw->desc = &dwmac4_desc_ops;
3187 else
3188 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003189
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003190 if (priv->plat->rx_coe) {
3191 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003192 pr_info(" RX Checksum Offload Engine supported\n");
3193 if (priv->synopsys_id < DWMAC_CORE_4_00)
3194 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003195 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003196 if (priv->plat->tx_coe)
3197 pr_info(" TX Checksum insertion supported\n");
3198
3199 if (priv->plat->pmt) {
3200 pr_info(" Wake-Up On Lan supported\n");
3201 device_set_wakeup_capable(priv->device, 1);
3202 }
3203
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003204 if (priv->dma_cap.tsoen)
3205 pr_info(" TSO supported\n");
3206
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003207 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003208}
3209
3210/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003211 * stmmac_dvr_probe
3212 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003213 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003214 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003215 * Description: this is the main probe function used to
3216 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003217 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003218 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003220int stmmac_dvr_probe(struct device *device,
3221 struct plat_stmmacenet_data *plat_dat,
3222 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003223{
3224 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003225 struct net_device *ndev = NULL;
3226 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003227
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003228 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003229 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003230 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003231
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003232 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003233
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003234 priv = netdev_priv(ndev);
3235 priv->device = device;
3236 priv->dev = ndev;
3237
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003238 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003239 priv->pause = pause;
3240 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003241 priv->ioaddr = res->addr;
3242 priv->dev->base_addr = (unsigned long)res->addr;
3243
3244 priv->dev->irq = res->irq;
3245 priv->wol_irq = res->wol_irq;
3246 priv->lpi_irq = res->lpi_irq;
3247
3248 if (res->mac)
3249 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003250
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003251 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003252
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003253 /* Verify driver arguments */
3254 stmmac_verify_args();
3255
3256 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003257 * this needs to have multiple instances
3258 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003259 if ((phyaddr >= 0) && (phyaddr <= 31))
3260 priv->plat->phy_addr = phyaddr;
3261
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003262 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3263 if (IS_ERR(priv->stmmac_clk)) {
3264 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3265 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003266 /* If failed to obtain stmmac_clk and specific clk_csr value
3267 * is NOT passed from the platform, probe fail.
3268 */
3269 if (!priv->plat->clk_csr) {
3270 ret = PTR_ERR(priv->stmmac_clk);
3271 goto error_clk_get;
3272 } else {
3273 priv->stmmac_clk = NULL;
3274 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003275 }
3276 clk_prepare_enable(priv->stmmac_clk);
3277
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003278 priv->pclk = devm_clk_get(priv->device, "pclk");
3279 if (IS_ERR(priv->pclk)) {
3280 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3281 ret = -EPROBE_DEFER;
3282 goto error_pclk_get;
3283 }
3284 priv->pclk = NULL;
3285 }
3286 clk_prepare_enable(priv->pclk);
3287
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003288 priv->stmmac_rst = devm_reset_control_get(priv->device,
3289 STMMAC_RESOURCE_NAME);
3290 if (IS_ERR(priv->stmmac_rst)) {
3291 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3292 ret = -EPROBE_DEFER;
3293 goto error_hw_init;
3294 }
3295 dev_info(priv->device, "no reset control found\n");
3296 priv->stmmac_rst = NULL;
3297 }
3298 if (priv->stmmac_rst)
3299 reset_control_deassert(priv->stmmac_rst);
3300
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003301 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003302 ret = stmmac_hw_init(priv);
3303 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003304 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003305
3306 ndev->netdev_ops = &stmmac_netdev_ops;
3307
3308 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3309 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003310
3311 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3312 ndev->hw_features |= NETIF_F_TSO;
3313 priv->tso = true;
3314 pr_info(" TSO feature enabled\n");
3315 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003316 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3317 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003318#ifdef STMMAC_VLAN_TAG_USED
3319 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003320 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003321#endif
3322 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3323
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003324 if (flow_ctrl)
3325 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3326
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003327 /* Rx Watchdog is available in the COREs newer than the 3.40.
3328 * In some case, for example on bugged HW this feature
3329 * has to be disable and this can be done by passing the
3330 * riwt_off field from the platform.
3331 */
3332 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3333 priv->use_riwt = 1;
3334 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3335 }
3336
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003337 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003338
Vlad Lunguf8e96162010-11-29 22:52:52 +00003339 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003340 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003341
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003342 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003344 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003345 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346 }
3347
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003348 /* If a specific clk_csr value is passed from the platform
3349 * this means that the CSR Clock Range selection cannot be
3350 * changed at run-time and it is fixed. Viceversa the driver'll try to
3351 * set the MDC clock dynamically according to the csr actual
3352 * clock input.
3353 */
3354 if (!priv->plat->clk_csr)
3355 stmmac_clk_csr_set(priv);
3356 else
3357 priv->clk_csr = priv->plat->clk_csr;
3358
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003359 stmmac_check_pcs_mode(priv);
3360
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003361 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3362 priv->hw->pcs != STMMAC_PCS_TBI &&
3363 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003364 /* MDIO bus Registration */
3365 ret = stmmac_mdio_register(ndev);
3366 if (ret < 0) {
3367 pr_debug("%s: MDIO bus (id: %d) registration failed",
3368 __func__, priv->plat->bus_id);
3369 goto error_mdio_register;
3370 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003371 }
3372
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003373 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374
Viresh Kumar6a81c262012-07-30 14:39:41 -07003375error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003376 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003377error_netdev_register:
3378 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003379error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003380 clk_disable_unprepare(priv->pclk);
3381error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003382 clk_disable_unprepare(priv->stmmac_clk);
3383error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003384 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003385
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003386 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003388EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003389
3390/**
3391 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003392 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003393 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003394 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003396int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003398 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003399 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003400
3401 pr_info("%s:\n\tremoving driver", __func__);
3402
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003403 priv->hw->dma->stop_rx(priv->ioaddr);
3404 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003405
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003406 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003407 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 unregister_netdev(ndev);
Peter Chen4613b272016-08-01 15:02:42 +08003409 of_node_put(priv->plat->phy_node);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003410 if (priv->stmmac_rst)
3411 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003412 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003413 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003414 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3415 priv->hw->pcs != STMMAC_PCS_TBI &&
3416 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003417 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003418 free_netdev(ndev);
3419
3420 return 0;
3421}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003422EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003423
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003424/**
3425 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003426 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003427 * Description: this is the function to suspend the device and it is called
3428 * by the platform driver to stop the network queue, release the resources,
3429 * program the PMT register (for WoL), clean and release driver resources.
3430 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003431int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003433 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003434 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003435 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003436
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003437 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003438 return 0;
3439
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003440 if (priv->phydev)
3441 phy_stop(priv->phydev);
3442
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003443 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003444
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003445 netif_device_detach(ndev);
3446 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003447
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003448 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003450 /* Stop TX/RX DMA */
3451 priv->hw->dma->stop_tx(priv->ioaddr);
3452 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003453
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003454 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003455 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003456 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003457 priv->irq_wake = 1;
3458 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003459 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003460 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003461 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003462 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003463 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003464 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003465 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003466
3467 priv->oldlink = 0;
3468 priv->speed = 0;
3469 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470 return 0;
3471}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003472EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003473
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003474/**
3475 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003476 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003477 * Description: when resume this function is invoked to setup the DMA and CORE
3478 * in a usable state.
3479 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003480int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003481{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003482 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003483 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003484 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003485
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003486 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003487 return 0;
3488
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003489 /* Power Down bit, into the PM register, is cleared
3490 * automatically as soon as a magic packet or a Wake-up frame
3491 * is received. Anyway, it's better to manually clear
3492 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003493 * from another devices (e.g. serial console).
3494 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003495 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003496 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003497 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003498 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003499 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003500 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003501 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003502 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003503 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003504 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003505 /* reset the phy so that it's ready */
3506 if (priv->mii)
3507 stmmac_mdio_reset(priv->mii);
3508 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003509
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003510 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003512 spin_lock_irqsave(&priv->lock, flags);
3513
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003514 priv->cur_rx = 0;
3515 priv->dirty_rx = 0;
3516 priv->dirty_tx = 0;
3517 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003518 /* reset private mss value to force mss context settings at
3519 * next tso xmit (only used for gmac4).
3520 */
3521 priv->mss = 0;
3522
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003523 stmmac_clear_descriptors(priv);
3524
Huacai Chenfe1319292014-12-19 22:38:18 +08003525 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003526 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003527 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003528
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003529 napi_enable(&priv->napi);
3530
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003531 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003532
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003533 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003534
3535 if (priv->phydev)
3536 phy_start(priv->phydev);
3537
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538 return 0;
3539}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003540EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003541
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542#ifndef MODULE
3543static int __init stmmac_cmdline_opt(char *str)
3544{
3545 char *opt;
3546
3547 if (!str || !*str)
3548 return -EINVAL;
3549 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003550 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003551 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003552 goto err;
3553 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003554 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003555 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003556 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003557 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003558 goto err;
3559 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003560 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003561 goto err;
3562 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003563 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003564 goto err;
3565 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003566 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003567 goto err;
3568 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003569 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003570 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003571 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003572 if (kstrtoint(opt + 10, 0, &eee_timer))
3573 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003574 } else if (!strncmp(opt, "chain_mode:", 11)) {
3575 if (kstrtoint(opt + 11, 0, &chain_mode))
3576 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003577 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003578 }
3579 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003580
3581err:
3582 pr_err("%s: ERROR broken module parameter conversion", __func__);
3583 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003584}
3585
3586__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003587#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003588
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003589static int __init stmmac_init(void)
3590{
3591#ifdef CONFIG_DEBUG_FS
3592 /* Create debugfs main directory if it doesn't exist yet */
3593 if (!stmmac_fs_dir) {
3594 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3595
3596 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3597 pr_err("ERROR %s, debugfs create directory failed\n",
3598 STMMAC_RESOURCE_NAME);
3599
3600 return -ENOMEM;
3601 }
3602 }
3603#endif
3604
3605 return 0;
3606}
3607
3608static void __exit stmmac_exit(void)
3609{
3610#ifdef CONFIG_DEBUG_FS
3611 debugfs_remove_recursive(stmmac_fs_dir);
3612#endif
3613}
3614
3615module_init(stmmac_init)
3616module_exit(stmmac_exit)
3617
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003618MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3619MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3620MODULE_LICENSE("GPL");