blob: 2475e1c10334ae748fbd64553b035af22a6d6121 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +010073 { 44100 * 256, true, 10, 10 },
74 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +000075};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
Mark Brownfcdc4de2012-04-26 16:35:46 +010085 if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
86 wm8994->jack_cb != wm8958_default_micdet)
Mark Brownb00adf72011-08-13 11:57:18 +090087 return;
88
89 idle = !wm8994->jack_mic;
90
91 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
92 if (sysclk & WM8994_SYSCLK_SRC)
93 sysclk = wm8994->aifclk[1];
94 else
95 sysclk = wm8994->aifclk[0];
96
Mark Browncd1707a2011-12-01 13:44:25 +000097 if (wm8994->pdata && wm8994->pdata->micd_rates) {
98 rates = wm8994->pdata->micd_rates;
99 num_rates = wm8994->pdata->num_micd_rates;
100 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000101 rates = jackdet_rates;
102 num_rates = ARRAY_SIZE(jackdet_rates);
103 } else {
104 rates = micdet_rates;
105 num_rates = ARRAY_SIZE(micdet_rates);
106 }
107
Mark Brownb00adf72011-08-13 11:57:18 +0900108 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000109 for (i = 0; i < num_rates; i++) {
110 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900111 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000112 if (abs(rates[i].sysclk - sysclk) <
113 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900114 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900116 best = i;
117 }
118
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000119 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
120 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900121
Mark Brown3a334ad2012-04-26 17:02:16 +0100122 dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
123 rates[best].start, rates[best].rate, sysclk,
124 idle ? "idle" : "active");
125
Mark Brownb00adf72011-08-13 11:57:18 +0900126 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
127 WM8958_MICD_BIAS_STARTTIME_MASK |
128 WM8958_MICD_RATE_MASK, val);
129}
130
Mark Brown9e6e96a2010-01-29 17:47:12 +0000131static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
132{
Mark Brownb2c812e2010-04-14 15:35:19 +0900133 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000134 int rate;
135 int reg1 = 0;
136 int offset;
137
138 if (aif)
139 offset = 4;
140 else
141 offset = 0;
142
143 switch (wm8994->sysclk[aif]) {
144 case WM8994_SYSCLK_MCLK1:
145 rate = wm8994->mclk[0];
146 break;
147
148 case WM8994_SYSCLK_MCLK2:
149 reg1 |= 0x8;
150 rate = wm8994->mclk[1];
151 break;
152
153 case WM8994_SYSCLK_FLL1:
154 reg1 |= 0x10;
155 rate = wm8994->fll[0].out;
156 break;
157
158 case WM8994_SYSCLK_FLL2:
159 reg1 |= 0x18;
160 rate = wm8994->fll[1].out;
161 break;
162
163 default:
164 return -EINVAL;
165 }
166
167 if (rate >= 13500000) {
168 rate /= 2;
169 reg1 |= WM8994_AIF1CLK_DIV;
170
171 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
172 aif + 1, rate);
173 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100174
Mark Brown9e6e96a2010-01-29 17:47:12 +0000175 wm8994->aifclk[aif] = rate;
176
177 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
178 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
179 reg1);
180
181 return 0;
182}
183
184static int configure_clock(struct snd_soc_codec *codec)
185{
Mark Brownb2c812e2010-04-14 15:35:19 +0900186 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800187 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000188
189 /* Bring up the AIF clocks first */
190 configure_aif_clock(codec, 0);
191 configure_aif_clock(codec, 1);
192
193 /* Then switch CLK_SYS over to the higher of them; a change
194 * can only happen as a result of a clocking change which can
195 * only be made outside of DAPM so we can safely redo the
196 * clocking.
197 */
198
199 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900200 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
201 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900203 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000204
205 if (wm8994->aifclk[0] < wm8994->aifclk[1])
206 new = WM8994_SYSCLK_SRC;
207 else
208 new = 0;
209
Axel Lin04f45c42011-10-04 20:07:03 +0800210 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
211 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000212 if (change)
213 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000214
Mark Brownb00adf72011-08-13 11:57:18 +0900215 wm8958_micd_set_rate(codec);
216
Mark Brown9e6e96a2010-01-29 17:47:12 +0000217 return 0;
218}
219
220static int check_clk_sys(struct snd_soc_dapm_widget *source,
221 struct snd_soc_dapm_widget *sink)
222{
223 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
224 const char *clk;
225
226 /* Check what we're currently using for CLK_SYS */
227 if (reg & WM8994_SYSCLK_SRC)
228 clk = "AIF2CLK";
229 else
230 clk = "AIF1CLK";
231
232 return strcmp(source->name, clk) == 0;
233}
234
235static const char *sidetone_hpf_text[] = {
236 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
237};
238
239static const struct soc_enum sidetone_hpf =
240 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
241
Uk Kim146fd572010-12-07 13:58:40 +0000242static const char *adc_hpf_text[] = {
243 "HiFi", "Voice 1", "Voice 2", "Voice 3"
244};
245
246static const struct soc_enum aif1adc1_hpf =
247 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
248
249static const struct soc_enum aif1adc2_hpf =
250 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
251
252static const struct soc_enum aif2adc_hpf =
253 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
254
Mark Brown9e6e96a2010-01-29 17:47:12 +0000255static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
256static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
257static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
258static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
259static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900260static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800261static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000262
263#define WM8994_DRC_SWITCH(xname, reg, shift) \
264{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
265 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
266 .put = wm8994_put_drc_sw, \
267 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
268
269static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
270 struct snd_ctl_elem_value *ucontrol)
271{
272 struct soc_mixer_control *mc =
273 (struct soc_mixer_control *)kcontrol->private_value;
274 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
275 int mask, ret;
276
277 /* Can't enable both ADC and DAC paths simultaneously */
278 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
279 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
280 WM8994_AIF1ADC1R_DRC_ENA_MASK;
281 else
282 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
283
284 ret = snd_soc_read(codec, mc->reg);
285 if (ret < 0)
286 return ret;
287 if (ret & mask)
288 return -EINVAL;
289
290 return snd_soc_put_volsw(kcontrol, ucontrol);
291}
292
Mark Brown9e6e96a2010-01-29 17:47:12 +0000293static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
294{
Mark Brownb2c812e2010-04-14 15:35:19 +0900295 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000296 struct wm8994_pdata *pdata = wm8994->pdata;
297 int base = wm8994_drc_base[drc];
298 int cfg = wm8994->drc_cfg[drc];
299 int save, i;
300
301 /* Save any enables; the configuration should clear them. */
302 save = snd_soc_read(codec, base);
303 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
304 WM8994_AIF1ADC1R_DRC_ENA;
305
306 for (i = 0; i < WM8994_DRC_REGS; i++)
307 snd_soc_update_bits(codec, base + i, 0xffff,
308 pdata->drc_cfgs[cfg].regs[i]);
309
310 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
311 WM8994_AIF1ADC1L_DRC_ENA |
312 WM8994_AIF1ADC1R_DRC_ENA, save);
313}
314
315/* Icky as hell but saves code duplication */
316static int wm8994_get_drc(const char *name)
317{
318 if (strcmp(name, "AIF1DRC1 Mode") == 0)
319 return 0;
320 if (strcmp(name, "AIF1DRC2 Mode") == 0)
321 return 1;
322 if (strcmp(name, "AIF2DRC Mode") == 0)
323 return 2;
324 return -EINVAL;
325}
326
327static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
328 struct snd_ctl_elem_value *ucontrol)
329{
330 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000331 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000332 struct wm8994_pdata *pdata = wm8994->pdata;
333 int drc = wm8994_get_drc(kcontrol->id.name);
334 int value = ucontrol->value.integer.value[0];
335
336 if (drc < 0)
337 return drc;
338
339 if (value >= pdata->num_drc_cfgs)
340 return -EINVAL;
341
342 wm8994->drc_cfg[drc] = value;
343
344 wm8994_set_drc(codec, drc);
345
346 return 0;
347}
348
349static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
350 struct snd_ctl_elem_value *ucontrol)
351{
352 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900353 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000354 int drc = wm8994_get_drc(kcontrol->id.name);
355
356 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
357
358 return 0;
359}
360
361static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
362{
Mark Brownb2c812e2010-04-14 15:35:19 +0900363 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000364 struct wm8994_pdata *pdata = wm8994->pdata;
365 int base = wm8994_retune_mobile_base[block];
366 int iface, best, best_val, save, i, cfg;
367
368 if (!pdata || !wm8994->num_retune_mobile_texts)
369 return;
370
371 switch (block) {
372 case 0:
373 case 1:
374 iface = 0;
375 break;
376 case 2:
377 iface = 1;
378 break;
379 default:
380 return;
381 }
382
383 /* Find the version of the currently selected configuration
384 * with the nearest sample rate. */
385 cfg = wm8994->retune_mobile_cfg[block];
386 best = 0;
387 best_val = INT_MAX;
388 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
389 if (strcmp(pdata->retune_mobile_cfgs[i].name,
390 wm8994->retune_mobile_texts[cfg]) == 0 &&
391 abs(pdata->retune_mobile_cfgs[i].rate
392 - wm8994->dac_rates[iface]) < best_val) {
393 best = i;
394 best_val = abs(pdata->retune_mobile_cfgs[i].rate
395 - wm8994->dac_rates[iface]);
396 }
397 }
398
399 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
400 block,
401 pdata->retune_mobile_cfgs[best].name,
402 pdata->retune_mobile_cfgs[best].rate,
403 wm8994->dac_rates[iface]);
404
405 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200406 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000407 */
408 save = snd_soc_read(codec, base);
409 save &= WM8994_AIF1DAC1_EQ_ENA;
410
411 for (i = 0; i < WM8994_EQ_REGS; i++)
412 snd_soc_update_bits(codec, base + i, 0xffff,
413 pdata->retune_mobile_cfgs[best].regs[i]);
414
415 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
416}
417
418/* Icky as hell but saves code duplication */
419static int wm8994_get_retune_mobile_block(const char *name)
420{
421 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
422 return 0;
423 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
424 return 1;
425 if (strcmp(name, "AIF2 EQ Mode") == 0)
426 return 2;
427 return -EINVAL;
428}
429
430static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
431 struct snd_ctl_elem_value *ucontrol)
432{
433 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000434 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000435 struct wm8994_pdata *pdata = wm8994->pdata;
436 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
437 int value = ucontrol->value.integer.value[0];
438
439 if (block < 0)
440 return block;
441
442 if (value >= pdata->num_retune_mobile_cfgs)
443 return -EINVAL;
444
445 wm8994->retune_mobile_cfg[block] = value;
446
447 wm8994_set_retune_mobile(codec, block);
448
449 return 0;
450}
451
452static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
453 struct snd_ctl_elem_value *ucontrol)
454{
455 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800456 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000457 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
458
459 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
460
461 return 0;
462}
463
Mark Brown96b101e2010-11-18 15:49:38 +0000464static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100465 "Left", "Right"
466};
467
Mark Brown96b101e2010-11-18 15:49:38 +0000468static const struct soc_enum aif1adcl_src =
469 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
470
471static const struct soc_enum aif1adcr_src =
472 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
473
474static const struct soc_enum aif2adcl_src =
475 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
476
477static const struct soc_enum aif2adcr_src =
478 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
479
Mark Brownf5548852010-08-31 19:39:48 +0100480static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000481 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100482
483static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000484 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100485
486static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000487 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100488
489static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000490 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100491
Mark Brown154b26a2010-12-09 12:07:44 +0000492static const char *osr_text[] = {
493 "Low Power", "High Performance",
494};
495
496static const struct soc_enum dac_osr =
497 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
498
499static const struct soc_enum adc_osr =
500 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
501
Mark Brown9e6e96a2010-01-29 17:47:12 +0000502static const struct snd_kcontrol_new wm8994_snd_controls[] = {
503SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
504 WM8994_AIF1_ADC1_RIGHT_VOLUME,
505 1, 119, 0, digital_tlv),
506SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
507 WM8994_AIF1_ADC2_RIGHT_VOLUME,
508 1, 119, 0, digital_tlv),
509SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
510 WM8994_AIF2_ADC_RIGHT_VOLUME,
511 1, 119, 0, digital_tlv),
512
Mark Brown96b101e2010-11-18 15:49:38 +0000513SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
514SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
516SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000517
Mark Brownf5548852010-08-31 19:39:48 +0100518SOC_ENUM("AIF1DACL Source", aif1dacl_src),
519SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000520SOC_ENUM("AIF2DACL Source", aif2dacl_src),
521SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100522
Mark Brown9e6e96a2010-01-29 17:47:12 +0000523SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
524 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
525SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
526 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
527SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
528 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
529
530SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
531SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
532
533SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
534SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
535SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
536
537WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
538WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
539WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
540
541WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
542WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
543WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
544
545WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
546WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
547WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
548
549SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
550 5, 12, 0, st_tlv),
551SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
552 0, 12, 0, st_tlv),
553SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
554 5, 12, 0, st_tlv),
555SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
556 0, 12, 0, st_tlv),
557SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
558SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
559
Uk Kim146fd572010-12-07 13:58:40 +0000560SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
561SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
562
563SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
564SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
565
566SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
567SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
568
Mark Brown154b26a2010-12-09 12:07:44 +0000569SOC_ENUM("ADC OSR", adc_osr),
570SOC_ENUM("DAC OSR", dac_osr),
571
Mark Brown9e6e96a2010-01-29 17:47:12 +0000572SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
573 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
575 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
578 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
579SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
580 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
581
582SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
588 6, 1, 1, wm_hubs_spkmix_tlv),
589SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
590 2, 1, 1, wm_hubs_spkmix_tlv),
591
592SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
593 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000594SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000595 8, 1, 0),
596SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
597 10, 15, 0, wm8994_3d_tlv),
598SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
599 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000600SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000601 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000602SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000603 8, 1, 0),
604};
605
606static const struct snd_kcontrol_new wm8994_eq_controls[] = {
607SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
608 eq_tlv),
609SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
610 eq_tlv),
611SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
612 eq_tlv),
613SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
616 eq_tlv),
617
618SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
619 eq_tlv),
620SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
621 eq_tlv),
622SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
623 eq_tlv),
624SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
627 eq_tlv),
628
629SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
630 eq_tlv),
631SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
632 eq_tlv),
633SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
634 eq_tlv),
635SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
636 eq_tlv),
637SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
638 eq_tlv),
639};
640
Mark Brown1ddc07d2011-08-16 10:08:48 +0900641static const char *wm8958_ng_text[] = {
642 "30ms", "125ms", "250ms", "500ms",
643};
644
645static const struct soc_enum wm8958_aif1dac1_ng_hold =
646 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
647 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
648
649static const struct soc_enum wm8958_aif1dac2_ng_hold =
650 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
651 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
652
653static const struct soc_enum wm8958_aif2dac_ng_hold =
654 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
655 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
656
Mark Brownc4431df2010-11-26 15:21:07 +0000657static const struct snd_kcontrol_new wm8958_snd_controls[] = {
658SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900659
660SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
661 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
662SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
663SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
664 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
665 7, 1, ng_tlv),
666
667SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
668 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
669SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
670SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
671 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
672 7, 1, ng_tlv),
673
674SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
675 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
676SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
677SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
678 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
679 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000680};
681
Mark Brown81204c82011-05-24 17:35:53 +0800682static const struct snd_kcontrol_new wm1811_snd_controls[] = {
683SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
684 mixin_boost_tlv),
685SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
686 mixin_boost_tlv),
687};
688
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000689/* We run all mode setting through a function to enforce audio mode */
690static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
691{
692 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
693
Mark Brown28e33262012-03-03 00:10:02 +0000694 if (!wm8994->jackdet || !wm8994->jack_cb)
695 return;
696
Mark Brown149c53b2012-03-03 00:10:02 +0000697 if (!wm8994->jackdet || !wm8994->jack_cb)
698 return;
699
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000700 if (wm8994->active_refcount)
701 mode = WM1811_JACKDET_MODE_AUDIO;
702
Mark Brown4752a882012-03-04 02:16:01 +0000703 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000704 return;
705
Mark Brown4752a882012-03-04 02:16:01 +0000706 wm8994->jackdet_mode = mode;
707
708 /* Always use audio mode to detect while the system is active */
709 if (mode != WM1811_JACKDET_MODE_NONE)
710 mode = WM1811_JACKDET_MODE_AUDIO;
711
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000712 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
713 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000714}
715
716static void active_reference(struct snd_soc_codec *codec)
717{
718 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
719
720 mutex_lock(&wm8994->accdet_lock);
721
722 wm8994->active_refcount++;
723
724 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
725 wm8994->active_refcount);
726
Mark Brown1defde22012-03-03 20:02:49 +0000727 /* If we're using jack detection go into audio mode */
728 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000729
730 mutex_unlock(&wm8994->accdet_lock);
731}
732
733static void active_dereference(struct snd_soc_codec *codec)
734{
735 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
736 u16 mode;
737
738 mutex_lock(&wm8994->accdet_lock);
739
740 wm8994->active_refcount--;
741
742 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
743 wm8994->active_refcount);
744
745 if (wm8994->active_refcount == 0) {
746 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000747 if (wm8994->jack_mic || wm8994->mic_detecting)
748 mode = WM1811_JACKDET_MODE_MIC;
749 else
750 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000751
Mark Brown1defde22012-03-03 20:02:49 +0000752 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000753 }
754
755 mutex_unlock(&wm8994->accdet_lock);
756}
757
Mark Brown9e6e96a2010-01-29 17:47:12 +0000758static int clk_sys_event(struct snd_soc_dapm_widget *w,
759 struct snd_kcontrol *kcontrol, int event)
760{
761 struct snd_soc_codec *codec = w->codec;
762
763 switch (event) {
764 case SND_SOC_DAPM_PRE_PMU:
765 return configure_clock(codec);
766
767 case SND_SOC_DAPM_POST_PMD:
768 configure_clock(codec);
769 break;
770 }
771
772 return 0;
773}
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775static void vmid_reference(struct snd_soc_codec *codec)
776{
777 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
778
Mark Browndb966f82012-02-06 12:07:08 +0000779 pm_runtime_get_sync(codec->dev);
780
Mark Brown4b7ed832011-08-10 17:47:33 +0900781 wm8994->vmid_refcount++;
782
783 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
784 wm8994->vmid_refcount);
785
786 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000787 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000788 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000789 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000790
Mark Brownf7085642012-02-21 16:24:00 +0000791 wm_hubs_vmid_ena(codec);
792
Mark Brown22f8d052012-03-19 17:32:06 +0000793 switch (wm8994->vmid_mode) {
794 default:
795 WARN_ON(0 == "Invalid VMID mode");
796 case WM8994_VMID_NORMAL:
797 /* Startup bias, VMID ramp & buffer */
798 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
799 WM8994_BIAS_SRC |
800 WM8994_VMID_DISCH |
801 WM8994_STARTUP_BIAS_ENA |
802 WM8994_VMID_BUF_ENA |
803 WM8994_VMID_RAMP_MASK,
804 WM8994_BIAS_SRC |
805 WM8994_STARTUP_BIAS_ENA |
806 WM8994_VMID_BUF_ENA |
807 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900808
Mark Brown22f8d052012-03-19 17:32:06 +0000809 /* Main bias enable, VMID=2x40k */
810 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
811 WM8994_BIAS_ENA |
812 WM8994_VMID_SEL_MASK,
813 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900814
Mark Brown22f8d052012-03-19 17:32:06 +0000815 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000816
Mark Brown22f8d052012-03-19 17:32:06 +0000817 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
818 WM8994_VMID_RAMP_MASK |
819 WM8994_BIAS_SRC,
820 0);
821 break;
822
823 case WM8994_VMID_FORCE:
824 /* Startup bias, slow VMID ramp & buffer */
825 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
826 WM8994_BIAS_SRC |
827 WM8994_VMID_DISCH |
828 WM8994_STARTUP_BIAS_ENA |
829 WM8994_VMID_BUF_ENA |
830 WM8994_VMID_RAMP_MASK,
831 WM8994_BIAS_SRC |
832 WM8994_STARTUP_BIAS_ENA |
833 WM8994_VMID_BUF_ENA |
834 (0x2 << WM8994_VMID_RAMP_SHIFT));
835
836 /* Main bias enable, VMID=2x40k */
837 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
838 WM8994_BIAS_ENA |
839 WM8994_VMID_SEL_MASK,
840 WM8994_BIAS_ENA | 0x2);
841
842 msleep(400);
843
844 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
845 WM8994_VMID_RAMP_MASK |
846 WM8994_BIAS_SRC,
847 0);
848 break;
849 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900850 }
851}
852
853static void vmid_dereference(struct snd_soc_codec *codec)
854{
855 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
856
857 wm8994->vmid_refcount--;
858
859 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
860 wm8994->vmid_refcount);
861
862 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000863 if (wm8994->hubs.lineout1_se)
864 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
865 WM8994_LINEOUT1N_ENA |
866 WM8994_LINEOUT1P_ENA,
867 WM8994_LINEOUT1N_ENA |
868 WM8994_LINEOUT1P_ENA);
869
870 if (wm8994->hubs.lineout2_se)
871 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
872 WM8994_LINEOUT2N_ENA |
873 WM8994_LINEOUT2P_ENA,
874 WM8994_LINEOUT2N_ENA |
875 WM8994_LINEOUT2P_ENA);
876
877 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900878 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
879 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000880 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900881 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000882 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900883
Mark Brown22f8d052012-03-19 17:32:06 +0000884 switch (wm8994->vmid_mode) {
885 case WM8994_VMID_FORCE:
886 msleep(350);
887 break;
888 default:
889 break;
890 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900891
Mark Brown22f8d052012-03-19 17:32:06 +0000892 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
893 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000894
Mark Brown22f8d052012-03-19 17:32:06 +0000895 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900896 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
897 WM8994_LINEOUT1_DISCH |
898 WM8994_LINEOUT2_DISCH,
899 WM8994_LINEOUT1_DISCH |
900 WM8994_LINEOUT2_DISCH);
901
Mark Brown22f8d052012-03-19 17:32:06 +0000902 msleep(150);
903
904 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
905 WM8994_LINEOUT1N_ENA |
906 WM8994_LINEOUT1P_ENA |
907 WM8994_LINEOUT2N_ENA |
908 WM8994_LINEOUT2P_ENA, 0);
909
910 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
911 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900912
913 /* Switch off startup biases */
914 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
915 WM8994_BIAS_SRC |
916 WM8994_STARTUP_BIAS_ENA |
917 WM8994_VMID_BUF_ENA |
918 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000919
920 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
921 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
922
923 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
924 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900925 }
Mark Browndb966f82012-02-06 12:07:08 +0000926
927 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900928}
929
930static int vmid_event(struct snd_soc_dapm_widget *w,
931 struct snd_kcontrol *kcontrol, int event)
932{
933 struct snd_soc_codec *codec = w->codec;
934
935 switch (event) {
936 case SND_SOC_DAPM_PRE_PMU:
937 vmid_reference(codec);
938 break;
939
940 case SND_SOC_DAPM_POST_PMD:
941 vmid_dereference(codec);
942 break;
943 }
944
945 return 0;
946}
947
Mark Brown9e6e96a2010-01-29 17:47:12 +0000948static void wm8994_update_class_w(struct snd_soc_codec *codec)
949{
Mark Brownfec6dd82010-10-27 13:48:36 -0700950 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000951 int enable = 1;
952 int source = 0; /* GCC flow analysis can't track enable */
953 int reg, reg_r;
954
955 /* Only support direct DAC->headphone paths */
956 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
957 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900958 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000959 enable = 0;
960 }
961
962 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
963 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900964 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000965 enable = 0;
966 }
967
968 /* We also need the same setting for L/R and only one path */
969 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
970 switch (reg) {
971 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900972 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
974 break;
975 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900976 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000977 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
978 break;
979 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900980 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000981 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
982 break;
983 default:
Mark Brownee839a22010-04-20 13:57:08 +0900984 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000985 enable = 0;
986 break;
987 }
988
989 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
990 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900991 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000992 enable = 0;
993 }
994
995 if (enable) {
996 dev_dbg(codec->dev, "Class W enabled\n");
997 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
998 WM8994_CP_DYN_PWR |
999 WM8994_CP_DYN_SRC_SEL_MASK,
1000 source | WM8994_CP_DYN_PWR);
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001001
Mark Brown9e6e96a2010-01-29 17:47:12 +00001002 } else {
1003 dev_dbg(codec->dev, "Class W disabled\n");
1004 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1005 WM8994_CP_DYN_PWR, 0);
1006 }
1007}
1008
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001009static int late_enable_ev(struct snd_soc_dapm_widget *w,
1010 struct snd_kcontrol *kcontrol, int event)
1011{
1012 struct snd_soc_codec *codec = w->codec;
1013 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1014
1015 switch (event) {
1016 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001017 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001018 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1019 WM8994_AIF1CLK_ENA_MASK,
1020 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001021 wm8994->aif1clk_enable = 0;
1022 }
1023 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001024 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1025 WM8994_AIF2CLK_ENA_MASK,
1026 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001027 wm8994->aif2clk_enable = 0;
1028 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001029 break;
1030 }
1031
Mark Brownc6b7b572011-03-11 18:13:12 +00001032 /* We may also have postponed startup of DSP, handle that. */
1033 wm8958_aif_ev(w, kcontrol, event);
1034
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001035 return 0;
1036}
1037
1038static int late_disable_ev(struct snd_soc_dapm_widget *w,
1039 struct snd_kcontrol *kcontrol, int event)
1040{
1041 struct snd_soc_codec *codec = w->codec;
1042 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1043
1044 switch (event) {
1045 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001046 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001047 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1048 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001049 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001050 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001051 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001052 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1053 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001054 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001055 }
1056 break;
1057 }
1058
1059 return 0;
1060}
1061
1062static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1063 struct snd_kcontrol *kcontrol, int event)
1064{
1065 struct snd_soc_codec *codec = w->codec;
1066 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1067
1068 switch (event) {
1069 case SND_SOC_DAPM_PRE_PMU:
1070 wm8994->aif1clk_enable = 1;
1071 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001072 case SND_SOC_DAPM_POST_PMD:
1073 wm8994->aif1clk_disable = 1;
1074 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001075 }
1076
1077 return 0;
1078}
1079
1080static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1081 struct snd_kcontrol *kcontrol, int event)
1082{
1083 struct snd_soc_codec *codec = w->codec;
1084 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1085
1086 switch (event) {
1087 case SND_SOC_DAPM_PRE_PMU:
1088 wm8994->aif2clk_enable = 1;
1089 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001090 case SND_SOC_DAPM_POST_PMD:
1091 wm8994->aif2clk_disable = 1;
1092 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001093 }
1094
1095 return 0;
1096}
1097
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001098static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1099 struct snd_kcontrol *kcontrol, int event)
1100{
1101 late_enable_ev(w, kcontrol, event);
1102 return 0;
1103}
1104
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001105static int micbias_ev(struct snd_soc_dapm_widget *w,
1106 struct snd_kcontrol *kcontrol, int event)
1107{
1108 late_enable_ev(w, kcontrol, event);
1109 return 0;
1110}
1111
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001112static int dac_ev(struct snd_soc_dapm_widget *w,
1113 struct snd_kcontrol *kcontrol, int event)
1114{
1115 struct snd_soc_codec *codec = w->codec;
1116 unsigned int mask = 1 << w->shift;
1117
1118 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1119 mask, mask);
1120 return 0;
1121}
1122
Mark Brown9e6e96a2010-01-29 17:47:12 +00001123static const char *hp_mux_text[] = {
1124 "Mixer",
1125 "DAC",
1126};
1127
1128#define WM8994_HP_ENUM(xname, xenum) \
1129{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1130 .info = snd_soc_info_enum_double, \
1131 .get = snd_soc_dapm_get_enum_double, \
1132 .put = wm8994_put_hp_enum, \
1133 .private_value = (unsigned long)&xenum }
1134
1135static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1136 struct snd_ctl_elem_value *ucontrol)
1137{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001138 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1139 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001140 struct snd_soc_codec *codec = w->codec;
1141 int ret;
1142
1143 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1144
1145 wm8994_update_class_w(codec);
1146
1147 return ret;
1148}
1149
1150static const struct soc_enum hpl_enum =
1151 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1152
1153static const struct snd_kcontrol_new hpl_mux =
1154 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1155
1156static const struct soc_enum hpr_enum =
1157 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1158
1159static const struct snd_kcontrol_new hpr_mux =
1160 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1161
1162static const char *adc_mux_text[] = {
1163 "ADC",
1164 "DMIC",
1165};
1166
1167static const struct soc_enum adc_enum =
1168 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1169
1170static const struct snd_kcontrol_new adcl_mux =
1171 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1172
1173static const struct snd_kcontrol_new adcr_mux =
1174 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1175
1176static const struct snd_kcontrol_new left_speaker_mixer[] = {
1177SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1178SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1179SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1180SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1181SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1182};
1183
1184static const struct snd_kcontrol_new right_speaker_mixer[] = {
1185SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1186SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1187SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1188SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1189SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1190};
1191
1192/* Debugging; dump chip status after DAPM transitions */
1193static int post_ev(struct snd_soc_dapm_widget *w,
1194 struct snd_kcontrol *kcontrol, int event)
1195{
1196 struct snd_soc_codec *codec = w->codec;
1197 dev_dbg(codec->dev, "SRC status: %x\n",
1198 snd_soc_read(codec,
1199 WM8994_RATE_STATUS));
1200 return 0;
1201}
1202
1203static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1204SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1205 1, 1, 0),
1206SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1207 0, 1, 0),
1208};
1209
1210static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1211SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1212 1, 1, 0),
1213SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1214 0, 1, 0),
1215};
1216
Mark Browna3257ba2010-07-19 14:02:34 +01001217static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1218SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1219 1, 1, 0),
1220SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1221 0, 1, 0),
1222};
1223
1224static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1225SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1226 1, 1, 0),
1227SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1228 0, 1, 0),
1229};
1230
Mark Brown9e6e96a2010-01-29 17:47:12 +00001231static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1232SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1233 5, 1, 0),
1234SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1235 4, 1, 0),
1236SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1237 2, 1, 0),
1238SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1239 1, 1, 0),
1240SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1241 0, 1, 0),
1242};
1243
1244static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1245SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1246 5, 1, 0),
1247SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1248 4, 1, 0),
1249SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1250 2, 1, 0),
1251SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1252 1, 1, 0),
1253SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1254 0, 1, 0),
1255};
1256
1257#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1258{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1259 .info = snd_soc_info_volsw, \
1260 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1261 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1262
1263static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1264 struct snd_ctl_elem_value *ucontrol)
1265{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001266 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1267 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001268 struct snd_soc_codec *codec = w->codec;
1269 int ret;
1270
1271 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1272
1273 wm8994_update_class_w(codec);
1274
1275 return ret;
1276}
1277
1278static const struct snd_kcontrol_new dac1l_mix[] = {
1279WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1280 5, 1, 0),
1281WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1282 4, 1, 0),
1283WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1284 2, 1, 0),
1285WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1286 1, 1, 0),
1287WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1288 0, 1, 0),
1289};
1290
1291static const struct snd_kcontrol_new dac1r_mix[] = {
1292WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1293 5, 1, 0),
1294WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1295 4, 1, 0),
1296WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1297 2, 1, 0),
1298WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1299 1, 1, 0),
1300WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1301 0, 1, 0),
1302};
1303
1304static const char *sidetone_text[] = {
1305 "ADC/DMIC1", "DMIC2",
1306};
1307
1308static const struct soc_enum sidetone1_enum =
1309 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1310
1311static const struct snd_kcontrol_new sidetone1_mux =
1312 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1313
1314static const struct soc_enum sidetone2_enum =
1315 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1316
1317static const struct snd_kcontrol_new sidetone2_mux =
1318 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1319
1320static const char *aif1dac_text[] = {
1321 "AIF1DACDAT", "AIF3DACDAT",
1322};
1323
1324static const struct soc_enum aif1dac_enum =
1325 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1326
1327static const struct snd_kcontrol_new aif1dac_mux =
1328 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1329
1330static const char *aif2dac_text[] = {
1331 "AIF2DACDAT", "AIF3DACDAT",
1332};
1333
1334static const struct soc_enum aif2dac_enum =
1335 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1336
1337static const struct snd_kcontrol_new aif2dac_mux =
1338 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1339
1340static const char *aif2adc_text[] = {
1341 "AIF2ADCDAT", "AIF3DACDAT",
1342};
1343
1344static const struct soc_enum aif2adc_enum =
1345 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1346
1347static const struct snd_kcontrol_new aif2adc_mux =
1348 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1349
1350static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001351 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001352};
1353
Mark Brownc4431df2010-11-26 15:21:07 +00001354static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001355 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1356
Mark Brownc4431df2010-11-26 15:21:07 +00001357static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1358 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1359
1360static const struct soc_enum wm8958_aif3adc_enum =
1361 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1362
1363static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1364 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1365
1366static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001367 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001368};
1369
1370static const struct soc_enum mono_pcm_out_enum =
1371 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1372
1373static const struct snd_kcontrol_new mono_pcm_out_mux =
1374 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1375
1376static const char *aif2dac_src_text[] = {
1377 "AIF2", "AIF3",
1378};
1379
1380/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1381static const struct soc_enum aif2dacl_src_enum =
1382 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1383
1384static const struct snd_kcontrol_new aif2dacl_src_mux =
1385 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1386
1387static const struct soc_enum aif2dacr_src_enum =
1388 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1389
1390static const struct snd_kcontrol_new aif2dacr_src_mux =
1391 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001392
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001393static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1394SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1395 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1396SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1397 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1398
1399SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1400 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1401SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1402 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1403SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1404 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1405SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1406 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001407SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1408 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1409
1410SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1411 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1412 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1413SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1414 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1415 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1416SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1417 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1418SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1419 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001420
1421SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1422};
1423
1424static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1425SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001426SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1427SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1428SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1429 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1430SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1431 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1432SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1433SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001434};
1435
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001436static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1437SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1438 dac_ev, SND_SOC_DAPM_PRE_PMU),
1439SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1440 dac_ev, SND_SOC_DAPM_PRE_PMU),
1441SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1442 dac_ev, SND_SOC_DAPM_PRE_PMU),
1443SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1444 dac_ev, SND_SOC_DAPM_PRE_PMU),
1445};
1446
1447static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1448SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001449SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001450SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1451SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1452};
1453
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001454static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001455SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1456 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1457SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1458 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001459};
1460
1461static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001462SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1463SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001464};
1465
Mark Brown9e6e96a2010-01-29 17:47:12 +00001466static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1467SND_SOC_DAPM_INPUT("DMIC1DAT"),
1468SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001469SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001470
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001471SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1472 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001473SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1474 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001475
Mark Brown9e6e96a2010-01-29 17:47:12 +00001476SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1477 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1478
1479SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1480SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1481SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1482
Mark Brown7f94de42011-02-03 16:27:34 +00001483SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001484 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001485SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001486 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001487SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1488 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001489 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001490SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1491 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001492 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001493
Mark Brown7f94de42011-02-03 16:27:34 +00001494SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001495 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001496SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001497 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001498SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1499 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001500 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001501SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1502 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001503 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001504
1505SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1506 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1507SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1508 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1509
Mark Browna3257ba2010-07-19 14:02:34 +01001510SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1511 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1512SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1513 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1514
Mark Brown9e6e96a2010-01-29 17:47:12 +00001515SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1516 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1517SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1518 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1519
1520SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1521SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1522
1523SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1524 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1525SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1526 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1527
1528SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1529 WM8994_POWER_MANAGEMENT_4, 13, 0),
1530SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1531 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001532SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1533 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1534 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1535SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1536 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1537 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001538
Mark Brown5567d8c2012-02-16 21:43:29 -08001539SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1540SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1541SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1542SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001543
1544SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1545SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1546SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001547
Mark Brown5567d8c2012-02-16 21:43:29 -08001548SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1549SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001550
1551SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1552
1553SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1554SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1555SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1556SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1557
1558/* Power is done with the muxes since the ADC power also controls the
1559 * downsampling chain, the chip will automatically manage the analogue
1560 * specific portions.
1561 */
1562SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1563SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1564
Mark Brown9e6e96a2010-01-29 17:47:12 +00001565SND_SOC_DAPM_POST("Debug log", post_ev),
1566};
1567
Mark Brownc4431df2010-11-26 15:21:07 +00001568static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1569SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1570};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001571
Mark Brownc4431df2010-11-26 15:21:07 +00001572static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001573SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001574SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1575SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1576SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1577SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1578};
1579
1580static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001581 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1582 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1583
1584 { "DSP1CLK", NULL, "CLK_SYS" },
1585 { "DSP2CLK", NULL, "CLK_SYS" },
1586 { "DSPINTCLK", NULL, "CLK_SYS" },
1587
1588 { "AIF1ADC1L", NULL, "AIF1CLK" },
1589 { "AIF1ADC1L", NULL, "DSP1CLK" },
1590 { "AIF1ADC1R", NULL, "AIF1CLK" },
1591 { "AIF1ADC1R", NULL, "DSP1CLK" },
1592 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1593
1594 { "AIF1DAC1L", NULL, "AIF1CLK" },
1595 { "AIF1DAC1L", NULL, "DSP1CLK" },
1596 { "AIF1DAC1R", NULL, "AIF1CLK" },
1597 { "AIF1DAC1R", NULL, "DSP1CLK" },
1598 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1599
1600 { "AIF1ADC2L", NULL, "AIF1CLK" },
1601 { "AIF1ADC2L", NULL, "DSP1CLK" },
1602 { "AIF1ADC2R", NULL, "AIF1CLK" },
1603 { "AIF1ADC2R", NULL, "DSP1CLK" },
1604 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1605
1606 { "AIF1DAC2L", NULL, "AIF1CLK" },
1607 { "AIF1DAC2L", NULL, "DSP1CLK" },
1608 { "AIF1DAC2R", NULL, "AIF1CLK" },
1609 { "AIF1DAC2R", NULL, "DSP1CLK" },
1610 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1611
1612 { "AIF2ADCL", NULL, "AIF2CLK" },
1613 { "AIF2ADCL", NULL, "DSP2CLK" },
1614 { "AIF2ADCR", NULL, "AIF2CLK" },
1615 { "AIF2ADCR", NULL, "DSP2CLK" },
1616 { "AIF2ADCR", NULL, "DSPINTCLK" },
1617
1618 { "AIF2DACL", NULL, "AIF2CLK" },
1619 { "AIF2DACL", NULL, "DSP2CLK" },
1620 { "AIF2DACR", NULL, "AIF2CLK" },
1621 { "AIF2DACR", NULL, "DSP2CLK" },
1622 { "AIF2DACR", NULL, "DSPINTCLK" },
1623
1624 { "DMIC1L", NULL, "DMIC1DAT" },
1625 { "DMIC1L", NULL, "CLK_SYS" },
1626 { "DMIC1R", NULL, "DMIC1DAT" },
1627 { "DMIC1R", NULL, "CLK_SYS" },
1628 { "DMIC2L", NULL, "DMIC2DAT" },
1629 { "DMIC2L", NULL, "CLK_SYS" },
1630 { "DMIC2R", NULL, "DMIC2DAT" },
1631 { "DMIC2R", NULL, "CLK_SYS" },
1632
1633 { "ADCL", NULL, "AIF1CLK" },
1634 { "ADCL", NULL, "DSP1CLK" },
1635 { "ADCL", NULL, "DSPINTCLK" },
1636
1637 { "ADCR", NULL, "AIF1CLK" },
1638 { "ADCR", NULL, "DSP1CLK" },
1639 { "ADCR", NULL, "DSPINTCLK" },
1640
1641 { "ADCL Mux", "ADC", "ADCL" },
1642 { "ADCL Mux", "DMIC", "DMIC1L" },
1643 { "ADCR Mux", "ADC", "ADCR" },
1644 { "ADCR Mux", "DMIC", "DMIC1R" },
1645
1646 { "DAC1L", NULL, "AIF1CLK" },
1647 { "DAC1L", NULL, "DSP1CLK" },
1648 { "DAC1L", NULL, "DSPINTCLK" },
1649
1650 { "DAC1R", NULL, "AIF1CLK" },
1651 { "DAC1R", NULL, "DSP1CLK" },
1652 { "DAC1R", NULL, "DSPINTCLK" },
1653
1654 { "DAC2L", NULL, "AIF2CLK" },
1655 { "DAC2L", NULL, "DSP2CLK" },
1656 { "DAC2L", NULL, "DSPINTCLK" },
1657
1658 { "DAC2R", NULL, "AIF2DACR" },
1659 { "DAC2R", NULL, "AIF2CLK" },
1660 { "DAC2R", NULL, "DSP2CLK" },
1661 { "DAC2R", NULL, "DSPINTCLK" },
1662
1663 { "TOCLK", NULL, "CLK_SYS" },
1664
Mark Brown5567d8c2012-02-16 21:43:29 -08001665 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1666 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1667 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1668
1669 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1670 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1671 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1672
Mark Brown9e6e96a2010-01-29 17:47:12 +00001673 /* AIF1 outputs */
1674 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1675 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1676 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1677
1678 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1679 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1680 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1681
Mark Browna3257ba2010-07-19 14:02:34 +01001682 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1683 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1684 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1685
1686 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1687 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1688 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1689
Mark Brown9e6e96a2010-01-29 17:47:12 +00001690 /* Pin level routing for AIF3 */
1691 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1692 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1693 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1694 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1695
Mark Brown9e6e96a2010-01-29 17:47:12 +00001696 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1697 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1698 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1699 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1700 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1701 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1702 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1703
1704 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001705 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1706 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1707 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1708 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1709 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1710
Mark Brown9e6e96a2010-01-29 17:47:12 +00001711 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1712 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1713 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1714 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1715 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1716
1717 /* DAC2/AIF2 outputs */
1718 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001719 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1720 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1721 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1722 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1723 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1724
1725 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001726 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1727 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1728 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1729 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1730 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1731
Mark Brown7f94de42011-02-03 16:27:34 +00001732 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1733 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1734 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1735 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1736
Mark Brown9e6e96a2010-01-29 17:47:12 +00001737 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1738
1739 /* AIF3 output */
1740 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1741 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1742 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1743 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1744 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1745 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1746 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1747 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1748
1749 /* Sidetone */
1750 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1751 { "Left Sidetone", "DMIC2", "DMIC2L" },
1752 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1753 { "Right Sidetone", "DMIC2", "DMIC2R" },
1754
1755 /* Output stages */
1756 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1757 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1758
1759 { "SPKL", "DAC1 Switch", "DAC1L" },
1760 { "SPKL", "DAC2 Switch", "DAC2L" },
1761
1762 { "SPKR", "DAC1 Switch", "DAC1R" },
1763 { "SPKR", "DAC2 Switch", "DAC2R" },
1764
1765 { "Left Headphone Mux", "DAC", "DAC1L" },
1766 { "Right Headphone Mux", "DAC", "DAC1R" },
1767};
1768
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001769static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1770 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1771 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1772 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1773 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1774 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1775 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1776 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1777 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1778};
1779
1780static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1781 { "DAC1L", NULL, "DAC1L Mixer" },
1782 { "DAC1R", NULL, "DAC1R Mixer" },
1783 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1784 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1785};
1786
Mark Brown6ed8f142011-02-03 16:27:35 +00001787static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1788 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1789 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1790 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1791 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001792 { "MICBIAS1", NULL, "CLK_SYS" },
1793 { "MICBIAS1", NULL, "MICBIAS Supply" },
1794 { "MICBIAS2", NULL, "CLK_SYS" },
1795 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001796};
1797
Mark Brownc4431df2010-11-26 15:21:07 +00001798static const struct snd_soc_dapm_route wm8994_intercon[] = {
1799 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1800 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001801 { "MICBIAS1", NULL, "VMID" },
1802 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001803};
1804
1805static const struct snd_soc_dapm_route wm8958_intercon[] = {
1806 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1807 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1808
1809 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1810 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1811 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1812 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1813
Mark Brown8c5b8422012-04-17 20:49:05 +01001814 { "AIF3DACDAT", NULL, "AIF3" },
1815 { "AIF3ADCDAT", NULL, "AIF3" },
1816
Mark Brownc4431df2010-11-26 15:21:07 +00001817 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1818 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1819
1820 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1821};
1822
Mark Brown9e6e96a2010-01-29 17:47:12 +00001823/* The size in bits of the FLL divide multiplied by 10
1824 * to allow rounding later */
1825#define FIXED_FLL_SIZE ((1 << 16) * 10)
1826
1827struct fll_div {
1828 u16 outdiv;
1829 u16 n;
1830 u16 k;
1831 u16 clk_ref_div;
1832 u16 fll_fratio;
1833};
1834
1835static int wm8994_get_fll_config(struct fll_div *fll,
1836 int freq_in, int freq_out)
1837{
1838 u64 Kpart;
1839 unsigned int K, Ndiv, Nmod;
1840
1841 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1842
1843 /* Scale the input frequency down to <= 13.5MHz */
1844 fll->clk_ref_div = 0;
1845 while (freq_in > 13500000) {
1846 fll->clk_ref_div++;
1847 freq_in /= 2;
1848
1849 if (fll->clk_ref_div > 3)
1850 return -EINVAL;
1851 }
1852 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1853
1854 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1855 fll->outdiv = 3;
1856 while (freq_out * (fll->outdiv + 1) < 90000000) {
1857 fll->outdiv++;
1858 if (fll->outdiv > 63)
1859 return -EINVAL;
1860 }
1861 freq_out *= fll->outdiv + 1;
1862 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1863
1864 if (freq_in > 1000000) {
1865 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001866 } else if (freq_in > 256000) {
1867 fll->fll_fratio = 1;
1868 freq_in *= 2;
1869 } else if (freq_in > 128000) {
1870 fll->fll_fratio = 2;
1871 freq_in *= 4;
1872 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001873 fll->fll_fratio = 3;
1874 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001875 } else {
1876 fll->fll_fratio = 4;
1877 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001878 }
1879 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1880
1881 /* Now, calculate N.K */
1882 Ndiv = freq_out / freq_in;
1883
1884 fll->n = Ndiv;
1885 Nmod = freq_out % freq_in;
1886 pr_debug("Nmod=%d\n", Nmod);
1887
1888 /* Calculate fractional part - scale up so we can round. */
1889 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1890
1891 do_div(Kpart, freq_in);
1892
1893 K = Kpart & 0xFFFFFFFF;
1894
1895 if ((K % 10) >= 5)
1896 K += 5;
1897
1898 /* Move down to proper range now rounding is done */
1899 fll->k = K / 10;
1900
1901 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1902
1903 return 0;
1904}
1905
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001906static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001907 unsigned int freq_in, unsigned int freq_out)
1908{
Mark Brownb2c812e2010-04-14 15:35:19 +09001909 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001910 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001911 int reg_offset, ret;
1912 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01001913 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09001914 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001915 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001916
Mark Brown9e6e96a2010-01-29 17:47:12 +00001917 switch (id) {
1918 case WM8994_FLL1:
1919 reg_offset = 0;
1920 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01001921 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001922 break;
1923 case WM8994_FLL2:
1924 reg_offset = 0x20;
1925 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01001926 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001927 break;
1928 default:
1929 return -EINVAL;
1930 }
1931
Mark Brown4b7ed832011-08-10 17:47:33 +09001932 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1933 was_enabled = reg & WM8994_FLL1_ENA;
1934
Mark Brown136ff2a2010-04-20 12:56:18 +09001935 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001936 case 0:
1937 /* Allow no source specification when stopping */
1938 if (freq_out)
1939 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001940 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001941 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001942 case WM8994_FLL_SRC_MCLK1:
1943 case WM8994_FLL_SRC_MCLK2:
1944 case WM8994_FLL_SRC_LRCLK:
1945 case WM8994_FLL_SRC_BCLK:
1946 break;
1947 default:
1948 return -EINVAL;
1949 }
1950
Mark Brown9e6e96a2010-01-29 17:47:12 +00001951 /* Are we changing anything? */
1952 if (wm8994->fll[id].src == src &&
1953 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1954 return 0;
1955
1956 /* If we're stopping the FLL redo the old config - no
1957 * registers will actually be written but we avoid GCC flow
1958 * analysis bugs spewing warnings.
1959 */
1960 if (freq_out)
1961 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1962 else
1963 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1964 wm8994->fll[id].out);
1965 if (ret < 0)
1966 return ret;
1967
Mark Browne413ba82012-03-29 14:49:27 +01001968 /* Make sure that we're not providing SYSCLK right now */
1969 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
1970 if (clk1 & WM8994_SYSCLK_SRC)
1971 aif_reg = WM8994_AIF2_CLOCKING_1;
1972 else
1973 aif_reg = WM8994_AIF1_CLOCKING_1;
1974 reg = snd_soc_read(codec, aif_reg);
1975
1976 if ((reg & WM8994_AIF1CLK_ENA) &&
1977 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
1978 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
1979 id + 1);
1980 return -EBUSY;
1981 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001982
1983 /* We always need to disable the FLL while reconfiguring */
1984 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1985 WM8994_FLL1_ENA, 0);
1986
Mark Brown20dc24a2012-04-05 12:55:20 +01001987 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01001988 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01001989 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
1990 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
1991 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
1992 goto out;
1993 }
1994
Mark Brown9e6e96a2010-01-29 17:47:12 +00001995 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1996 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1997 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1998 WM8994_FLL1_OUTDIV_MASK |
1999 WM8994_FLL1_FRATIO_MASK, reg);
2000
Mark Brownb16db742012-03-03 15:33:23 +00002001 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2002 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002003
2004 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2005 WM8994_FLL1_N_MASK,
2006 fll.n << WM8994_FLL1_N_SHIFT);
2007
2008 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown20dc24a2012-04-05 12:55:20 +01002009 WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002010 WM8994_FLL1_REFCLK_DIV_MASK |
2011 WM8994_FLL1_REFCLK_SRC_MASK,
2012 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2013 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002014
Mark Brownf0f50392011-07-16 03:12:18 +09002015 /* Clear any pending completion from a previous failure */
2016 try_wait_for_completion(&wm8994->fll_locked[id]);
2017
Mark Brown9e6e96a2010-01-29 17:47:12 +00002018 /* Enable (with fractional mode if required) */
2019 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002020 /* Enable VMID if we need it */
2021 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002022 active_reference(codec);
2023
Mark Brown4b7ed832011-08-10 17:47:33 +09002024 switch (control->type) {
2025 case WM8994:
2026 vmid_reference(codec);
2027 break;
2028 case WM8958:
2029 if (wm8994->revision < 1)
2030 vmid_reference(codec);
2031 break;
2032 default:
2033 break;
2034 }
2035 }
2036
Mark Brown9e6e96a2010-01-29 17:47:12 +00002037 if (fll.k)
2038 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2039 else
2040 reg = WM8994_FLL1_ENA;
2041 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2042 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2043 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002044
Mark Brownc7ebf932011-07-12 19:47:59 +09002045 if (wm8994->fll_locked_irq) {
2046 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2047 msecs_to_jiffies(10));
2048 if (timeout == 0)
2049 dev_warn(codec->dev,
2050 "Timed out waiting for FLL lock\n");
2051 } else {
2052 msleep(5);
2053 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002054 } else {
2055 if (was_enabled) {
2056 switch (control->type) {
2057 case WM8994:
2058 vmid_dereference(codec);
2059 break;
2060 case WM8958:
2061 if (wm8994->revision < 1)
2062 vmid_dereference(codec);
2063 break;
2064 default:
2065 break;
2066 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002067
2068 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002069 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002070 }
2071
Mark Brown20dc24a2012-04-05 12:55:20 +01002072out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002073 wm8994->fll[id].in = freq_in;
2074 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002075 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002076
Mark Brown9e6e96a2010-01-29 17:47:12 +00002077 configure_clock(codec);
2078
2079 return 0;
2080}
2081
Mark Brownc7ebf932011-07-12 19:47:59 +09002082static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2083{
2084 struct completion *completion = data;
2085
2086 complete(completion);
2087
2088 return IRQ_HANDLED;
2089}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002090
Mark Brown66b47fd2010-07-08 11:25:43 +09002091static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2092
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002093static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2094 unsigned int freq_in, unsigned int freq_out)
2095{
2096 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2097}
2098
Mark Brown9e6e96a2010-01-29 17:47:12 +00002099static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2100 int clk_id, unsigned int freq, int dir)
2101{
2102 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002103 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002104 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002105
2106 switch (dai->id) {
2107 case 1:
2108 case 2:
2109 break;
2110
2111 default:
2112 /* AIF3 shares clocking with AIF1/2 */
2113 return -EINVAL;
2114 }
2115
2116 switch (clk_id) {
2117 case WM8994_SYSCLK_MCLK1:
2118 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2119 wm8994->mclk[0] = freq;
2120 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2121 dai->id, freq);
2122 break;
2123
2124 case WM8994_SYSCLK_MCLK2:
2125 /* TODO: Set GPIO AF */
2126 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2127 wm8994->mclk[1] = freq;
2128 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2129 dai->id, freq);
2130 break;
2131
2132 case WM8994_SYSCLK_FLL1:
2133 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2134 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2135 break;
2136
2137 case WM8994_SYSCLK_FLL2:
2138 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2139 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2140 break;
2141
Mark Brown66b47fd2010-07-08 11:25:43 +09002142 case WM8994_SYSCLK_OPCLK:
2143 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002144 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002145 */
2146 if (freq) {
2147 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2148 if (opclk_divs[i] == freq)
2149 break;
2150 if (i == ARRAY_SIZE(opclk_divs))
2151 return -EINVAL;
2152 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2153 WM8994_OPCLK_DIV_MASK, i);
2154 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2155 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2156 } else {
2157 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2158 WM8994_OPCLK_ENA, 0);
2159 }
2160
Mark Brown9e6e96a2010-01-29 17:47:12 +00002161 default:
2162 return -EINVAL;
2163 }
2164
2165 configure_clock(codec);
2166
2167 return 0;
2168}
2169
2170static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2171 enum snd_soc_bias_level level)
2172{
Mark Brownb6b05692010-08-13 12:58:20 +01002173 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002174 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002175
Mark Brown5f2f3892012-02-08 18:51:42 +00002176 wm_hubs_set_bias_level(codec, level);
2177
Mark Brown9e6e96a2010-01-29 17:47:12 +00002178 switch (level) {
2179 case SND_SOC_BIAS_ON:
2180 break;
2181
2182 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002183 /* MICBIAS into regulating mode */
2184 switch (control->type) {
2185 case WM8958:
2186 case WM1811:
2187 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2188 WM8958_MICB1_MODE, 0);
2189 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2190 WM8958_MICB2_MODE, 0);
2191 break;
2192 default:
2193 break;
2194 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002195
2196 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2197 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002198 break;
2199
2200 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002201 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002202 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002203 case WM8958:
2204 if (wm8994->revision == 0) {
2205 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002206 snd_soc_update_bits(codec,
2207 WM8958_CHARGE_PUMP_2,
2208 WM8958_CP_DISCH,
2209 WM8958_CP_DISCH);
2210 }
2211 break;
Mark Brown81204c82011-05-24 17:35:53 +08002212
Mark Brown462835e2012-01-21 12:11:53 +00002213 default:
Mark Brown81204c82011-05-24 17:35:53 +08002214 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002215 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002216
2217 /* Discharge LINEOUT1 & 2 */
2218 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2219 WM8994_LINEOUT1_DISCH |
2220 WM8994_LINEOUT2_DISCH,
2221 WM8994_LINEOUT1_DISCH |
2222 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002223 }
2224
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002225 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2226 active_dereference(codec);
2227
Mark Brown500fa302011-11-29 19:58:19 +00002228 /* MICBIAS into bypass mode on newer devices */
2229 switch (control->type) {
2230 case WM8958:
2231 case WM1811:
2232 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2233 WM8958_MICB1_MODE,
2234 WM8958_MICB1_MODE);
2235 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2236 WM8958_MICB2_MODE,
2237 WM8958_MICB2_MODE);
2238 break;
2239 default:
2240 break;
2241 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002242 break;
2243
2244 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002245 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002246 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002247 break;
2248 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002249
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002250 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002251
Mark Brown9e6e96a2010-01-29 17:47:12 +00002252 return 0;
2253}
2254
Mark Brown22f8d052012-03-19 17:32:06 +00002255int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2256{
2257 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2258
2259 switch (mode) {
2260 case WM8994_VMID_NORMAL:
2261 if (wm8994->hubs.lineout1_se) {
2262 snd_soc_dapm_disable_pin(&codec->dapm,
2263 "LINEOUT1N Driver");
2264 snd_soc_dapm_disable_pin(&codec->dapm,
2265 "LINEOUT1P Driver");
2266 }
2267 if (wm8994->hubs.lineout2_se) {
2268 snd_soc_dapm_disable_pin(&codec->dapm,
2269 "LINEOUT2N Driver");
2270 snd_soc_dapm_disable_pin(&codec->dapm,
2271 "LINEOUT2P Driver");
2272 }
2273
2274 /* Do the sync with the old mode to allow it to clean up */
2275 snd_soc_dapm_sync(&codec->dapm);
2276 wm8994->vmid_mode = mode;
2277 break;
2278
2279 case WM8994_VMID_FORCE:
2280 if (wm8994->hubs.lineout1_se) {
2281 snd_soc_dapm_force_enable_pin(&codec->dapm,
2282 "LINEOUT1N Driver");
2283 snd_soc_dapm_force_enable_pin(&codec->dapm,
2284 "LINEOUT1P Driver");
2285 }
2286 if (wm8994->hubs.lineout2_se) {
2287 snd_soc_dapm_force_enable_pin(&codec->dapm,
2288 "LINEOUT2N Driver");
2289 snd_soc_dapm_force_enable_pin(&codec->dapm,
2290 "LINEOUT2P Driver");
2291 }
2292
2293 wm8994->vmid_mode = mode;
2294 snd_soc_dapm_sync(&codec->dapm);
2295 break;
2296
2297 default:
2298 return -EINVAL;
2299 }
2300
2301 return 0;
2302}
2303
Mark Brown9e6e96a2010-01-29 17:47:12 +00002304static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2305{
2306 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002307 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2308 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002309 int ms_reg;
2310 int aif1_reg;
2311 int ms = 0;
2312 int aif1 = 0;
2313
2314 switch (dai->id) {
2315 case 1:
2316 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2317 aif1_reg = WM8994_AIF1_CONTROL_1;
2318 break;
2319 case 2:
2320 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2321 aif1_reg = WM8994_AIF2_CONTROL_1;
2322 break;
2323 default:
2324 return -EINVAL;
2325 }
2326
2327 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2328 case SND_SOC_DAIFMT_CBS_CFS:
2329 break;
2330 case SND_SOC_DAIFMT_CBM_CFM:
2331 ms = WM8994_AIF1_MSTR;
2332 break;
2333 default:
2334 return -EINVAL;
2335 }
2336
2337 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2338 case SND_SOC_DAIFMT_DSP_B:
2339 aif1 |= WM8994_AIF1_LRCLK_INV;
2340 case SND_SOC_DAIFMT_DSP_A:
2341 aif1 |= 0x18;
2342 break;
2343 case SND_SOC_DAIFMT_I2S:
2344 aif1 |= 0x10;
2345 break;
2346 case SND_SOC_DAIFMT_RIGHT_J:
2347 break;
2348 case SND_SOC_DAIFMT_LEFT_J:
2349 aif1 |= 0x8;
2350 break;
2351 default:
2352 return -EINVAL;
2353 }
2354
2355 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2356 case SND_SOC_DAIFMT_DSP_A:
2357 case SND_SOC_DAIFMT_DSP_B:
2358 /* frame inversion not valid for DSP modes */
2359 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2360 case SND_SOC_DAIFMT_NB_NF:
2361 break;
2362 case SND_SOC_DAIFMT_IB_NF:
2363 aif1 |= WM8994_AIF1_BCLK_INV;
2364 break;
2365 default:
2366 return -EINVAL;
2367 }
2368 break;
2369
2370 case SND_SOC_DAIFMT_I2S:
2371 case SND_SOC_DAIFMT_RIGHT_J:
2372 case SND_SOC_DAIFMT_LEFT_J:
2373 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2374 case SND_SOC_DAIFMT_NB_NF:
2375 break;
2376 case SND_SOC_DAIFMT_IB_IF:
2377 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2378 break;
2379 case SND_SOC_DAIFMT_IB_NF:
2380 aif1 |= WM8994_AIF1_BCLK_INV;
2381 break;
2382 case SND_SOC_DAIFMT_NB_IF:
2383 aif1 |= WM8994_AIF1_LRCLK_INV;
2384 break;
2385 default:
2386 return -EINVAL;
2387 }
2388 break;
2389 default:
2390 return -EINVAL;
2391 }
2392
Mark Brownc4431df2010-11-26 15:21:07 +00002393 /* The AIF2 format configuration needs to be mirrored to AIF3
2394 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002395 switch (control->type) {
2396 case WM1811:
2397 case WM8958:
2398 if (dai->id == 2)
2399 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2400 WM8994_AIF1_LRCLK_INV |
2401 WM8958_AIF3_FMT_MASK, aif1);
2402 break;
2403
2404 default:
2405 break;
2406 }
Mark Brownc4431df2010-11-26 15:21:07 +00002407
Mark Brown9e6e96a2010-01-29 17:47:12 +00002408 snd_soc_update_bits(codec, aif1_reg,
2409 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2410 WM8994_AIF1_FMT_MASK,
2411 aif1);
2412 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2413 ms);
2414
2415 return 0;
2416}
2417
2418static struct {
2419 int val, rate;
2420} srs[] = {
2421 { 0, 8000 },
2422 { 1, 11025 },
2423 { 2, 12000 },
2424 { 3, 16000 },
2425 { 4, 22050 },
2426 { 5, 24000 },
2427 { 6, 32000 },
2428 { 7, 44100 },
2429 { 8, 48000 },
2430 { 9, 88200 },
2431 { 10, 96000 },
2432};
2433
2434static int fs_ratios[] = {
2435 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2436};
2437
2438static int bclk_divs[] = {
2439 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2440 640, 880, 960, 1280, 1760, 1920
2441};
2442
2443static int wm8994_hw_params(struct snd_pcm_substream *substream,
2444 struct snd_pcm_hw_params *params,
2445 struct snd_soc_dai *dai)
2446{
2447 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002448 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002449 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002450 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002451 int bclk_reg;
2452 int lrclk_reg;
2453 int rate_reg;
2454 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002455 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002456 int bclk = 0;
2457 int lrclk = 0;
2458 int rate_val = 0;
2459 int id = dai->id - 1;
2460
2461 int i, cur_val, best_val, bclk_rate, best;
2462
2463 switch (dai->id) {
2464 case 1:
2465 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002466 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002467 bclk_reg = WM8994_AIF1_BCLK;
2468 rate_reg = WM8994_AIF1_RATE;
2469 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002470 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002471 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002472 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002473 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002474 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2475 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002476 break;
2477 case 2:
2478 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002479 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002480 bclk_reg = WM8994_AIF2_BCLK;
2481 rate_reg = WM8994_AIF2_RATE;
2482 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002483 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002484 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002485 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002486 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002487 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2488 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002489 break;
2490 default:
2491 return -EINVAL;
2492 }
2493
2494 bclk_rate = params_rate(params) * 2;
2495 switch (params_format(params)) {
2496 case SNDRV_PCM_FORMAT_S16_LE:
2497 bclk_rate *= 16;
2498 break;
2499 case SNDRV_PCM_FORMAT_S20_3LE:
2500 bclk_rate *= 20;
2501 aif1 |= 0x20;
2502 break;
2503 case SNDRV_PCM_FORMAT_S24_LE:
2504 bclk_rate *= 24;
2505 aif1 |= 0x40;
2506 break;
2507 case SNDRV_PCM_FORMAT_S32_LE:
2508 bclk_rate *= 32;
2509 aif1 |= 0x60;
2510 break;
2511 default:
2512 return -EINVAL;
2513 }
2514
2515 /* Try to find an appropriate sample rate; look for an exact match. */
2516 for (i = 0; i < ARRAY_SIZE(srs); i++)
2517 if (srs[i].rate == params_rate(params))
2518 break;
2519 if (i == ARRAY_SIZE(srs))
2520 return -EINVAL;
2521 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2522
2523 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2524 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2525 dai->id, wm8994->aifclk[id], bclk_rate);
2526
Mark Brownb1e43d92010-12-07 17:14:56 +00002527 if (params_channels(params) == 1 &&
2528 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2529 aif2 |= WM8994_AIF1_MONO;
2530
Mark Brown9e6e96a2010-01-29 17:47:12 +00002531 if (wm8994->aifclk[id] == 0) {
2532 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2533 return -EINVAL;
2534 }
2535
2536 /* AIFCLK/fs ratio; look for a close match in either direction */
2537 best = 0;
2538 best_val = abs((fs_ratios[0] * params_rate(params))
2539 - wm8994->aifclk[id]);
2540 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2541 cur_val = abs((fs_ratios[i] * params_rate(params))
2542 - wm8994->aifclk[id]);
2543 if (cur_val >= best_val)
2544 continue;
2545 best = i;
2546 best_val = cur_val;
2547 }
2548 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2549 dai->id, fs_ratios[best]);
2550 rate_val |= best;
2551
2552 /* We may not get quite the right frequency if using
2553 * approximate clocks so look for the closest match that is
2554 * higher than the target (we need to ensure that there enough
2555 * BCLKs to clock out the samples).
2556 */
2557 best = 0;
2558 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002559 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002560 if (cur_val < 0) /* BCLK table is sorted */
2561 break;
2562 best = i;
2563 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002564 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002565 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2566 bclk_divs[best], bclk_rate);
2567 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2568
2569 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002570 if (!lrclk) {
2571 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2572 bclk_rate);
2573 return -EINVAL;
2574 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002575 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2576 lrclk, bclk_rate / lrclk);
2577
2578 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002579 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002580 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2581 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2582 lrclk);
2583 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2584 WM8994_AIF1CLK_RATE_MASK, rate_val);
2585
2586 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2587 switch (dai->id) {
2588 case 1:
2589 wm8994->dac_rates[0] = params_rate(params);
2590 wm8994_set_retune_mobile(codec, 0);
2591 wm8994_set_retune_mobile(codec, 1);
2592 break;
2593 case 2:
2594 wm8994->dac_rates[1] = params_rate(params);
2595 wm8994_set_retune_mobile(codec, 2);
2596 break;
2597 }
2598 }
2599
2600 return 0;
2601}
2602
Mark Brownc4431df2010-11-26 15:21:07 +00002603static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2604 struct snd_pcm_hw_params *params,
2605 struct snd_soc_dai *dai)
2606{
2607 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002608 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2609 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002610 int aif1_reg;
2611 int aif1 = 0;
2612
2613 switch (dai->id) {
2614 case 3:
2615 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002616 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002617 case WM8958:
2618 aif1_reg = WM8958_AIF3_CONTROL_1;
2619 break;
2620 default:
2621 return 0;
2622 }
2623 default:
2624 return 0;
2625 }
2626
2627 switch (params_format(params)) {
2628 case SNDRV_PCM_FORMAT_S16_LE:
2629 break;
2630 case SNDRV_PCM_FORMAT_S20_3LE:
2631 aif1 |= 0x20;
2632 break;
2633 case SNDRV_PCM_FORMAT_S24_LE:
2634 aif1 |= 0x40;
2635 break;
2636 case SNDRV_PCM_FORMAT_S32_LE:
2637 aif1 |= 0x60;
2638 break;
2639 default:
2640 return -EINVAL;
2641 }
2642
2643 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2644}
2645
Mark Brown9e6e96a2010-01-29 17:47:12 +00002646static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2647{
2648 struct snd_soc_codec *codec = codec_dai->codec;
2649 int mute_reg;
2650 int reg;
2651
2652 switch (codec_dai->id) {
2653 case 1:
2654 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2655 break;
2656 case 2:
2657 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2658 break;
2659 default:
2660 return -EINVAL;
2661 }
2662
2663 if (mute)
2664 reg = WM8994_AIF1DAC1_MUTE;
2665 else
2666 reg = 0;
2667
2668 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2669
2670 return 0;
2671}
2672
Mark Brown778a76e2010-03-22 22:05:10 +00002673static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2674{
2675 struct snd_soc_codec *codec = codec_dai->codec;
2676 int reg, val, mask;
2677
2678 switch (codec_dai->id) {
2679 case 1:
2680 reg = WM8994_AIF1_MASTER_SLAVE;
2681 mask = WM8994_AIF1_TRI;
2682 break;
2683 case 2:
2684 reg = WM8994_AIF2_MASTER_SLAVE;
2685 mask = WM8994_AIF2_TRI;
2686 break;
Mark Brown778a76e2010-03-22 22:05:10 +00002687 default:
2688 return -EINVAL;
2689 }
2690
2691 if (tristate)
2692 val = mask;
2693 else
2694 val = 0;
2695
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002696 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002697}
2698
Mark Brownd09f3ec2011-08-15 11:01:02 +09002699static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2700{
2701 struct snd_soc_codec *codec = dai->codec;
2702
2703 /* Disable the pulls on the AIF if we're using it to save power. */
2704 snd_soc_update_bits(codec, WM8994_GPIO_3,
2705 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2706 snd_soc_update_bits(codec, WM8994_GPIO_4,
2707 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2708 snd_soc_update_bits(codec, WM8994_GPIO_5,
2709 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2710
2711 return 0;
2712}
2713
Mark Brown9e6e96a2010-01-29 17:47:12 +00002714#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2715
2716#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002717 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002718
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002719static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002720 .set_sysclk = wm8994_set_dai_sysclk,
2721 .set_fmt = wm8994_set_dai_fmt,
2722 .hw_params = wm8994_hw_params,
2723 .digital_mute = wm8994_aif_mute,
2724 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002725 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002726};
2727
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002728static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002729 .set_sysclk = wm8994_set_dai_sysclk,
2730 .set_fmt = wm8994_set_dai_fmt,
2731 .hw_params = wm8994_hw_params,
2732 .digital_mute = wm8994_aif_mute,
2733 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002734 .set_tristate = wm8994_set_tristate,
2735};
2736
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002737static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002738 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002739};
2740
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002741static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002742 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002743 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002744 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002745 .playback = {
2746 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002747 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002748 .channels_max = 2,
2749 .rates = WM8994_RATES,
2750 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002751 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002752 },
2753 .capture = {
2754 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002755 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002756 .channels_max = 2,
2757 .rates = WM8994_RATES,
2758 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002759 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002760 },
2761 .ops = &wm8994_aif1_dai_ops,
2762 },
2763 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002764 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002765 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002766 .playback = {
2767 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002768 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002769 .channels_max = 2,
2770 .rates = WM8994_RATES,
2771 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002772 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002773 },
2774 .capture = {
2775 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002776 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002777 .channels_max = 2,
2778 .rates = WM8994_RATES,
2779 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002780 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002781 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002782 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002783 .ops = &wm8994_aif2_dai_ops,
2784 },
2785 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002786 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002787 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002788 .playback = {
2789 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002790 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002791 .channels_max = 2,
2792 .rates = WM8994_RATES,
2793 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002794 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002795 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002796 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002797 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002798 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002799 .channels_max = 2,
2800 .rates = WM8994_RATES,
2801 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002802 .sig_bits = 24,
2803 },
Mark Brown778a76e2010-03-22 22:05:10 +00002804 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002805 }
2806};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002807
2808#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00002809static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002810{
Mark Brownb2c812e2010-04-14 15:35:19 +09002811 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002812 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002813 int i, ret;
2814
Mark Brownca629922011-05-11 14:34:53 +02002815 switch (control->type) {
2816 case WM8994:
2817 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2818 break;
Mark Brown81204c82011-05-24 17:35:53 +08002819 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002820 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2821 WM1811_JACKDET_MODE_MASK, 0);
2822 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002823 case WM8958:
2824 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2825 WM8958_MICD_ENA, 0);
2826 break;
2827 }
2828
Mark Brown9e6e96a2010-01-29 17:47:12 +00002829 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2830 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002831 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002832 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002833 if (ret < 0)
2834 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2835 i + 1, ret);
2836 }
2837
2838 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2839
2840 return 0;
2841}
2842
Mark Brown4752a882012-03-04 02:16:01 +00002843static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002844{
Mark Brownb2c812e2010-04-14 15:35:19 +09002845 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002846 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002847 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002848 unsigned int val, mask;
2849
2850 if (wm8994->revision < 4) {
2851 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002852 ret = regmap_read(control->regmap,
2853 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002854
2855 /* modify the cache only */
2856 codec->cache_only = 1;
2857 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2858 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2859 val &= mask;
2860 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2861 mask, val);
2862 codec->cache_only = 0;
2863 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002864
Mark Brown9e6e96a2010-01-29 17:47:12 +00002865 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002866 if (!wm8994->fll_suspend[i].out)
2867 continue;
2868
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002869 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002870 wm8994->fll_suspend[i].src,
2871 wm8994->fll_suspend[i].in,
2872 wm8994->fll_suspend[i].out);
2873 if (ret < 0)
2874 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2875 i + 1, ret);
2876 }
2877
Mark Brownca629922011-05-11 14:34:53 +02002878 switch (control->type) {
2879 case WM8994:
2880 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2881 snd_soc_update_bits(codec, WM8994_MICBIAS,
2882 WM8994_MICD_ENA, WM8994_MICD_ENA);
2883 break;
Mark Brown81204c82011-05-24 17:35:53 +08002884 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002885 if (wm8994->jackdet && wm8994->jack_cb) {
2886 /* Restart from idle */
2887 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2888 WM1811_JACKDET_MODE_MASK,
2889 WM1811_JACKDET_MODE_JACK);
2890 break;
2891 }
Mark Brown6f8270c2012-03-03 13:06:25 +00002892 break;
Mark Brownca629922011-05-11 14:34:53 +02002893 case WM8958:
2894 if (wm8994->jack_cb)
2895 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2896 WM8958_MICD_ENA, WM8958_MICD_ENA);
2897 break;
2898 }
2899
Mark Brown9e6e96a2010-01-29 17:47:12 +00002900 return 0;
2901}
2902#else
Mark Brown4752a882012-03-04 02:16:01 +00002903#define wm8994_codec_suspend NULL
2904#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00002905#endif
2906
2907static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2908{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002909 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002910 struct wm8994_pdata *pdata = wm8994->pdata;
2911 struct snd_kcontrol_new controls[] = {
2912 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2913 wm8994->retune_mobile_enum,
2914 wm8994_get_retune_mobile_enum,
2915 wm8994_put_retune_mobile_enum),
2916 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2917 wm8994->retune_mobile_enum,
2918 wm8994_get_retune_mobile_enum,
2919 wm8994_put_retune_mobile_enum),
2920 SOC_ENUM_EXT("AIF2 EQ Mode",
2921 wm8994->retune_mobile_enum,
2922 wm8994_get_retune_mobile_enum,
2923 wm8994_put_retune_mobile_enum),
2924 };
2925 int ret, i, j;
2926 const char **t;
2927
2928 /* We need an array of texts for the enum API but the number
2929 * of texts is likely to be less than the number of
2930 * configurations due to the sample rate dependency of the
2931 * configurations. */
2932 wm8994->num_retune_mobile_texts = 0;
2933 wm8994->retune_mobile_texts = NULL;
2934 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2935 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2936 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2937 wm8994->retune_mobile_texts[j]) == 0)
2938 break;
2939 }
2940
2941 if (j != wm8994->num_retune_mobile_texts)
2942 continue;
2943
2944 /* Expand the array... */
2945 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002946 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00002947 (wm8994->num_retune_mobile_texts + 1),
2948 GFP_KERNEL);
2949 if (t == NULL)
2950 continue;
2951
2952 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002953 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00002954 pdata->retune_mobile_cfgs[i].name;
2955
2956 /* ...and remember the new version. */
2957 wm8994->num_retune_mobile_texts++;
2958 wm8994->retune_mobile_texts = t;
2959 }
2960
2961 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2962 wm8994->num_retune_mobile_texts);
2963
2964 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2965 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2966
Liam Girdwood022658b2012-02-03 17:43:09 +00002967 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002968 ARRAY_SIZE(controls));
2969 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002970 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002971 "Failed to add ReTune Mobile controls: %d\n", ret);
2972}
2973
2974static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2975{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002976 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002977 struct wm8994_pdata *pdata = wm8994->pdata;
2978 int ret, i;
2979
2980 if (!pdata)
2981 return;
2982
2983 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2984 pdata->lineout2_diff,
2985 pdata->lineout1fb,
2986 pdata->lineout2fb,
2987 pdata->jd_scthr,
2988 pdata->jd_thr,
2989 pdata->micbias1_lvl,
2990 pdata->micbias2_lvl);
2991
2992 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2993
2994 if (pdata->num_drc_cfgs) {
2995 struct snd_kcontrol_new controls[] = {
2996 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2997 wm8994_get_drc_enum, wm8994_put_drc_enum),
2998 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2999 wm8994_get_drc_enum, wm8994_put_drc_enum),
3000 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3001 wm8994_get_drc_enum, wm8994_put_drc_enum),
3002 };
3003
3004 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003005 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3006 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003007 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003008 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003009 "Failed to allocate %d DRC config texts\n",
3010 pdata->num_drc_cfgs);
3011 return;
3012 }
3013
3014 for (i = 0; i < pdata->num_drc_cfgs; i++)
3015 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3016
3017 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3018 wm8994->drc_enum.texts = wm8994->drc_texts;
3019
Liam Girdwood022658b2012-02-03 17:43:09 +00003020 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003021 ARRAY_SIZE(controls));
3022 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003023 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003024 "Failed to add DRC mode controls: %d\n", ret);
3025
3026 for (i = 0; i < WM8994_NUM_DRC; i++)
3027 wm8994_set_drc(codec, i);
3028 }
3029
3030 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3031 pdata->num_retune_mobile_cfgs);
3032
3033 if (pdata->num_retune_mobile_cfgs)
3034 wm8994_handle_retune_mobile_pdata(wm8994);
3035 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003036 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003037 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003038
3039 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3040 if (pdata->micbias[i]) {
3041 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3042 pdata->micbias[i] & 0xffff);
3043 }
3044 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003045}
3046
Mark Brown88766982010-03-29 20:57:12 +01003047/**
3048 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3049 *
3050 * @codec: WM8994 codec
3051 * @jack: jack to report detection events on
3052 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003053 *
3054 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3055 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003056 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003057 * be configured using snd_soc_jack_add_gpios() instead.
3058 *
3059 * Configuration of detection levels is available via the micbias1_lvl
3060 * and micbias2_lvl platform data members.
3061 */
3062int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003063 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003064{
Mark Brownb2c812e2010-04-14 15:35:19 +09003065 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003066 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003067 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003068 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003069
Mark Brown87092e32012-02-06 18:50:39 +00003070 if (control->type != WM8994) {
3071 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003072 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003073 }
Mark Brown3a423152010-11-26 15:21:06 +00003074
Mark Brown88766982010-03-29 20:57:12 +01003075 switch (micbias) {
3076 case 1:
3077 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003078 if (jack)
3079 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3080 "MICBIAS1");
3081 else
3082 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3083 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003084 break;
3085 case 2:
3086 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003087 if (jack)
3088 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3089 "MICBIAS1");
3090 else
3091 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3092 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003093 break;
3094 default:
Mark Brown87092e32012-02-06 18:50:39 +00003095 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003096 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003097 }
Mark Brown88766982010-03-29 20:57:12 +01003098
Mark Brown87092e32012-02-06 18:50:39 +00003099 if (ret != 0)
3100 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3101 micbias, ret);
3102
3103 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3104 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003105
3106 /* Store the configuration */
3107 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003108 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003109
3110 /* If either of the jacks is set up then enable detection */
3111 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3112 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003113 else
Mark Brown88766982010-03-29 20:57:12 +01003114 reg = 0;
3115
3116 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3117
Mark Brown87092e32012-02-06 18:50:39 +00003118 snd_soc_dapm_sync(&codec->dapm);
3119
Mark Brown88766982010-03-29 20:57:12 +01003120 return 0;
3121}
3122EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3123
3124static irqreturn_t wm8994_mic_irq(int irq, void *data)
3125{
3126 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003127 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003128 int reg;
3129 int report;
3130
Mark Brown7116f452010-12-29 13:05:21 +00003131#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003132 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003133#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003134
Mark Brown88766982010-03-29 20:57:12 +01003135 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3136 if (reg < 0) {
3137 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3138 reg);
3139 return IRQ_HANDLED;
3140 }
3141
3142 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3143
3144 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003145 if (reg & WM8994_MIC1_DET_STS) {
3146 if (priv->micdet[0].detecting)
3147 report = SND_JACK_HEADSET;
3148 }
3149 if (reg & WM8994_MIC1_SHRT_STS) {
3150 if (priv->micdet[0].detecting)
3151 report = SND_JACK_HEADPHONE;
3152 else
3153 report |= SND_JACK_BTN_0;
3154 }
3155 if (report)
3156 priv->micdet[0].detecting = false;
3157 else
3158 priv->micdet[0].detecting = true;
3159
Mark Brown88766982010-03-29 20:57:12 +01003160 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003161 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003162
3163 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003164 if (reg & WM8994_MIC2_DET_STS) {
3165 if (priv->micdet[1].detecting)
3166 report = SND_JACK_HEADSET;
3167 }
3168 if (reg & WM8994_MIC2_SHRT_STS) {
3169 if (priv->micdet[1].detecting)
3170 report = SND_JACK_HEADPHONE;
3171 else
3172 report |= SND_JACK_BTN_0;
3173 }
3174 if (report)
3175 priv->micdet[1].detecting = false;
3176 else
3177 priv->micdet[1].detecting = true;
3178
Mark Brown88766982010-03-29 20:57:12 +01003179 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003180 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003181
3182 return IRQ_HANDLED;
3183}
3184
Mark Brown821edd22010-11-26 15:21:09 +00003185/* Default microphone detection handler for WM8958 - the user can
3186 * override this if they wish.
3187 */
3188static void wm8958_default_micdet(u16 status, void *data)
3189{
3190 struct snd_soc_codec *codec = data;
3191 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003192 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003193
Mark Browna1691342011-11-30 14:56:40 +00003194 dev_dbg(codec->dev, "MICDET %x\n", status);
3195
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003196 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003197 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003198 if (!wm8994->jackdet) {
3199 /* If nothing present then clear our statuses */
3200 dev_dbg(codec->dev, "Detected open circuit\n");
3201 wm8994->jack_mic = false;
3202 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003203
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003204 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003205
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003206 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3207 wm8994->btn_mask |
3208 SND_JACK_HEADSET);
3209 }
Mark Brownb00adf72011-08-13 11:57:18 +09003210 return;
3211 }
3212
3213 /* If the measurement is showing a high impedence we've got a
3214 * microphone.
3215 */
Mark Brown157a75e2011-11-30 13:43:51 +00003216 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003217 dev_dbg(codec->dev, "Detected microphone\n");
3218
Mark Brown157a75e2011-11-30 13:43:51 +00003219 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003220 wm8994->jack_mic = true;
3221
3222 wm8958_micd_set_rate(codec);
3223
3224 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3225 SND_JACK_HEADSET);
3226 }
3227
3228
Mark Brown7c08b512012-01-26 18:33:24 +00003229 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003230 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003231 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003232
3233 wm8958_micd_set_rate(codec);
3234
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003235 /* If we have jackdet that will detect removal */
3236 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003237 mutex_lock(&wm8994->accdet_lock);
3238
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003239 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3240 WM8958_MICD_ENA, 0);
3241
Mark Brownc9865642012-03-12 16:31:50 +00003242 wm1811_jackdet_set_mode(codec,
3243 WM1811_JACKDET_MODE_JACK);
3244
3245 mutex_unlock(&wm8994->accdet_lock);
3246
Mark Brownecd17322012-03-12 16:34:35 +00003247 if (wm8994->pdata->jd_ext_cap)
Mark Brown07fb9d92012-02-21 16:23:35 +00003248 snd_soc_dapm_disable_pin(&codec->dapm,
3249 "MICBIAS2");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003250 }
Mark Brownecd17322012-03-12 16:34:35 +00003251
3252 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3253 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003254 }
3255
3256 /* Report short circuit as a button */
3257 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003258 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003259 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003260 report |= SND_JACK_BTN_0;
3261
3262 if (status & 0x8)
3263 report |= SND_JACK_BTN_1;
3264
3265 if (status & 0x10)
3266 report |= SND_JACK_BTN_2;
3267
3268 if (status & 0x20)
3269 report |= SND_JACK_BTN_3;
3270
3271 if (status & 0x40)
3272 report |= SND_JACK_BTN_4;
3273
3274 if (status & 0x80)
3275 report |= SND_JACK_BTN_5;
3276
3277 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3278 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003279 }
Mark Brown821edd22010-11-26 15:21:09 +00003280}
3281
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003282static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3283{
3284 struct wm8994_priv *wm8994 = data;
3285 struct snd_soc_codec *codec = wm8994->codec;
3286 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003287 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003288
3289 mutex_lock(&wm8994->accdet_lock);
3290
3291 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3292 if (reg < 0) {
3293 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3294 mutex_unlock(&wm8994->accdet_lock);
3295 return IRQ_NONE;
3296 }
3297
3298 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3299
Mark Brownc9865642012-03-12 16:31:50 +00003300 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003301
Mark Brownc9865642012-03-12 16:31:50 +00003302 if (present) {
3303 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003304
Mark Browne9d9a962012-04-26 16:07:32 +01003305 wm8958_micd_set_rate(codec);
3306
Mark Brown55a27782012-02-21 13:45:53 +00003307 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3308 WM8958_MICB2_DISCH, 0);
3309
Mark Brown378ec0c2012-03-01 19:01:43 +00003310 /* Disable debounce while inserted */
3311 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3312 WM1811_JACKDET_DB, 0);
3313
Mark Brownb9e67e52012-02-28 19:03:37 +00003314 /*
3315 * Start off measument of microphone impedence to find
3316 * out what's actually there.
3317 */
3318 wm8994->mic_detecting = true;
3319 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3320
3321 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3322 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003323 } else {
3324 dev_dbg(codec->dev, "Jack not detected\n");
3325
Mark Brown55a27782012-02-21 13:45:53 +00003326 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3327 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3328
Mark Brown378ec0c2012-03-01 19:01:43 +00003329 /* Enable debounce while removed */
3330 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3331 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3332
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003333 wm8994->mic_detecting = false;
3334 wm8994->jack_mic = false;
3335 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3336 WM8958_MICD_ENA, 0);
3337 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3338 }
3339
3340 mutex_unlock(&wm8994->accdet_lock);
3341
Mark Brownc9865642012-03-12 16:31:50 +00003342 /* If required for an external cap force MICBIAS on */
3343 if (wm8994->pdata->jd_ext_cap) {
Mark Brownc9865642012-03-12 16:31:50 +00003344 if (present)
3345 snd_soc_dapm_force_enable_pin(&codec->dapm,
3346 "MICBIAS2");
3347 else
3348 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003349 }
3350
3351 if (present)
3352 snd_soc_jack_report(wm8994->micdet[0].jack,
3353 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3354 else
3355 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3356 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3357 wm8994->btn_mask);
3358
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003359 return IRQ_HANDLED;
3360}
3361
Mark Brown821edd22010-11-26 15:21:09 +00003362/**
3363 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3364 *
3365 * @codec: WM8958 codec
3366 * @jack: jack to report detection events on
3367 *
3368 * Enable microphone detection functionality for the WM8958. By
3369 * default simple detection which supports the detection of up to 6
3370 * buttons plus video and microphone functionality is supported.
3371 *
3372 * The WM8958 has an advanced jack detection facility which is able to
3373 * support complex accessory detection, especially when used in
3374 * conjunction with external circuitry. In order to provide maximum
3375 * flexiblity a callback is provided which allows a completely custom
3376 * detection algorithm.
3377 */
3378int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3379 wm8958_micdet_cb cb, void *cb_data)
3380{
3381 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003382 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003383 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003384
Mark Brown81204c82011-05-24 17:35:53 +08003385 switch (control->type) {
3386 case WM1811:
3387 case WM8958:
3388 break;
3389 default:
Mark Brown821edd22010-11-26 15:21:09 +00003390 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003391 }
Mark Brown821edd22010-11-26 15:21:09 +00003392
3393 if (jack) {
3394 if (!cb) {
3395 dev_dbg(codec->dev, "Using default micdet callback\n");
3396 cb = wm8958_default_micdet;
3397 cb_data = codec;
3398 }
3399
Mark Brown4cdf5e42011-11-29 14:36:17 +00003400 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003401 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003402
Mark Brown821edd22010-11-26 15:21:09 +00003403 wm8994->micdet[0].jack = jack;
3404 wm8994->jack_cb = cb;
3405 wm8994->jack_cb_data = cb_data;
3406
Mark Brown157a75e2011-11-30 13:43:51 +00003407 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003408 wm8994->jack_mic = false;
3409
3410 wm8958_micd_set_rate(codec);
3411
Mark Brown4585790d2011-11-30 10:55:14 +00003412 /* Detect microphones and short circuits by default */
3413 if (wm8994->pdata->micd_lvl_sel)
3414 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3415 else
3416 micd_lvl_sel = 0x41;
3417
3418 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3419 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3420 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3421
Mark Brownb00adf72011-08-13 11:57:18 +09003422 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003423 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003424
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003425 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3426
3427 /*
3428 * If we can use jack detection start off with that,
3429 * otherwise jump straight to microphone detection.
3430 */
3431 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003432 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3433 WM8958_MICB2_DISCH,
3434 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003435 snd_soc_update_bits(codec, WM8994_LDO_1,
3436 WM8994_LDO1_DISCH, 0);
3437 wm1811_jackdet_set_mode(codec,
3438 WM1811_JACKDET_MODE_JACK);
3439 } else {
3440 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3441 WM8958_MICD_ENA, WM8958_MICD_ENA);
3442 }
3443
Mark Brown821edd22010-11-26 15:21:09 +00003444 } else {
3445 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3446 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003447 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003448 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003449 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003450 }
3451
3452 return 0;
3453}
3454EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3455
3456static irqreturn_t wm8958_mic_irq(int irq, void *data)
3457{
3458 struct wm8994_priv *wm8994 = data;
3459 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003460 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003461
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003462 /*
3463 * Jack detection may have detected a removal simulataneously
3464 * with an update of the MICDET status; if so it will have
3465 * stopped detection and we can ignore this interrupt.
3466 */
Mark Brownc9865642012-03-12 16:31:50 +00003467 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003468 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003469
Mark Brown19940b32011-08-19 18:05:05 +09003470 /* We may occasionally read a detection without an impedence
3471 * range being provided - if that happens loop again.
3472 */
3473 count = 10;
3474 do {
3475 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3476 if (reg < 0) {
3477 dev_err(codec->dev,
3478 "Failed to read mic detect status: %d\n",
3479 reg);
3480 return IRQ_NONE;
3481 }
Mark Brown821edd22010-11-26 15:21:09 +00003482
Mark Brown19940b32011-08-19 18:05:05 +09003483 if (!(reg & WM8958_MICD_VALID)) {
3484 dev_dbg(codec->dev, "Mic detect data not valid\n");
3485 goto out;
3486 }
3487
3488 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3489 break;
3490
3491 msleep(1);
3492 } while (count--);
3493
3494 if (count == 0)
3495 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003496
Mark Brown7116f452010-12-29 13:05:21 +00003497#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003498 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003499#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003500
Mark Brown821edd22010-11-26 15:21:09 +00003501 if (wm8994->jack_cb)
3502 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3503 else
3504 dev_warn(codec->dev, "Accessory detection with no callback\n");
3505
3506out:
3507 return IRQ_HANDLED;
3508}
3509
Mark Brown3b1af3f2011-07-14 12:38:18 +09003510static irqreturn_t wm8994_fifo_error(int irq, void *data)
3511{
3512 struct snd_soc_codec *codec = data;
3513
3514 dev_err(codec->dev, "FIFO error\n");
3515
3516 return IRQ_HANDLED;
3517}
3518
Mark Brownf0b182b2011-08-16 12:01:27 +09003519static irqreturn_t wm8994_temp_warn(int irq, void *data)
3520{
3521 struct snd_soc_codec *codec = data;
3522
3523 dev_err(codec->dev, "Thermal warning\n");
3524
3525 return IRQ_HANDLED;
3526}
3527
3528static irqreturn_t wm8994_temp_shut(int irq, void *data)
3529{
3530 struct snd_soc_codec *codec = data;
3531
3532 dev_crit(codec->dev, "Thermal shutdown\n");
3533
3534 return IRQ_HANDLED;
3535}
3536
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003537static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003538{
Mark Brownd9a76662011-07-24 12:49:52 +01003539 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003540 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003541 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003542 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003543 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003544
Mark Brown2bc16ed2012-03-03 23:24:39 +00003545 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003546 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003547
Mark Brownd9a76662011-07-24 12:49:52 +01003548 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003549
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003550 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003551
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003552 mutex_init(&wm8994->accdet_lock);
3553
Mark Brownc7ebf932011-07-12 19:47:59 +09003554 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3555 init_completion(&wm8994->fll_locked[i]);
3556
Mark Brown9b7c5252011-02-17 20:05:44 -08003557 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3558 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3559 else if (wm8994->pdata && wm8994->pdata->irq_base)
3560 wm8994->micdet_irq = wm8994->pdata->irq_base +
3561 WM8994_IRQ_MIC1_DET;
3562
Mark Brown39fb51a2010-11-26 17:23:43 +00003563 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003564 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003565
Mark Brownf959dee2012-01-31 16:16:47 +00003566 /* By default use idle_bias_off, will override for WM8994 */
3567 codec->dapm.idle_bias_off = 1;
3568
Mark Brown9e6e96a2010-01-29 17:47:12 +00003569 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003570 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003571 switch (control->type) {
3572 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003573 /* Single ended line outputs should have VMID on. */
3574 if (!wm8994->pdata->lineout1_diff ||
3575 !wm8994->pdata->lineout2_diff)
3576 codec->dapm.idle_bias_off = 0;
3577
Mark Brown3a423152010-11-26 15:21:06 +00003578 switch (wm8994->revision) {
3579 case 2:
3580 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003581 wm8994->hubs.dcs_codes_l = -5;
3582 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003583 wm8994->hubs.hp_startup_mode = 1;
3584 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003585 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003586 break;
3587 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003588 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003589 break;
3590 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003591 break;
Mark Brown3a423152010-11-26 15:21:06 +00003592
3593 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003594 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003595 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01003596
3597 switch (wm8994->revision) {
3598 case 0:
3599 break;
3600 default:
3601 wm8994->fll_byp = true;
3602 break;
3603 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003604 break;
Mark Brown3a423152010-11-26 15:21:06 +00003605
Mark Brown81204c82011-05-24 17:35:53 +08003606 case WM1811:
3607 wm8994->hubs.dcs_readback_mode = 2;
3608 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003609 wm8994->hubs.hp_startup_mode = 1;
Mark Brownaf31a222012-04-26 20:06:56 +01003610 wm8994->hubs.no_cache_dac_hp_direct = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01003611 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08003612
3613 switch (wm8994->revision) {
3614 case 0:
3615 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003616 case 2:
3617 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003618 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003619 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003620 break;
3621 default:
3622 break;
3623 }
3624
3625 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3626 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3627 break;
3628
Mark Brown9e6e96a2010-01-29 17:47:12 +00003629 default:
3630 break;
3631 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003632
Mark Brown2a8a8562011-07-24 12:20:41 +01003633 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003634 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003635 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003636 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003637 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003638 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003639
Mark Brown2a8a8562011-07-24 12:20:41 +01003640 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003641 wm_hubs_dcs_done, "DC servo done",
3642 &wm8994->hubs);
3643 if (ret == 0)
3644 wm8994->hubs.dcs_done_irq = true;
3645
Mark Brown3a423152010-11-26 15:21:06 +00003646 switch (control->type) {
3647 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003648 if (wm8994->micdet_irq) {
3649 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3650 wm8994_mic_irq,
3651 IRQF_TRIGGER_RISING,
3652 "Mic1 detect",
3653 wm8994);
3654 if (ret != 0)
3655 dev_warn(codec->dev,
3656 "Failed to request Mic1 detect IRQ: %d\n",
3657 ret);
3658 }
Mark Brown88766982010-03-29 20:57:12 +01003659
Mark Brown2a8a8562011-07-24 12:20:41 +01003660 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003661 WM8994_IRQ_MIC1_SHRT,
3662 wm8994_mic_irq, "Mic 1 short",
3663 wm8994);
3664 if (ret != 0)
3665 dev_warn(codec->dev,
3666 "Failed to request Mic1 short IRQ: %d\n",
3667 ret);
Mark Brown88766982010-03-29 20:57:12 +01003668
Mark Brown2a8a8562011-07-24 12:20:41 +01003669 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003670 WM8994_IRQ_MIC2_DET,
3671 wm8994_mic_irq, "Mic 2 detect",
3672 wm8994);
3673 if (ret != 0)
3674 dev_warn(codec->dev,
3675 "Failed to request Mic2 detect IRQ: %d\n",
3676 ret);
Mark Brown88766982010-03-29 20:57:12 +01003677
Mark Brown2a8a8562011-07-24 12:20:41 +01003678 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003679 WM8994_IRQ_MIC2_SHRT,
3680 wm8994_mic_irq, "Mic 2 short",
3681 wm8994);
3682 if (ret != 0)
3683 dev_warn(codec->dev,
3684 "Failed to request Mic2 short IRQ: %d\n",
3685 ret);
3686 break;
Mark Brown821edd22010-11-26 15:21:09 +00003687
3688 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003689 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003690 if (wm8994->micdet_irq) {
3691 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3692 wm8958_mic_irq,
3693 IRQF_TRIGGER_RISING,
3694 "Mic detect",
3695 wm8994);
3696 if (ret != 0)
3697 dev_warn(codec->dev,
3698 "Failed to request Mic detect IRQ: %d\n",
3699 ret);
3700 }
Mark Brown3a423152010-11-26 15:21:06 +00003701 }
Mark Brown88766982010-03-29 20:57:12 +01003702
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003703 switch (control->type) {
3704 case WM1811:
3705 if (wm8994->revision > 1) {
3706 ret = wm8994_request_irq(wm8994->wm8994,
3707 WM8994_IRQ_GPIO(6),
3708 wm1811_jackdet_irq, "JACKDET",
3709 wm8994);
3710 if (ret == 0)
3711 wm8994->jackdet = true;
3712 }
3713 break;
3714 default:
3715 break;
3716 }
3717
Mark Brownc7ebf932011-07-12 19:47:59 +09003718 wm8994->fll_locked_irq = true;
3719 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003720 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003721 WM8994_IRQ_FLL1_LOCK + i,
3722 wm8994_fll_locked_irq, "FLL lock",
3723 &wm8994->fll_locked[i]);
3724 if (ret != 0)
3725 wm8994->fll_locked_irq = false;
3726 }
3727
Mark Brown27060b3c2012-02-06 18:42:14 +00003728 /* Make sure we can read from the GPIOs if they're inputs */
3729 pm_runtime_get_sync(codec->dev);
3730
Mark Brown9e6e96a2010-01-29 17:47:12 +00003731 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3732 * configured on init - if a system wants to do this dynamically
3733 * at runtime we can deal with that then.
3734 */
Mark Brownd9a76662011-07-24 12:49:52 +01003735 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003736 if (ret < 0) {
3737 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003738 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003739 }
Mark Brownd9a76662011-07-24 12:49:52 +01003740 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003741 wm8994->lrclk_shared[0] = 1;
3742 wm8994_dai[0].symmetric_rates = 1;
3743 } else {
3744 wm8994->lrclk_shared[0] = 0;
3745 }
3746
Mark Brownd9a76662011-07-24 12:49:52 +01003747 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003748 if (ret < 0) {
3749 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003750 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003751 }
Mark Brownd9a76662011-07-24 12:49:52 +01003752 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003753 wm8994->lrclk_shared[1] = 1;
3754 wm8994_dai[1].symmetric_rates = 1;
3755 } else {
3756 wm8994->lrclk_shared[1] = 0;
3757 }
3758
Mark Brown27060b3c2012-02-06 18:42:14 +00003759 pm_runtime_put(codec->dev);
3760
Mark Brown9e6e96a2010-01-29 17:47:12 +00003761 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003762 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3763 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003764 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3765 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003766 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3767 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003768 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3769 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003770 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3771 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003772 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3773 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003774 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3775 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003776 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3777 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003778 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3779 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003780 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3781 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003782 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3783 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003784 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3785 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003786 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3787 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003788 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3789 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003790 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3791 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003792 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3793 WM8994_DAC2_VU, WM8994_DAC2_VU);
3794
3795 /* Set the low bit of the 3D stereo depth so TLV matches */
3796 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3797 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3798 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3799 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3800 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3801 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3802 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3803 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3804 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3805
Mark Brown5b739672011-07-06 00:08:43 -07003806 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3807 * use this; it only affects behaviour on idle TDM clock
3808 * cycles. */
3809 switch (control->type) {
3810 case WM8994:
3811 case WM8958:
3812 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3813 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3814 break;
3815 default:
3816 break;
3817 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003818
Mark Brown500fa302011-11-29 19:58:19 +00003819 /* Put MICBIAS into bypass mode by default on newer devices */
3820 switch (control->type) {
3821 case WM8958:
3822 case WM1811:
3823 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3824 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3825 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3826 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3827 break;
3828 default:
3829 break;
3830 }
3831
Mark Brown9e6e96a2010-01-29 17:47:12 +00003832 wm8994_update_class_w(codec);
3833
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003834 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003835
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003836 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00003837 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003838 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003839 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003840 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003841
3842 switch (control->type) {
3843 case WM8994:
3844 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3845 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003846 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003847 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3848 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003849 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3850 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003851 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3852 ARRAY_SIZE(wm8994_dac_revd_widgets));
3853 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003854 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3855 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003856 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3857 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003858 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3859 ARRAY_SIZE(wm8994_dac_widgets));
3860 }
Mark Brownc4431df2010-11-26 15:21:07 +00003861 break;
3862 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00003863 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00003864 ARRAY_SIZE(wm8958_snd_controls));
3865 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3866 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003867 if (wm8994->revision < 1) {
3868 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3869 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3870 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3871 ARRAY_SIZE(wm8994_adc_revd_widgets));
3872 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3873 ARRAY_SIZE(wm8994_dac_revd_widgets));
3874 } else {
3875 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3876 ARRAY_SIZE(wm8994_lateclk_widgets));
3877 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3878 ARRAY_SIZE(wm8994_adc_widgets));
3879 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3880 ARRAY_SIZE(wm8994_dac_widgets));
3881 }
Mark Brownc4431df2010-11-26 15:21:07 +00003882 break;
Mark Brown81204c82011-05-24 17:35:53 +08003883
3884 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00003885 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08003886 ARRAY_SIZE(wm8958_snd_controls));
3887 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3888 ARRAY_SIZE(wm8958_dapm_widgets));
3889 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3890 ARRAY_SIZE(wm8994_lateclk_widgets));
3891 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3892 ARRAY_SIZE(wm8994_adc_widgets));
3893 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3894 ARRAY_SIZE(wm8994_dac_widgets));
3895 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003896 }
Mark Brownc4431df2010-11-26 15:21:07 +00003897
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003898 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003899 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003900
Mark Brownc4431df2010-11-26 15:21:07 +00003901 switch (control->type) {
3902 case WM8994:
3903 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3904 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003905
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003906 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003907 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3908 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003909 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3910 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3911 } else {
3912 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3913 ARRAY_SIZE(wm8994_lateclk_intercon));
3914 }
Mark Brownc4431df2010-11-26 15:21:07 +00003915 break;
3916 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003917 if (wm8994->revision < 1) {
3918 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3919 ARRAY_SIZE(wm8994_revd_intercon));
3920 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3921 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3922 } else {
3923 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3924 ARRAY_SIZE(wm8994_lateclk_intercon));
3925 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3926 ARRAY_SIZE(wm8958_intercon));
3927 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003928
3929 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003930 break;
Mark Brown81204c82011-05-24 17:35:53 +08003931 case WM1811:
3932 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3933 ARRAY_SIZE(wm8994_lateclk_intercon));
3934 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3935 ARRAY_SIZE(wm8958_intercon));
3936 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003937 }
3938
Mark Brown9e6e96a2010-01-29 17:47:12 +00003939 return 0;
3940
Mark Brown88766982010-03-29 20:57:12 +01003941err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003942 if (wm8994->jackdet)
3943 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003944 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3945 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3946 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003947 if (wm8994->micdet_irq)
3948 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003949 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003950 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003951 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003952 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003953 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003954 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3955 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3956 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003957
Mark Brown9e6e96a2010-01-29 17:47:12 +00003958 return ret;
3959}
3960
Jesper Juhl34ff0f92012-04-09 22:52:19 +02003961static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003962{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003963 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003964 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003965 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003966
3967 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003968
Mark Brown39fb51a2010-11-26 17:23:43 +00003969 pm_runtime_disable(codec->dev);
3970
Mark Brownc7ebf932011-07-12 19:47:59 +09003971 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003972 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003973 &wm8994->fll_locked[i]);
3974
Mark Brown2a8a8562011-07-24 12:20:41 +01003975 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003976 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003977 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3978 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3979 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003980
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003981 if (wm8994->jackdet)
3982 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3983
Mark Brown3a423152010-11-26 15:21:06 +00003984 switch (control->type) {
3985 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003986 if (wm8994->micdet_irq)
3987 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003988 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003989 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003990 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003991 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003992 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003993 wm8994);
3994 break;
Mark Brown821edd22010-11-26 15:21:09 +00003995
Mark Brown81204c82011-05-24 17:35:53 +08003996 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003997 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003998 if (wm8994->micdet_irq)
3999 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004000 break;
Mark Brown3a423152010-11-26 15:21:06 +00004001 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004002 release_firmware(wm8994->mbc);
4003 release_firmware(wm8994->mbc_vss);
4004 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004005 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004006 return 0;
4007}
4008
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004009static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4010 .probe = wm8994_codec_probe,
4011 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004012 .suspend = wm8994_codec_suspend,
4013 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004014 .set_bias_level = wm8994_set_bias_level,
4015};
4016
4017static int __devinit wm8994_probe(struct platform_device *pdev)
4018{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004019 struct wm8994_priv *wm8994;
4020
4021 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4022 GFP_KERNEL);
4023 if (wm8994 == NULL)
4024 return -ENOMEM;
4025 platform_set_drvdata(pdev, wm8994);
4026
4027 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4028 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4029
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004030 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4031 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4032}
4033
4034static int __devexit wm8994_remove(struct platform_device *pdev)
4035{
4036 snd_soc_unregister_codec(&pdev->dev);
4037 return 0;
4038}
4039
Mark Brown4752a882012-03-04 02:16:01 +00004040#ifdef CONFIG_PM_SLEEP
4041static int wm8994_suspend(struct device *dev)
4042{
4043 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4044
4045 /* Drop down to power saving mode when system is suspended */
4046 if (wm8994->jackdet && !wm8994->active_refcount)
4047 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4048 WM1811_JACKDET_MODE_MASK,
4049 wm8994->jackdet_mode);
4050
4051 return 0;
4052}
4053
4054static int wm8994_resume(struct device *dev)
4055{
4056 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4057
4058 if (wm8994->jackdet && wm8994->jack_cb)
4059 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4060 WM1811_JACKDET_MODE_MASK,
4061 WM1811_JACKDET_MODE_AUDIO);
4062
4063 return 0;
4064}
4065#endif
4066
4067static const struct dev_pm_ops wm8994_pm_ops = {
4068 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4069};
4070
Mark Brown9e6e96a2010-01-29 17:47:12 +00004071static struct platform_driver wm8994_codec_driver = {
4072 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004073 .name = "wm8994-codec",
4074 .owner = THIS_MODULE,
4075 .pm = &wm8994_pm_ops,
4076 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004077 .probe = wm8994_probe,
4078 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004079};
4080
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004081module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004082
4083MODULE_DESCRIPTION("ASoC WM8994 driver");
4084MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4085MODULE_LICENSE("GPL");
4086MODULE_ALIAS("platform:wm8994-codec");