blob: 78cdfc6833d6e4dff50ec426420672439fa055b4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2008 Intel Corporation
3 * Jesse Barnes <jesse.barnes@intel.com>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 *
27 */
28
29/** @file
30 * Integrated TV-out support for the 915GM and 945GM.
31 */
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
40
41enum tv_margin {
42 TV_MARGIN_LEFT, TV_MARGIN_TOP,
43 TV_MARGIN_RIGHT, TV_MARGIN_BOTTOM
44};
45
46/** Private structure for the integrated TV support */
Chris Wilsonea5b2132010-08-04 13:50:23 +010047struct intel_tv {
48 struct intel_encoder base;
49
Jesse Barnes79e53942008-11-07 14:24:08 -080050 int type;
Chris Wilson763a4a02010-09-05 00:52:34 +010051 const char *tv_format;
Jesse Barnes79e53942008-11-07 14:24:08 -080052 int margin[4];
53 u32 save_TV_H_CTL_1;
54 u32 save_TV_H_CTL_2;
55 u32 save_TV_H_CTL_3;
56 u32 save_TV_V_CTL_1;
57 u32 save_TV_V_CTL_2;
58 u32 save_TV_V_CTL_3;
59 u32 save_TV_V_CTL_4;
60 u32 save_TV_V_CTL_5;
61 u32 save_TV_V_CTL_6;
62 u32 save_TV_V_CTL_7;
63 u32 save_TV_SC_CTL_1, save_TV_SC_CTL_2, save_TV_SC_CTL_3;
64
65 u32 save_TV_CSC_Y;
66 u32 save_TV_CSC_Y2;
67 u32 save_TV_CSC_U;
68 u32 save_TV_CSC_U2;
69 u32 save_TV_CSC_V;
70 u32 save_TV_CSC_V2;
71 u32 save_TV_CLR_KNOBS;
72 u32 save_TV_CLR_LEVEL;
73 u32 save_TV_WIN_POS;
74 u32 save_TV_WIN_SIZE;
75 u32 save_TV_FILTER_CTL_1;
76 u32 save_TV_FILTER_CTL_2;
77 u32 save_TV_FILTER_CTL_3;
78
79 u32 save_TV_H_LUMA[60];
80 u32 save_TV_H_CHROMA[60];
81 u32 save_TV_V_LUMA[43];
82 u32 save_TV_V_CHROMA[43];
83
84 u32 save_TV_DAC;
85 u32 save_TV_CTL;
86};
87
88struct video_levels {
Tvrtko Ursulindb492962016-10-13 11:09:26 +010089 u16 blank, black;
90 u8 burst;
Jesse Barnes79e53942008-11-07 14:24:08 -080091};
92
93struct color_conversion {
94 u16 ry, gy, by, ay;
95 u16 ru, gu, bu, au;
96 u16 rv, gv, bv, av;
97};
98
99static const u32 filter_table[] = {
100 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
101 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
102 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
103 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
104 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
105 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
106 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
107 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
108 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
109 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
110 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
111 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
112 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
113 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
114 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
115 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
116 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
117 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
118 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
119 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
120 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
121 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
122 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
123 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
124 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
125 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
126 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
127 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
128 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
129 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
130 0x36403000, 0x2D002CC0, 0x30003640, 0x2D0036C0,
131 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
132 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
133 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
134 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
135 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
136 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
137 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
138 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
139 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
140 0x28003100, 0x28002F00, 0x00003100, 0x36403000,
141 0x2D002CC0, 0x30003640, 0x2D0036C0,
142 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
143 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
144 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
145 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
146 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
147 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
148 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
149 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
150 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
151 0x28003100, 0x28002F00, 0x00003100,
152};
153
154/*
155 * Color conversion values have 3 separate fixed point formats:
156 *
157 * 10 bit fields (ay, au)
158 * 1.9 fixed point (b.bbbbbbbbb)
159 * 11 bit fields (ry, by, ru, gu, gv)
160 * exp.mantissa (ee.mmmmmmmmm)
161 * ee = 00 = 10^-1 (0.mmmmmmmmm)
162 * ee = 01 = 10^-2 (0.0mmmmmmmmm)
163 * ee = 10 = 10^-3 (0.00mmmmmmmmm)
164 * ee = 11 = 10^-4 (0.000mmmmmmmmm)
165 * 12 bit fields (gy, rv, bu)
166 * exp.mantissa (eee.mmmmmmmmm)
167 * eee = 000 = 10^-1 (0.mmmmmmmmm)
168 * eee = 001 = 10^-2 (0.0mmmmmmmmm)
169 * eee = 010 = 10^-3 (0.00mmmmmmmmm)
170 * eee = 011 = 10^-4 (0.000mmmmmmmmm)
171 * eee = 100 = reserved
172 * eee = 101 = reserved
173 * eee = 110 = reserved
174 * eee = 111 = 10^0 (m.mmmmmmmm) (only usable for 1.0 representation)
175 *
176 * Saturation and contrast are 8 bits, with their own representation:
177 * 8 bit field (saturation, contrast)
178 * exp.mantissa (ee.mmmmmm)
179 * ee = 00 = 10^-1 (0.mmmmmm)
180 * ee = 01 = 10^0 (m.mmmmm)
181 * ee = 10 = 10^1 (mm.mmmm)
182 * ee = 11 = 10^2 (mmm.mmm)
183 *
184 * Simple conversion function:
185 *
186 * static u32
187 * float_to_csc_11(float f)
188 * {
189 * u32 exp;
190 * u32 mant;
191 * u32 ret;
192 *
193 * if (f < 0)
194 * f = -f;
195 *
196 * if (f >= 1) {
197 * exp = 0x7;
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 * mant = 1 << 8;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 * } else {
200 * for (exp = 0; exp < 3 && f < 0.5; exp++)
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 * f *= 2.0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 * mant = (f * (1 << 9) + 0.5);
203 * if (mant >= (1 << 9))
204 * mant = (1 << 9) - 1;
205 * }
206 * ret = (exp << 9) | mant;
207 * return ret;
208 * }
209 */
210
211/*
212 * Behold, magic numbers! If we plant them they might grow a big
213 * s-video cable to the sky... or something.
214 *
215 * Pre-converted to appropriate hex value.
216 */
217
218/*
219 * PAL & NTSC values for composite & s-video connections
220 */
221static const struct color_conversion ntsc_m_csc_composite = {
222 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800223 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
224 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800225};
226
227static const struct video_levels ntsc_m_levels_composite = {
228 .blank = 225, .black = 267, .burst = 113,
229};
230
231static const struct color_conversion ntsc_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800232 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
233 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
234 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800235};
236
237static const struct video_levels ntsc_m_levels_svideo = {
238 .blank = 266, .black = 316, .burst = 133,
239};
240
241static const struct color_conversion ntsc_j_csc_composite = {
242 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0119,
Zhenyu Wangba010792009-03-04 20:23:02 +0800243 .ru = 0x074c, .gu = 0x0546, .bu = 0x05ec, .au = 0x0200,
244 .rv = 0x035a, .gv = 0x0322, .bv = 0x06e1, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800245};
246
247static const struct video_levels ntsc_j_levels_composite = {
248 .blank = 225, .black = 225, .burst = 113,
249};
250
251static const struct color_conversion ntsc_j_csc_svideo = {
252 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x014c,
Zhenyu Wangba010792009-03-04 20:23:02 +0800253 .ru = 0x0788, .gu = 0x0581, .bu = 0x0322, .au = 0x0200,
254 .rv = 0x0399, .gv = 0x0356, .bv = 0x070a, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800255};
256
257static const struct video_levels ntsc_j_levels_svideo = {
258 .blank = 266, .black = 266, .burst = 133,
259};
260
261static const struct color_conversion pal_csc_composite = {
262 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0113,
Zhenyu Wangba010792009-03-04 20:23:02 +0800263 .ru = 0x0745, .gu = 0x053f, .bu = 0x05e1, .au = 0x0200,
264 .rv = 0x0353, .gv = 0x031c, .bv = 0x06dc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800265};
266
267static const struct video_levels pal_levels_composite = {
268 .blank = 237, .black = 237, .burst = 118,
269};
270
271static const struct color_conversion pal_csc_svideo = {
272 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
Zhenyu Wangba010792009-03-04 20:23:02 +0800273 .ru = 0x0780, .gu = 0x0579, .bu = 0x031c, .au = 0x0200,
274 .rv = 0x0390, .gv = 0x034f, .bv = 0x0705, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275};
276
277static const struct video_levels pal_levels_svideo = {
278 .blank = 280, .black = 280, .burst = 139,
279};
280
281static const struct color_conversion pal_m_csc_composite = {
282 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800283 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
284 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800285};
286
287static const struct video_levels pal_m_levels_composite = {
288 .blank = 225, .black = 267, .burst = 113,
289};
290
291static const struct color_conversion pal_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800292 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
293 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
294 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800295};
296
297static const struct video_levels pal_m_levels_svideo = {
298 .blank = 266, .black = 316, .burst = 133,
299};
300
301static const struct color_conversion pal_n_csc_composite = {
302 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800303 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
304 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800305};
306
307static const struct video_levels pal_n_levels_composite = {
308 .blank = 225, .black = 267, .burst = 118,
309};
310
311static const struct color_conversion pal_n_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800312 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
313 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
314 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800315};
316
317static const struct video_levels pal_n_levels_svideo = {
318 .blank = 266, .black = 316, .burst = 139,
319};
320
321/*
322 * Component connections
323 */
324static const struct color_conversion sdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800325 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
326 .ru = 0x0559, .gu = 0x0353, .bu = 0x0100, .au = 0x0200,
327 .rv = 0x0100, .gv = 0x03ad, .bv = 0x074d, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800328};
329
Jesse Barnes79e53942008-11-07 14:24:08 -0800330static const struct color_conversion hdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800331 .ry = 0x05b3, .gy = 0x016e, .by = 0x0728, .ay = 0x0145,
332 .ru = 0x07d5, .gu = 0x038b, .bu = 0x0100, .au = 0x0200,
333 .rv = 0x0100, .gv = 0x03d1, .bv = 0x06bc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800334};
335
Jesse Barnes79e53942008-11-07 14:24:08 -0800336static const struct video_levels component_levels = {
337 .blank = 279, .black = 279, .burst = 0,
338};
339
340
341struct tv_mode {
Chris Wilson763a4a02010-09-05 00:52:34 +0100342 const char *name;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100343
344 u32 clock;
345 u16 refresh; /* in millihertz (for precision) */
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 u32 oversample;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100347 u8 hsync_end;
348 u16 hblank_start, hblank_end, htotal;
349 bool progressive : 1, trilevel_sync : 1, component_only : 1;
350 u8 vsync_start_f1, vsync_start_f2, vsync_len;
351 bool veq_ena : 1;
352 u8 veq_start_f1, veq_start_f2, veq_len;
353 u8 vi_end_f1, vi_end_f2;
354 u16 nbr_end;
355 bool burst_ena : 1;
356 u8 hburst_start, hburst_len;
357 u8 vburst_start_f1;
358 u16 vburst_end_f1;
359 u8 vburst_start_f2;
360 u16 vburst_end_f2;
361 u8 vburst_start_f3;
362 u16 vburst_end_f3;
363 u8 vburst_start_f4;
364 u16 vburst_end_f4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800365 /*
366 * subcarrier programming
367 */
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100368 u16 dda2_size, dda3_size;
369 u8 dda1_inc;
370 u16 dda2_inc, dda3_inc;
Jesse Barnes79e53942008-11-07 14:24:08 -0800371 u32 sc_reset;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100372 bool pal_burst : 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800373 /*
374 * blank/black levels
375 */
376 const struct video_levels *composite_levels, *svideo_levels;
377 const struct color_conversion *composite_color, *svideo_color;
378 const u32 *filter_table;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100379 u16 max_srcw;
Jesse Barnes79e53942008-11-07 14:24:08 -0800380};
381
382
383/*
384 * Sub carrier DDA
385 *
386 * I think this works as follows:
387 *
388 * subcarrier freq = pixel_clock * (dda1_inc + dda2_inc / dda2_size) / 4096
389 *
390 * Presumably, when dda3 is added in, it gets to adjust the dda2_inc value
391 *
392 * So,
393 * dda1_ideal = subcarrier/pixel * 4096
394 * dda1_inc = floor (dda1_ideal)
395 * dda2 = dda1_ideal - dda1_inc
396 *
397 * then pick a ratio for dda2 that gives the closest approximation. If
398 * you can't get close enough, you can play with dda3 as well. This
399 * seems likely to happen when dda2 is small as the jumps would be larger
400 *
401 * To invert this,
402 *
403 * pixel_clock = subcarrier * 4096 / (dda1_inc + dda2_inc / dda2_size)
404 *
405 * The constants below were all computed using a 107.520MHz clock
406 */
407
408/**
409 * Register programming values for TV modes.
410 *
411 * These values account for -1s required.
412 */
413
Tobias Klauser005568b2009-02-09 22:02:42 +0100414static const struct tv_mode tv_modes[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 {
416 .name = "NTSC-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800417 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200418 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 .oversample = TV_OVERSAMPLE_8X,
420 .component_only = 0,
421 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
422
423 .hsync_end = 64, .hblank_end = 124,
424 .hblank_start = 836, .htotal = 857,
425
426 .progressive = false, .trilevel_sync = false,
427
428 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
429 .vsync_len = 6,
430
Akshay Joshi0206e352011-08-16 15:34:10 -0400431 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800432 .veq_start_f2 = 1, .veq_len = 18,
433
434 .vi_end_f1 = 20, .vi_end_f2 = 21,
435 .nbr_end = 240,
436
437 .burst_ena = true,
438 .hburst_start = 72, .hburst_len = 34,
439 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
440 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
441 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
442 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
443
444 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800445 .dda1_inc = 135,
446 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800447 .dda3_inc = 0, .dda3_size = 0,
448 .sc_reset = TV_SC_RESET_EVERY_4,
449 .pal_burst = false,
450
451 .composite_levels = &ntsc_m_levels_composite,
452 .composite_color = &ntsc_m_csc_composite,
453 .svideo_levels = &ntsc_m_levels_svideo,
454 .svideo_color = &ntsc_m_csc_svideo,
455
456 .filter_table = filter_table,
457 },
458 {
459 .name = "NTSC-443",
Zhenyu Wangba010792009-03-04 20:23:02 +0800460 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200461 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 .oversample = TV_OVERSAMPLE_8X,
463 .component_only = 0,
464 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 4.43MHz */
465 .hsync_end = 64, .hblank_end = 124,
466 .hblank_start = 836, .htotal = 857,
467
468 .progressive = false, .trilevel_sync = false,
469
470 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
471 .vsync_len = 6,
472
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800474 .veq_start_f2 = 1, .veq_len = 18,
475
476 .vi_end_f1 = 20, .vi_end_f2 = 21,
477 .nbr_end = 240,
478
Chris Wilson3ca87e82010-06-06 15:40:23 +0100479 .burst_ena = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 .hburst_start = 72, .hburst_len = 34,
481 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
482 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
483 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
484 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
485
486 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
487 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800488 .dda2_inc = 4093, .dda2_size = 27456,
489 .dda3_inc = 310, .dda3_size = 525,
490 .sc_reset = TV_SC_RESET_NEVER,
491 .pal_burst = false,
Jesse Barnes79e53942008-11-07 14:24:08 -0800492
493 .composite_levels = &ntsc_m_levels_composite,
494 .composite_color = &ntsc_m_csc_composite,
495 .svideo_levels = &ntsc_m_levels_svideo,
496 .svideo_color = &ntsc_m_csc_svideo,
497
498 .filter_table = filter_table,
499 },
500 {
501 .name = "NTSC-J",
Zhenyu Wangba010792009-03-04 20:23:02 +0800502 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200503 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 .oversample = TV_OVERSAMPLE_8X,
505 .component_only = 0,
506
507 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
508 .hsync_end = 64, .hblank_end = 124,
509 .hblank_start = 836, .htotal = 857,
510
511 .progressive = false, .trilevel_sync = false,
512
513 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
514 .vsync_len = 6,
515
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800517 .veq_start_f2 = 1, .veq_len = 18,
518
519 .vi_end_f1 = 20, .vi_end_f2 = 21,
520 .nbr_end = 240,
521
522 .burst_ena = true,
523 .hburst_start = 72, .hburst_len = 34,
524 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
525 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
526 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
527 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
528
529 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800530 .dda1_inc = 135,
531 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 .dda3_inc = 0, .dda3_size = 0,
533 .sc_reset = TV_SC_RESET_EVERY_4,
534 .pal_burst = false,
535
536 .composite_levels = &ntsc_j_levels_composite,
537 .composite_color = &ntsc_j_csc_composite,
538 .svideo_levels = &ntsc_j_levels_svideo,
539 .svideo_color = &ntsc_j_csc_svideo,
540
541 .filter_table = filter_table,
542 },
543 {
544 .name = "PAL-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800545 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200546 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 .oversample = TV_OVERSAMPLE_8X,
548 .component_only = 0,
549
550 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
551 .hsync_end = 64, .hblank_end = 124,
552 .hblank_start = 836, .htotal = 857,
553
554 .progressive = false, .trilevel_sync = false,
555
556 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
557 .vsync_len = 6,
558
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800560 .veq_start_f2 = 1, .veq_len = 18,
561
562 .vi_end_f1 = 20, .vi_end_f2 = 21,
563 .nbr_end = 240,
564
565 .burst_ena = true,
566 .hburst_start = 72, .hburst_len = 34,
567 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
568 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
569 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
570 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
571
572 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800573 .dda1_inc = 135,
574 .dda2_inc = 16704, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 .dda3_inc = 0, .dda3_size = 0,
Zhenyu Wangba010792009-03-04 20:23:02 +0800576 .sc_reset = TV_SC_RESET_EVERY_8,
577 .pal_burst = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800578
579 .composite_levels = &pal_m_levels_composite,
580 .composite_color = &pal_m_csc_composite,
581 .svideo_levels = &pal_m_levels_svideo,
582 .svideo_color = &pal_m_csc_svideo,
583
584 .filter_table = filter_table,
585 },
586 {
587 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
588 .name = "PAL-N",
Zhenyu Wangba010792009-03-04 20:23:02 +0800589 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200590 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 .oversample = TV_OVERSAMPLE_8X,
592 .component_only = 0,
593
594 .hsync_end = 64, .hblank_end = 128,
595 .hblank_start = 844, .htotal = 863,
596
597 .progressive = false, .trilevel_sync = false,
598
599
600 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
601 .vsync_len = 6,
602
Akshay Joshi0206e352011-08-16 15:34:10 -0400603 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 .veq_start_f2 = 1, .veq_len = 18,
605
606 .vi_end_f1 = 24, .vi_end_f2 = 25,
607 .nbr_end = 286,
608
609 .burst_ena = true,
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 .hburst_start = 73, .hburst_len = 34,
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
612 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
613 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
614 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
615
616
617 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800618 .dda1_inc = 135,
619 .dda2_inc = 23578, .dda2_size = 27648,
620 .dda3_inc = 134, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 .sc_reset = TV_SC_RESET_EVERY_8,
622 .pal_burst = true,
623
624 .composite_levels = &pal_n_levels_composite,
625 .composite_color = &pal_n_csc_composite,
626 .svideo_levels = &pal_n_levels_svideo,
627 .svideo_color = &pal_n_csc_svideo,
628
629 .filter_table = filter_table,
630 },
631 {
632 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
633 .name = "PAL",
Zhenyu Wangba010792009-03-04 20:23:02 +0800634 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200635 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 .oversample = TV_OVERSAMPLE_8X,
637 .component_only = 0,
638
Zhenyu Wangba010792009-03-04 20:23:02 +0800639 .hsync_end = 64, .hblank_end = 142,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 .hblank_start = 844, .htotal = 863,
641
642 .progressive = false, .trilevel_sync = false,
643
644 .vsync_start_f1 = 5, .vsync_start_f2 = 6,
645 .vsync_len = 5,
646
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 .veq_start_f2 = 1, .veq_len = 15,
649
650 .vi_end_f1 = 24, .vi_end_f2 = 25,
651 .nbr_end = 286,
652
653 .burst_ena = true,
654 .hburst_start = 73, .hburst_len = 32,
655 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
656 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
657 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
658 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
659
660 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
661 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800662 .dda2_inc = 4122, .dda2_size = 27648,
663 .dda3_inc = 67, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 .sc_reset = TV_SC_RESET_EVERY_8,
665 .pal_burst = true,
666
667 .composite_levels = &pal_levels_composite,
668 .composite_color = &pal_csc_composite,
669 .svideo_levels = &pal_levels_svideo,
670 .svideo_color = &pal_csc_svideo,
671
672 .filter_table = filter_table,
673 },
674 {
Rodrigo Vivi95899192012-05-22 15:23:24 -0300675 .name = "480p",
676 .clock = 107520,
677 .refresh = 59940,
678 .oversample = TV_OVERSAMPLE_4X,
679 .component_only = 1,
680
681 .hsync_end = 64, .hblank_end = 122,
682 .hblank_start = 842, .htotal = 857,
683
684 .progressive = true, .trilevel_sync = false,
685
686 .vsync_start_f1 = 12, .vsync_start_f2 = 12,
687 .vsync_len = 12,
688
689 .veq_ena = false,
690
691 .vi_end_f1 = 44, .vi_end_f2 = 44,
692 .nbr_end = 479,
693
694 .burst_ena = false,
695
696 .filter_table = filter_table,
697 },
698 {
699 .name = "576p",
700 .clock = 107520,
701 .refresh = 50000,
702 .oversample = TV_OVERSAMPLE_4X,
703 .component_only = 1,
704
705 .hsync_end = 64, .hblank_end = 139,
706 .hblank_start = 859, .htotal = 863,
707
708 .progressive = true, .trilevel_sync = false,
709
710 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
711 .vsync_len = 10,
712
713 .veq_ena = false,
714
715 .vi_end_f1 = 48, .vi_end_f2 = 48,
716 .nbr_end = 575,
717
718 .burst_ena = false,
719
720 .filter_table = filter_table,
721 },
722 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 .name = "720p@60Hz",
724 .clock = 148800,
725 .refresh = 60000,
726 .oversample = TV_OVERSAMPLE_2X,
727 .component_only = 1,
728
729 .hsync_end = 80, .hblank_end = 300,
730 .hblank_start = 1580, .htotal = 1649,
731
Akshay Joshi0206e352011-08-16 15:34:10 -0400732 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733
734 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
735 .vsync_len = 10,
736
737 .veq_ena = false,
738
739 .vi_end_f1 = 29, .vi_end_f2 = 29,
740 .nbr_end = 719,
741
742 .burst_ena = false,
743
744 .filter_table = filter_table,
745 },
746 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 .name = "720p@50Hz",
748 .clock = 148800,
749 .refresh = 50000,
750 .oversample = TV_OVERSAMPLE_2X,
751 .component_only = 1,
752
753 .hsync_end = 80, .hblank_end = 300,
754 .hblank_start = 1580, .htotal = 1979,
755
Akshay Joshi0206e352011-08-16 15:34:10 -0400756 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800757
758 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
759 .vsync_len = 10,
760
761 .veq_ena = false,
762
763 .vi_end_f1 = 29, .vi_end_f2 = 29,
764 .nbr_end = 719,
765
766 .burst_ena = false,
767
768 .filter_table = filter_table,
769 .max_srcw = 800
770 },
771 {
772 .name = "1080i@50Hz",
773 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200774 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800775 .oversample = TV_OVERSAMPLE_2X,
776 .component_only = 1,
777
778 .hsync_end = 88, .hblank_end = 235,
779 .hblank_start = 2155, .htotal = 2639,
780
Akshay Joshi0206e352011-08-16 15:34:10 -0400781 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800782
783 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
784 .vsync_len = 10,
785
Akshay Joshi0206e352011-08-16 15:34:10 -0400786 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 .veq_start_f2 = 4, .veq_len = 10,
788
789
790 .vi_end_f1 = 21, .vi_end_f2 = 22,
791 .nbr_end = 539,
792
793 .burst_ena = false,
794
795 .filter_table = filter_table,
796 },
797 {
798 .name = "1080i@60Hz",
799 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200800 .refresh = 60000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 .oversample = TV_OVERSAMPLE_2X,
802 .component_only = 1,
803
804 .hsync_end = 88, .hblank_end = 235,
805 .hblank_start = 2155, .htotal = 2199,
806
Akshay Joshi0206e352011-08-16 15:34:10 -0400807 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800808
809 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
810 .vsync_len = 10,
811
Akshay Joshi0206e352011-08-16 15:34:10 -0400812 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800813 .veq_start_f2 = 4, .veq_len = 10,
814
815
816 .vi_end_f1 = 21, .vi_end_f2 = 22,
817 .nbr_end = 539,
818
819 .burst_ena = false,
820
821 .filter_table = filter_table,
822 },
Jesse Barnes79e53942008-11-07 14:24:08 -0800823};
824
Daniel Vettercd91ef22013-07-21 21:37:02 +0200825static struct intel_tv *enc_to_tv(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100826{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200827 return container_of(encoder, struct intel_tv, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100828}
829
Chris Wilsondf0e9242010-09-09 16:20:55 +0100830static struct intel_tv *intel_attached_tv(struct drm_connector *connector)
831{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200832 return enc_to_tv(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100833}
834
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200835static bool
836intel_tv_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800837{
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200838 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100839 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200840 u32 tmp = I915_READ(TV_CTL);
841
842 if (!(tmp & TV_ENC_ENABLE))
843 return false;
844
845 *pipe = PORT_TO_PIPE(tmp);
846
847 return true;
848}
849
Jesse Barnes79e53942008-11-07 14:24:08 -0800850static void
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200851intel_enable_tv(struct intel_encoder *encoder,
852 struct intel_crtc_state *pipe_config,
853 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800854{
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200855 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100856 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800857
Ville Syrjälä7a989482014-09-08 17:43:01 +0300858 /* Prevents vblank waits from timing out in intel_tv_detect_type() */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +0200859 intel_wait_for_vblank(dev_priv,
Ville Syrjälä7a989482014-09-08 17:43:01 +0300860 to_intel_crtc(encoder->base.crtc)->pipe);
861
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200862 I915_WRITE(TV_CTL, I915_READ(TV_CTL) | TV_ENC_ENABLE);
863}
864
865static void
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200866intel_disable_tv(struct intel_encoder *encoder,
867 struct intel_crtc_state *old_crtc_state,
868 struct drm_connector_state *old_conn_state)
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200869{
870 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100871 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200872
873 I915_WRITE(TV_CTL, I915_READ(TV_CTL) & ~TV_ENC_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800874}
875
Jesse Barnes79e53942008-11-07 14:24:08 -0800876static const struct tv_mode *
Chris Wilson763a4a02010-09-05 00:52:34 +0100877intel_tv_mode_lookup(const char *tv_format)
Jesse Barnes79e53942008-11-07 14:24:08 -0800878{
879 int i;
880
Dave Airlie3801a7f2012-04-20 13:13:54 +0100881 for (i = 0; i < ARRAY_SIZE(tv_modes); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800882 const struct tv_mode *tv_mode = &tv_modes[i];
883
884 if (!strcmp(tv_format, tv_mode->name))
885 return tv_mode;
886 }
887 return NULL;
888}
889
890static const struct tv_mode *
Chris Wilson763a4a02010-09-05 00:52:34 +0100891intel_tv_mode_find(struct intel_tv *intel_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -0800892{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100893 return intel_tv_mode_lookup(intel_tv->tv_format);
Jesse Barnes79e53942008-11-07 14:24:08 -0800894}
895
896static enum drm_mode_status
Chris Wilson763a4a02010-09-05 00:52:34 +0100897intel_tv_mode_valid(struct drm_connector *connector,
898 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800899{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100900 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100901 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Mika Kahola54c032b2016-02-02 15:16:43 +0200902 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
903
904 if (mode->clock > max_dotclk)
905 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800906
907 /* Ensure TV refresh is close to desired refresh */
Zhao Yakui0d0884c2009-09-29 16:31:49 +0800908 if (tv_mode && abs(tv_mode->refresh - drm_mode_vrefresh(mode) * 1000)
909 < 1000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800910 return MODE_OK;
Chris Wilson763a4a02010-09-05 00:52:34 +0100911
Jesse Barnes79e53942008-11-07 14:24:08 -0800912 return MODE_CLOCK_RANGE;
913}
914
915
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100916static void
917intel_tv_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200918 struct intel_crtc_state *pipe_config)
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100919{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200920 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100921}
922
Jesse Barnes79e53942008-11-07 14:24:08 -0800923static bool
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100924intel_tv_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200925 struct intel_crtc_state *pipe_config,
926 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800927{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200928 struct intel_tv *intel_tv = enc_to_tv(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100929 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800930
931 if (!tv_mode)
932 return false;
933
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200934 pipe_config->base.adjusted_mode.crtc_clock = tv_mode->clock;
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100935 DRM_DEBUG_KMS("forcing bpc to 8 for TV\n");
936 pipe_config->pipe_bpp = 8*3;
937
Daniel Vetter1062b812013-09-10 11:44:30 +0200938 /* TV has it's own notion of sync and other mode flags, so clear them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200939 pipe_config->base.adjusted_mode.flags = 0;
Daniel Vetter1062b812013-09-10 11:44:30 +0200940
941 /*
942 * FIXME: We don't check whether the input mode is actually what we want
943 * or whether userspace is doing something stupid.
944 */
945
Jesse Barnes79e53942008-11-07 14:24:08 -0800946 return true;
947}
948
Daniel Vetter8cb92202014-04-24 23:54:39 +0200949static void
950set_tv_mode_timings(struct drm_i915_private *dev_priv,
951 const struct tv_mode *tv_mode,
952 bool burst_ena)
Jesse Barnes79e53942008-11-07 14:24:08 -0800953{
Jesse Barnes79e53942008-11-07 14:24:08 -0800954 u32 hctl1, hctl2, hctl3;
955 u32 vctl1, vctl2, vctl3, vctl4, vctl5, vctl6, vctl7;
Jesse Barnes79e53942008-11-07 14:24:08 -0800956
Jesse Barnes79e53942008-11-07 14:24:08 -0800957 hctl1 = (tv_mode->hsync_end << TV_HSYNC_END_SHIFT) |
958 (tv_mode->htotal << TV_HTOTAL_SHIFT);
959
960 hctl2 = (tv_mode->hburst_start << 16) |
961 (tv_mode->hburst_len << TV_HBURST_LEN_SHIFT);
962
963 if (burst_ena)
964 hctl2 |= TV_BURST_ENA;
965
966 hctl3 = (tv_mode->hblank_start << TV_HBLANK_START_SHIFT) |
967 (tv_mode->hblank_end << TV_HBLANK_END_SHIFT);
968
969 vctl1 = (tv_mode->nbr_end << TV_NBR_END_SHIFT) |
970 (tv_mode->vi_end_f1 << TV_VI_END_F1_SHIFT) |
971 (tv_mode->vi_end_f2 << TV_VI_END_F2_SHIFT);
972
973 vctl2 = (tv_mode->vsync_len << TV_VSYNC_LEN_SHIFT) |
974 (tv_mode->vsync_start_f1 << TV_VSYNC_START_F1_SHIFT) |
975 (tv_mode->vsync_start_f2 << TV_VSYNC_START_F2_SHIFT);
976
977 vctl3 = (tv_mode->veq_len << TV_VEQ_LEN_SHIFT) |
978 (tv_mode->veq_start_f1 << TV_VEQ_START_F1_SHIFT) |
979 (tv_mode->veq_start_f2 << TV_VEQ_START_F2_SHIFT);
980
981 if (tv_mode->veq_ena)
982 vctl3 |= TV_EQUAL_ENA;
983
984 vctl4 = (tv_mode->vburst_start_f1 << TV_VBURST_START_F1_SHIFT) |
985 (tv_mode->vburst_end_f1 << TV_VBURST_END_F1_SHIFT);
986
987 vctl5 = (tv_mode->vburst_start_f2 << TV_VBURST_START_F2_SHIFT) |
988 (tv_mode->vburst_end_f2 << TV_VBURST_END_F2_SHIFT);
989
990 vctl6 = (tv_mode->vburst_start_f3 << TV_VBURST_START_F3_SHIFT) |
991 (tv_mode->vburst_end_f3 << TV_VBURST_END_F3_SHIFT);
992
993 vctl7 = (tv_mode->vburst_start_f4 << TV_VBURST_START_F4_SHIFT) |
994 (tv_mode->vburst_end_f4 << TV_VBURST_END_F4_SHIFT);
995
Daniel Vetter8cb92202014-04-24 23:54:39 +0200996 I915_WRITE(TV_H_CTL_1, hctl1);
997 I915_WRITE(TV_H_CTL_2, hctl2);
998 I915_WRITE(TV_H_CTL_3, hctl3);
999 I915_WRITE(TV_V_CTL_1, vctl1);
1000 I915_WRITE(TV_V_CTL_2, vctl2);
1001 I915_WRITE(TV_V_CTL_3, vctl3);
1002 I915_WRITE(TV_V_CTL_4, vctl4);
1003 I915_WRITE(TV_V_CTL_5, vctl5);
1004 I915_WRITE(TV_V_CTL_6, vctl6);
1005 I915_WRITE(TV_V_CTL_7, vctl7);
1006}
1007
Daniel Vetterb8866ef2014-04-24 23:54:40 +02001008static void set_color_conversion(struct drm_i915_private *dev_priv,
1009 const struct color_conversion *color_conversion)
1010{
1011 if (!color_conversion)
1012 return;
1013
1014 I915_WRITE(TV_CSC_Y, (color_conversion->ry << 16) |
1015 color_conversion->gy);
1016 I915_WRITE(TV_CSC_Y2, (color_conversion->by << 16) |
1017 color_conversion->ay);
1018 I915_WRITE(TV_CSC_U, (color_conversion->ru << 16) |
1019 color_conversion->gu);
1020 I915_WRITE(TV_CSC_U2, (color_conversion->bu << 16) |
1021 color_conversion->au);
1022 I915_WRITE(TV_CSC_V, (color_conversion->rv << 16) |
1023 color_conversion->gv);
1024 I915_WRITE(TV_CSC_V2, (color_conversion->bv << 16) |
1025 color_conversion->av);
1026}
1027
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001028static void intel_tv_pre_enable(struct intel_encoder *encoder,
1029 struct intel_crtc_state *pipe_config,
1030 struct drm_connector_state *conn_state)
Daniel Vetter8cb92202014-04-24 23:54:39 +02001031{
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001032 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter8cb92202014-04-24 23:54:39 +02001033 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1034 struct intel_tv *intel_tv = enc_to_tv(encoder);
1035 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
1036 u32 tv_ctl;
1037 u32 scctl1, scctl2, scctl3;
1038 int i, j;
1039 const struct video_levels *video_levels;
1040 const struct color_conversion *color_conversion;
1041 bool burst_ena;
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001042 int xpos = 0x0, ypos = 0x0;
1043 unsigned int xsize, ysize;
Daniel Vetter8cb92202014-04-24 23:54:39 +02001044
1045 if (!tv_mode)
1046 return; /* can't happen (mode_prepare prevents this) */
1047
1048 tv_ctl = I915_READ(TV_CTL);
1049 tv_ctl &= TV_CTL_SAVE;
1050
1051 switch (intel_tv->type) {
1052 default:
1053 case DRM_MODE_CONNECTOR_Unknown:
1054 case DRM_MODE_CONNECTOR_Composite:
1055 tv_ctl |= TV_ENC_OUTPUT_COMPOSITE;
1056 video_levels = tv_mode->composite_levels;
1057 color_conversion = tv_mode->composite_color;
1058 burst_ena = tv_mode->burst_ena;
1059 break;
1060 case DRM_MODE_CONNECTOR_Component:
1061 tv_ctl |= TV_ENC_OUTPUT_COMPONENT;
1062 video_levels = &component_levels;
1063 if (tv_mode->burst_ena)
1064 color_conversion = &sdtv_csc_yprpb;
1065 else
1066 color_conversion = &hdtv_csc_yprpb;
1067 burst_ena = false;
1068 break;
1069 case DRM_MODE_CONNECTOR_SVIDEO:
1070 tv_ctl |= TV_ENC_OUTPUT_SVIDEO;
1071 video_levels = tv_mode->svideo_levels;
1072 color_conversion = tv_mode->svideo_color;
1073 burst_ena = tv_mode->burst_ena;
1074 break;
1075 }
1076
Jesse Barnes79e53942008-11-07 14:24:08 -08001077 if (intel_crtc->pipe == 1)
1078 tv_ctl |= TV_ENC_PIPEB_SELECT;
1079 tv_ctl |= tv_mode->oversample;
1080
1081 if (tv_mode->progressive)
1082 tv_ctl |= TV_PROGRESSIVE;
1083 if (tv_mode->trilevel_sync)
1084 tv_ctl |= TV_TRILEVEL_SYNC;
1085 if (tv_mode->pal_burst)
1086 tv_ctl |= TV_PAL_BURST;
Jesse Barnes79e53942008-11-07 14:24:08 -08001087
Chris Wilsond2718172009-11-27 13:06:56 +00001088 scctl1 = 0;
1089 if (tv_mode->dda1_inc)
1090 scctl1 |= TV_SC_DDA1_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001091 if (tv_mode->dda2_inc)
1092 scctl1 |= TV_SC_DDA2_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001093 if (tv_mode->dda3_inc)
1094 scctl1 |= TV_SC_DDA3_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001095 scctl1 |= tv_mode->sc_reset;
Chris Wilsond2718172009-11-27 13:06:56 +00001096 if (video_levels)
1097 scctl1 |= video_levels->burst << TV_BURST_LEVEL_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001098 scctl1 |= tv_mode->dda1_inc << TV_SCDDA1_INC_SHIFT;
1099
1100 scctl2 = tv_mode->dda2_size << TV_SCDDA2_SIZE_SHIFT |
1101 tv_mode->dda2_inc << TV_SCDDA2_INC_SHIFT;
1102
1103 scctl3 = tv_mode->dda3_size << TV_SCDDA3_SIZE_SHIFT |
1104 tv_mode->dda3_inc << TV_SCDDA3_INC_SHIFT;
1105
1106 /* Enable two fixes for the chips that need them. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001107 if (IS_I915GM(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -08001108 tv_ctl |= TV_ENC_C0_FIX | TV_ENC_SDP_FIX;
1109
Daniel Vetter8cb92202014-04-24 23:54:39 +02001110 set_tv_mode_timings(dev_priv, tv_mode, burst_ena);
1111
Jesse Barnes79e53942008-11-07 14:24:08 -08001112 I915_WRITE(TV_SC_CTL_1, scctl1);
1113 I915_WRITE(TV_SC_CTL_2, scctl2);
1114 I915_WRITE(TV_SC_CTL_3, scctl3);
1115
Daniel Vetterb8866ef2014-04-24 23:54:40 +02001116 set_color_conversion(dev_priv, color_conversion);
Jesse Barnes79e53942008-11-07 14:24:08 -08001117
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001118 if (INTEL_GEN(dev_priv) >= 4)
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001119 I915_WRITE(TV_CLR_KNOBS, 0x00404000);
1120 else
1121 I915_WRITE(TV_CLR_KNOBS, 0x00606000);
1122
Jesse Barnes79e53942008-11-07 14:24:08 -08001123 if (video_levels)
1124 I915_WRITE(TV_CLR_LEVEL,
1125 ((video_levels->black << TV_BLACK_LEVEL_SHIFT) |
1126 (video_levels->blank << TV_BLANK_LEVEL_SHIFT)));
Jesse Barnes79e53942008-11-07 14:24:08 -08001127
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001128 assert_pipe_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001129
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001130 /* Filter ctl must be set before TV_WIN_SIZE */
1131 I915_WRITE(TV_FILTER_CTL_1, TV_AUTO_SCALE);
1132 xsize = tv_mode->hblank_start - tv_mode->hblank_end;
1133 if (tv_mode->progressive)
1134 ysize = tv_mode->nbr_end + 1;
1135 else
1136 ysize = 2*tv_mode->nbr_end + 1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001137
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001138 xpos += intel_tv->margin[TV_MARGIN_LEFT];
1139 ypos += intel_tv->margin[TV_MARGIN_TOP];
1140 xsize -= (intel_tv->margin[TV_MARGIN_LEFT] +
1141 intel_tv->margin[TV_MARGIN_RIGHT]);
1142 ysize -= (intel_tv->margin[TV_MARGIN_TOP] +
1143 intel_tv->margin[TV_MARGIN_BOTTOM]);
1144 I915_WRITE(TV_WIN_POS, (xpos<<16)|ypos);
1145 I915_WRITE(TV_WIN_SIZE, (xsize<<16)|ysize);
Jesse Barnes79e53942008-11-07 14:24:08 -08001146
1147 j = 0;
1148 for (i = 0; i < 60; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001149 I915_WRITE(TV_H_LUMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001150 for (i = 0; i < 60; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001151 I915_WRITE(TV_H_CHROMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001152 for (i = 0; i < 43; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001153 I915_WRITE(TV_V_LUMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001154 for (i = 0; i < 43; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001155 I915_WRITE(TV_V_CHROMA(i), tv_mode->filter_table[j++]);
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001156 I915_WRITE(TV_DAC, I915_READ(TV_DAC) & TV_DAC_SAVE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001157 I915_WRITE(TV_CTL, tv_ctl);
1158}
1159
1160static const struct drm_display_mode reported_modes[] = {
1161 {
1162 .name = "NTSC 480i",
1163 .clock = 107520,
1164 .hdisplay = 1280,
1165 .hsync_start = 1368,
1166 .hsync_end = 1496,
1167 .htotal = 1712,
1168
1169 .vdisplay = 1024,
1170 .vsync_start = 1027,
1171 .vsync_end = 1034,
1172 .vtotal = 1104,
1173 .type = DRM_MODE_TYPE_DRIVER,
1174 },
1175};
1176
1177/**
1178 * Detects TV presence by checking for load.
1179 *
1180 * Requires that the current pipe's DPLL is active.
1181
1182 * \return true if TV is connected.
1183 * \return false if TV is disconnected.
1184 */
1185static int
Akshay Joshi0206e352011-08-16 15:34:10 -04001186intel_tv_detect_type(struct intel_tv *intel_tv,
Chris Wilson8102e122011-02-10 10:05:35 +00001187 struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001188{
Maarten Lankhorst0eadc622016-02-17 09:18:37 +01001189 struct drm_crtc *crtc = connector->state->crtc;
Keith Packard835bff72011-05-12 17:10:57 -07001190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst0eadc622016-02-17 09:18:37 +01001191 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001192 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001193 u32 tv_ctl, save_tv_ctl;
1194 u32 tv_dac, save_tv_dac;
Chris Wilson974b9332010-09-05 00:44:20 +01001195 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001196
1197 /* Disable TV interrupts around load detect or we'll recurse */
Chris Wilson8102e122011-02-10 10:05:35 +00001198 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
Daniel Vetter2795aa482014-09-15 14:55:25 +02001199 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001200 i915_disable_pipestat(dev_priv, 0,
Imre Deak755e9012014-02-10 18:42:47 +02001201 PIPE_HOTPLUG_INTERRUPT_STATUS |
1202 PIPE_HOTPLUG_TV_INTERRUPT_STATUS);
Daniel Vetter2795aa482014-09-15 14:55:25 +02001203 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001204 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001205
Chris Wilson974b9332010-09-05 00:44:20 +01001206 save_tv_dac = tv_dac = I915_READ(TV_DAC);
1207 save_tv_ctl = tv_ctl = I915_READ(TV_CTL);
1208
1209 /* Poll for TV detection */
1210 tv_ctl &= ~(TV_ENC_ENABLE | TV_TEST_MODE_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001211 tv_ctl |= TV_TEST_MODE_MONITOR_DETECT;
Keith Packard835bff72011-05-12 17:10:57 -07001212 if (intel_crtc->pipe == 1)
1213 tv_ctl |= TV_ENC_PIPEB_SELECT;
1214 else
1215 tv_ctl &= ~TV_ENC_PIPEB_SELECT;
Chris Wilson974b9332010-09-05 00:44:20 +01001216
1217 tv_dac &= ~(TVDAC_SENSE_MASK | DAC_A_MASK | DAC_B_MASK | DAC_C_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001218 tv_dac |= (TVDAC_STATE_CHG_EN |
1219 TVDAC_A_SENSE_CTL |
1220 TVDAC_B_SENSE_CTL |
1221 TVDAC_C_SENSE_CTL |
1222 DAC_CTL_OVERRIDE |
1223 DAC_A_0_7_V |
1224 DAC_B_0_7_V |
1225 DAC_C_0_7_V);
Chris Wilson974b9332010-09-05 00:44:20 +01001226
Daniel Vetterd42c9e22012-03-25 22:56:14 +02001227
1228 /*
1229 * The TV sense state should be cleared to zero on cantiga platform. Otherwise
1230 * the TV is misdetected. This is hardware requirement.
1231 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001232 if (IS_GM45(dev_priv))
Daniel Vetterd42c9e22012-03-25 22:56:14 +02001233 tv_dac &= ~(TVDAC_STATE_CHG_EN | TVDAC_A_SENSE_CTL |
1234 TVDAC_B_SENSE_CTL | TVDAC_C_SENSE_CTL);
1235
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001236 I915_WRITE(TV_CTL, tv_ctl);
1237 I915_WRITE(TV_DAC, tv_dac);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001238 POSTING_READ(TV_DAC);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001239
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001240 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson29e13162010-09-22 19:10:09 +01001241
Chris Wilson974b9332010-09-05 00:44:20 +01001242 type = -1;
Keith Packard2bf71162011-05-12 17:10:58 -07001243 tv_dac = I915_READ(TV_DAC);
1244 DRM_DEBUG_KMS("TV detected: %x, %x\n", tv_ctl, tv_dac);
1245 /*
1246 * A B C
1247 * 0 1 1 Composite
1248 * 1 0 X svideo
1249 * 0 0 0 Component
1250 */
1251 if ((tv_dac & TVDAC_SENSE_MASK) == (TVDAC_B_SENSE | TVDAC_C_SENSE)) {
1252 DRM_DEBUG_KMS("Detected Composite TV connection\n");
1253 type = DRM_MODE_CONNECTOR_Composite;
1254 } else if ((tv_dac & (TVDAC_A_SENSE|TVDAC_B_SENSE)) == TVDAC_A_SENSE) {
1255 DRM_DEBUG_KMS("Detected S-Video TV connection\n");
1256 type = DRM_MODE_CONNECTOR_SVIDEO;
1257 } else if ((tv_dac & TVDAC_SENSE_MASK) == 0) {
1258 DRM_DEBUG_KMS("Detected Component TV connection\n");
1259 type = DRM_MODE_CONNECTOR_Component;
1260 } else {
1261 DRM_DEBUG_KMS("Unrecognised TV connection\n");
1262 type = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001263 }
1264
Chris Wilson974b9332010-09-05 00:44:20 +01001265 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1266 I915_WRITE(TV_CTL, save_tv_ctl);
Daniel Vetterbf2125e2012-05-22 21:41:25 +02001267 POSTING_READ(TV_CTL);
1268
1269 /* For unknown reasons the hw barfs if we don't do this vblank wait. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001270 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson974b9332010-09-05 00:44:20 +01001271
Jesse Barnes79e53942008-11-07 14:24:08 -08001272 /* Restore interrupt config */
Chris Wilson8102e122011-02-10 10:05:35 +00001273 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
Daniel Vetter2795aa482014-09-15 14:55:25 +02001274 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001275 i915_enable_pipestat(dev_priv, 0,
Imre Deak755e9012014-02-10 18:42:47 +02001276 PIPE_HOTPLUG_INTERRUPT_STATUS |
1277 PIPE_HOTPLUG_TV_INTERRUPT_STATUS);
Daniel Vetter2795aa482014-09-15 14:55:25 +02001278 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001279 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001280
1281 return type;
1282}
1283
Ma Ling213c2e62009-08-24 13:50:25 +08001284/*
1285 * Here we set accurate tv format according to connector type
1286 * i.e Component TV should not be assigned by NTSC or PAL
1287 */
1288static void intel_tv_find_better_format(struct drm_connector *connector)
1289{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001290 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001291 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Ma Ling213c2e62009-08-24 13:50:25 +08001292 int i;
1293
Chris Wilsonea5b2132010-08-04 13:50:23 +01001294 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001295 tv_mode->component_only)
1296 return;
1297
1298
Ville Syrjälä53abb672015-08-21 20:45:28 +03001299 for (i = 0; i < ARRAY_SIZE(tv_modes); i++) {
Ma Ling213c2e62009-08-24 13:50:25 +08001300 tv_mode = tv_modes + i;
1301
Chris Wilsonea5b2132010-08-04 13:50:23 +01001302 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001303 tv_mode->component_only)
1304 break;
1305 }
1306
Chris Wilsonea5b2132010-08-04 13:50:23 +01001307 intel_tv->tv_format = tv_mode->name;
Rob Clark662595d2012-10-11 20:36:04 -05001308 drm_object_property_set_value(&connector->base,
Ma Ling213c2e62009-08-24 13:50:25 +08001309 connector->dev->mode_config.tv_mode_property, i);
1310}
1311
Jesse Barnes79e53942008-11-07 14:24:08 -08001312/**
1313 * Detect the TV connection.
1314 *
1315 * Currently this always returns CONNECTOR_STATUS_UNKNOWN, as we need to be sure
1316 * we have a pipe programmed in order to probe the TV.
1317 */
1318static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001319intel_tv_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001320{
Jesse Barnes79e53942008-11-07 14:24:08 -08001321 struct drm_display_mode mode;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001322 struct intel_tv *intel_tv = intel_attached_tv(connector);
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001323 enum drm_connector_status status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001324 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001325
Chris Wilson164c8592013-07-20 20:27:08 +01001326 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001327 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +01001328 force);
1329
Jesse Barnes79e53942008-11-07 14:24:08 -08001330 mode = reported_modes[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001331
Daniel Vetter38de45c2012-04-20 21:25:04 +02001332 if (force) {
Chris Wilson8261b192011-04-19 23:18:09 +01001333 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -05001334 struct drm_modeset_acquire_ctx ctx;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001335
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03001336 drm_modeset_acquire_init(&ctx, 0);
1337
Rob Clark51fd3712013-11-19 12:10:12 -05001338 if (intel_get_load_detect_pipe(connector, &mode, &tmp, &ctx)) {
Chris Wilson8102e122011-02-10 10:05:35 +00001339 type = intel_tv_detect_type(intel_tv, connector);
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001340 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001341 status = type < 0 ?
1342 connector_status_disconnected :
1343 connector_status_connected;
Jesse Barnes79e53942008-11-07 14:24:08 -08001344 } else
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001345 status = connector_status_unknown;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03001346
1347 drm_modeset_drop_locks(&ctx);
1348 drm_modeset_acquire_fini(&ctx);
Chris Wilson7b334fc2010-09-09 23:51:02 +01001349 } else
1350 return connector->status;
Zhenyu Wangbf5a2692009-03-04 19:36:03 +08001351
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001352 if (status != connector_status_connected)
1353 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -08001354
Mathew McKernand5627662011-04-12 06:51:37 +01001355 intel_tv->type = type;
Ma Ling213c2e62009-08-24 13:50:25 +08001356 intel_tv_find_better_format(connector);
Mathew McKernand5627662011-04-12 06:51:37 +01001357
Jesse Barnes79e53942008-11-07 14:24:08 -08001358 return connector_status_connected;
1359}
1360
Chris Wilson763a4a02010-09-05 00:52:34 +01001361static const struct input_res {
1362 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -08001363 int w, h;
Chris Wilson763a4a02010-09-05 00:52:34 +01001364} input_res_table[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -08001365 {"640x480", 640, 480},
1366 {"800x600", 800, 600},
1367 {"1024x768", 1024, 768},
1368 {"1280x1024", 1280, 1024},
1369 {"848x480", 848, 480},
1370 {"1280x720", 1280, 720},
1371 {"1920x1080", 1920, 1080},
1372};
1373
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001374/*
1375 * Chose preferred mode according to line number of TV format
1376 */
1377static void
1378intel_tv_chose_preferred_modes(struct drm_connector *connector,
1379 struct drm_display_mode *mode_ptr)
1380{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001381 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001382 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001383
1384 if (tv_mode->nbr_end < 480 && mode_ptr->vdisplay == 480)
1385 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1386 else if (tv_mode->nbr_end > 480) {
1387 if (tv_mode->progressive == true && tv_mode->nbr_end < 720) {
1388 if (mode_ptr->vdisplay == 720)
1389 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1390 } else if (mode_ptr->vdisplay == 1080)
1391 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1392 }
1393}
1394
Jesse Barnes79e53942008-11-07 14:24:08 -08001395/**
1396 * Stub get_modes function.
1397 *
1398 * This should probably return a set of fixed modes, unless we can figure out
1399 * how to probe modes off of TV connections.
1400 */
1401
1402static int
1403intel_tv_get_modes(struct drm_connector *connector)
1404{
1405 struct drm_display_mode *mode_ptr;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001406 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001407 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001408 int j, count = 0;
1409 u64 tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001410
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +04001411 for (j = 0; j < ARRAY_SIZE(input_res_table);
Jesse Barnes79e53942008-11-07 14:24:08 -08001412 j++) {
Chris Wilson763a4a02010-09-05 00:52:34 +01001413 const struct input_res *input = &input_res_table[j];
Jesse Barnes79e53942008-11-07 14:24:08 -08001414 unsigned int hactive_s = input->w;
1415 unsigned int vactive_s = input->h;
1416
1417 if (tv_mode->max_srcw && input->w > tv_mode->max_srcw)
1418 continue;
1419
1420 if (input->w > 1024 && (!tv_mode->progressive
1421 && !tv_mode->component_only))
1422 continue;
1423
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001424 mode_ptr = drm_mode_create(connector->dev);
1425 if (!mode_ptr)
1426 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -08001427 strncpy(mode_ptr->name, input->name, DRM_DISPLAY_MODE_LEN);
Imre Deak05d25212016-01-29 14:52:29 +02001428 mode_ptr->name[DRM_DISPLAY_MODE_LEN - 1] = '\0';
Jesse Barnes79e53942008-11-07 14:24:08 -08001429
1430 mode_ptr->hdisplay = hactive_s;
1431 mode_ptr->hsync_start = hactive_s + 1;
1432 mode_ptr->hsync_end = hactive_s + 64;
1433 if (mode_ptr->hsync_end <= mode_ptr->hsync_start)
1434 mode_ptr->hsync_end = mode_ptr->hsync_start + 1;
1435 mode_ptr->htotal = hactive_s + 96;
1436
1437 mode_ptr->vdisplay = vactive_s;
1438 mode_ptr->vsync_start = vactive_s + 1;
1439 mode_ptr->vsync_end = vactive_s + 32;
1440 if (mode_ptr->vsync_end <= mode_ptr->vsync_start)
1441 mode_ptr->vsync_end = mode_ptr->vsync_start + 1;
1442 mode_ptr->vtotal = vactive_s + 33;
1443
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001444 tmp = (u64) tv_mode->refresh * mode_ptr->vtotal;
1445 tmp *= mode_ptr->htotal;
1446 tmp = div_u64(tmp, 1000000);
1447 mode_ptr->clock = (int) tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001448
1449 mode_ptr->type = DRM_MODE_TYPE_DRIVER;
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001450 intel_tv_chose_preferred_modes(connector, mode_ptr);
Jesse Barnes79e53942008-11-07 14:24:08 -08001451 drm_mode_probed_add(connector, mode_ptr);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001452 count++;
Jesse Barnes79e53942008-11-07 14:24:08 -08001453 }
1454
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001455 return count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001456}
1457
1458static void
Akshay Joshi0206e352011-08-16 15:34:10 -04001459intel_tv_destroy(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001460{
Jesse Barnes79e53942008-11-07 14:24:08 -08001461 drm_connector_cleanup(connector);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001462 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001463}
1464
1465
1466static int
1467intel_tv_set_property(struct drm_connector *connector, struct drm_property *property,
1468 uint64_t val)
1469{
1470 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001471 struct intel_tv *intel_tv = intel_attached_tv(connector);
1472 struct drm_crtc *crtc = intel_tv->base.base.crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08001473 int ret = 0;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001474 bool changed = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08001475
Rob Clark662595d2012-10-11 20:36:04 -05001476 ret = drm_object_property_set_value(&connector->base, property, val);
Jesse Barnes79e53942008-11-07 14:24:08 -08001477 if (ret < 0)
1478 goto out;
1479
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001480 if (property == dev->mode_config.tv_left_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001481 intel_tv->margin[TV_MARGIN_LEFT] != val) {
1482 intel_tv->margin[TV_MARGIN_LEFT] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001483 changed = true;
1484 } else if (property == dev->mode_config.tv_right_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001485 intel_tv->margin[TV_MARGIN_RIGHT] != val) {
1486 intel_tv->margin[TV_MARGIN_RIGHT] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001487 changed = true;
1488 } else if (property == dev->mode_config.tv_top_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001489 intel_tv->margin[TV_MARGIN_TOP] != val) {
1490 intel_tv->margin[TV_MARGIN_TOP] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001491 changed = true;
1492 } else if (property == dev->mode_config.tv_bottom_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001493 intel_tv->margin[TV_MARGIN_BOTTOM] != val) {
1494 intel_tv->margin[TV_MARGIN_BOTTOM] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001495 changed = true;
1496 } else if (property == dev->mode_config.tv_mode_property) {
Dan Carpenter29911962010-06-23 19:29:54 +02001497 if (val >= ARRAY_SIZE(tv_modes)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001498 ret = -EINVAL;
1499 goto out;
1500 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001501 if (!strcmp(intel_tv->tv_format, tv_modes[val].name))
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001502 goto out;
1503
Chris Wilsonea5b2132010-08-04 13:50:23 +01001504 intel_tv->tv_format = tv_modes[val].name;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001505 changed = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001506 } else {
1507 ret = -EINVAL;
1508 goto out;
1509 }
1510
Zhenyu Wang7d6ff782009-03-24 00:45:13 +08001511 if (changed && crtc)
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001512 intel_crtc_restore_mode(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001513out:
1514 return ret;
1515}
1516
Jesse Barnes79e53942008-11-07 14:24:08 -08001517static const struct drm_connector_funcs intel_tv_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001518 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001519 .detect = intel_tv_detect,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001520 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001521 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -08001522 .destroy = intel_tv_destroy,
1523 .set_property = intel_tv_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001524 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001525 .fill_modes = drm_helper_probe_single_connector_modes,
Matt Roperc6f95f22015-01-22 16:50:32 -08001526 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001527 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08001528};
1529
1530static const struct drm_connector_helper_funcs intel_tv_connector_helper_funcs = {
1531 .mode_valid = intel_tv_mode_valid,
1532 .get_modes = intel_tv_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -08001533};
1534
Jesse Barnes79e53942008-11-07 14:24:08 -08001535static const struct drm_encoder_funcs intel_tv_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001536 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -08001537};
1538
Jesse Barnes79e53942008-11-07 14:24:08 -08001539void
1540intel_tv_init(struct drm_device *dev)
1541{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001542 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001543 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001544 struct intel_tv *intel_tv;
Eric Anholt21d40d32010-03-25 11:11:14 -07001545 struct intel_encoder *intel_encoder;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001546 struct intel_connector *intel_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 u32 tv_dac_on, tv_dac_off, save_tv_dac;
Ville Syrjäläb7c914b2015-08-31 15:09:26 +03001548 const char *tv_format_names[ARRAY_SIZE(tv_modes)];
Jesse Barnes79e53942008-11-07 14:24:08 -08001549 int i, initial_mode = 0;
1550
1551 if ((I915_READ(TV_CTL) & TV_FUSE_STATE_MASK) == TV_FUSE_STATE_DISABLED)
1552 return;
1553
Jani Nikula3bdd14d2016-03-16 12:43:29 +02001554 if (!intel_bios_is_tv_present(dev_priv)) {
Zhao Yakuic3561432009-11-24 09:48:48 +08001555 DRM_DEBUG_KMS("Integrated TV is not present.\n");
1556 return;
1557 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001558
1559 /*
1560 * Sanity check the TV output by checking to see if the
1561 * DAC register holds a value
1562 */
1563 save_tv_dac = I915_READ(TV_DAC);
1564
1565 I915_WRITE(TV_DAC, save_tv_dac | TVDAC_STATE_CHG_EN);
1566 tv_dac_on = I915_READ(TV_DAC);
1567
1568 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1569 tv_dac_off = I915_READ(TV_DAC);
1570
1571 I915_WRITE(TV_DAC, save_tv_dac);
1572
1573 /*
1574 * If the register does not hold the state change enable
1575 * bit, (either as a 0 or a 1), assume it doesn't really
1576 * exist
1577 */
1578 if ((tv_dac_on & TVDAC_STATE_CHG_EN) == 0 ||
1579 (tv_dac_off & TVDAC_STATE_CHG_EN) != 0)
1580 return;
1581
Daniel Vetterb14c5672013-09-19 12:18:32 +02001582 intel_tv = kzalloc(sizeof(*intel_tv), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001583 if (!intel_tv) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 return;
1585 }
Ma Lingf8aed702009-08-24 13:50:24 +08001586
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001587 intel_connector = intel_connector_alloc();
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001588 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001589 kfree(intel_tv);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001590 return;
1591 }
1592
Chris Wilsonea5b2132010-08-04 13:50:23 +01001593 intel_encoder = &intel_tv->base;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001594 connector = &intel_connector->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08001595
Chris Wilson8102e122011-02-10 10:05:35 +00001596 /* The documentation, for the older chipsets at least, recommend
1597 * using a polling method rather than hotplug detection for TVs.
1598 * This is because in order to perform the hotplug detection, the PLLs
1599 * for the TV must be kept alive increasing power drain and starving
1600 * bandwidth from other encoders. Notably for instance, it causes
1601 * pipe underruns on Crestline when this encoder is supposedly idle.
1602 *
1603 * More recent chipsets favour HDMI rather than integrated S-Video.
1604 */
Egbert Eich821450c2013-04-16 13:36:55 +02001605 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson8102e122011-02-10 10:05:35 +00001606
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 drm_connector_init(dev, connector, &intel_tv_connector_funcs,
1608 DRM_MODE_CONNECTOR_SVIDEO);
1609
Chris Wilson4ef69c72010-09-09 15:14:28 +01001610 drm_encoder_init(dev, &intel_encoder->base, &intel_tv_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001611 DRM_MODE_ENCODER_TVDAC, "TV");
Jesse Barnes79e53942008-11-07 14:24:08 -08001612
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001613 intel_encoder->compute_config = intel_tv_compute_config;
Daniel Vetter7a495cf2013-11-18 09:00:58 +01001614 intel_encoder->get_config = intel_tv_get_config;
Daniel Vetter809a2a82014-04-24 23:54:43 +02001615 intel_encoder->pre_enable = intel_tv_pre_enable;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001616 intel_encoder->enable = intel_enable_tv;
1617 intel_encoder->disable = intel_disable_tv;
Daniel Vetter9a8ee982012-07-02 13:34:59 +02001618 intel_encoder->get_hw_state = intel_tv_get_hw_state;
1619 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001620
Chris Wilsondf0e9242010-09-09 16:20:55 +01001621 intel_connector_attach_encoder(intel_connector, intel_encoder);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001622
Eric Anholt21d40d32010-03-25 11:11:14 -07001623 intel_encoder->type = INTEL_OUTPUT_TVOUT;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001624 intel_encoder->port = PORT_NONE;
Eric Anholt21d40d32010-03-25 11:11:14 -07001625 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001626 intel_encoder->cloneable = 0;
Chris Wilson4ef69c72010-09-09 15:14:28 +01001627 intel_encoder->base.possible_crtcs = ((1 << 0) | (1 << 1));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001628 intel_tv->type = DRM_MODE_CONNECTOR_Unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001629
1630 /* BIOS margin values */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001631 intel_tv->margin[TV_MARGIN_LEFT] = 54;
1632 intel_tv->margin[TV_MARGIN_TOP] = 36;
1633 intel_tv->margin[TV_MARGIN_RIGHT] = 46;
1634 intel_tv->margin[TV_MARGIN_BOTTOM] = 37;
Jesse Barnes79e53942008-11-07 14:24:08 -08001635
Chris Wilson763a4a02010-09-05 00:52:34 +01001636 intel_tv->tv_format = tv_modes[initial_mode].name;
Jesse Barnes79e53942008-11-07 14:24:08 -08001637
Jesse Barnes79e53942008-11-07 14:24:08 -08001638 drm_connector_helper_add(connector, &intel_tv_connector_helper_funcs);
1639 connector->interlace_allowed = false;
1640 connector->doublescan_allowed = false;
1641
1642 /* Create TV properties then attach current values */
Dan Carpenter29911962010-06-23 19:29:54 +02001643 for (i = 0; i < ARRAY_SIZE(tv_modes); i++)
Ville Syrjäläb7c914b2015-08-31 15:09:26 +03001644 tv_format_names[i] = tv_modes[i].name;
Chris Wilson763a4a02010-09-05 00:52:34 +01001645 drm_mode_create_tv_properties(dev,
1646 ARRAY_SIZE(tv_modes),
1647 tv_format_names);
Jesse Barnes79e53942008-11-07 14:24:08 -08001648
Rob Clark662595d2012-10-11 20:36:04 -05001649 drm_object_attach_property(&connector->base, dev->mode_config.tv_mode_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001650 initial_mode);
Rob Clark662595d2012-10-11 20:36:04 -05001651 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001652 dev->mode_config.tv_left_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001653 intel_tv->margin[TV_MARGIN_LEFT]);
Rob Clark662595d2012-10-11 20:36:04 -05001654 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001655 dev->mode_config.tv_top_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001656 intel_tv->margin[TV_MARGIN_TOP]);
Rob Clark662595d2012-10-11 20:36:04 -05001657 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001658 dev->mode_config.tv_right_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001659 intel_tv->margin[TV_MARGIN_RIGHT]);
Rob Clark662595d2012-10-11 20:36:04 -05001660 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001661 dev->mode_config.tv_bottom_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001662 intel_tv->margin[TV_MARGIN_BOTTOM]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001663}