blob: 4368a0467bdc6e978fffcdca42d37b7954f49b81 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König56de55a2016-08-24 14:30:21 +0200125 unsigned lpfn = 0;
126
127 /* This forces a reallocation if the flag wasn't set before */
128 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
129 lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
Christian Königfaceaf62016-08-15 14:06:50 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 places[c].fpfn = 0;
Christian König56de55a2016-08-24 14:30:21 +0200132 places[c].lpfn = lpfn;
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800134 TTM_PL_FLAG_VRAM;
Christian Königfaceaf62016-08-15 14:06:50 +0200135 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
136 places[c].lpfn = visible_pfn;
137 else
138 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
299 if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
326 size_t acc_size;
327 int r;
328
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
330 size = ALIGN(size, PAGE_SIZE);
331
332 if (kernel) {
333 type = ttm_bo_type_kernel;
334 } else if (sg) {
335 type = ttm_bo_type_sg;
336 } else {
337 type = ttm_bo_type_device;
338 }
339 *bo_ptr = NULL;
340
341 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
342 sizeof(struct amdgpu_bo));
343
344 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
345 if (bo == NULL)
346 return -ENOMEM;
347 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
348 if (unlikely(r)) {
349 kfree(bo);
350 return r;
351 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800352 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400353 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100354 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
355 AMDGPU_GEM_DOMAIN_GTT |
356 AMDGPU_GEM_DOMAIN_CPU |
357 AMDGPU_GEM_DOMAIN_GDS |
358 AMDGPU_GEM_DOMAIN_GWS |
359 AMDGPU_GEM_DOMAIN_OA);
360 bo->allowed_domains = bo->prefered_domains;
361 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
362 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363
364 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200365
366 /* For architectures that don't support WC memory,
367 * mask out the WC flag from the BO
368 */
369 if (!drm_arch_can_wc_memory())
370 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
371
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800372 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 /* Kernel allocation are uninterruptible */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374 r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
375 &bo->placement, page_align, !kernel, NULL,
Christian König72d76682015-09-03 17:34:59 +0200376 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400377 if (unlikely(r != 0)) {
378 return r;
379 }
Flora Cui4fea83f2016-07-20 14:44:38 +0800380
381 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
382 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100383 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800384
385 if (adev->mman.buffer_funcs_ring == NULL ||
386 !adev->mman.buffer_funcs_ring->ready) {
387 r = -EBUSY;
388 goto fail_free;
389 }
390
391 r = amdgpu_bo_reserve(bo, false);
392 if (unlikely(r != 0))
393 goto fail_free;
394
395 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
396 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
397 if (unlikely(r != 0))
398 goto fail_unreserve;
399
400 amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
401 amdgpu_bo_fence(bo, fence, false);
402 amdgpu_bo_unreserve(bo);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100403 dma_fence_put(bo->tbo.moving);
404 bo->tbo.moving = dma_fence_get(fence);
405 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800406 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 *bo_ptr = bo;
408
409 trace_amdgpu_bo_create(bo);
410
411 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800412
413fail_unreserve:
414 amdgpu_bo_unreserve(bo);
415fail_free:
416 amdgpu_bo_unref(&bo);
417 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400418}
419
Chunming Zhoue7893c42016-07-26 14:13:21 +0800420static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
421 unsigned long size, int byte_align,
422 struct amdgpu_bo *bo)
423{
424 struct ttm_placement placement = {0};
425 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
426 int r;
427
428 if (bo->shadow)
429 return 0;
430
431 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
432 memset(&placements, 0,
433 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
434
435 amdgpu_ttm_placement_init(adev, &placement,
436 placements, AMDGPU_GEM_DOMAIN_GTT,
437 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
438
439 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
440 AMDGPU_GEM_DOMAIN_GTT,
441 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
442 NULL, &placement,
443 bo->tbo.resv,
444 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800445 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800446 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800447 mutex_lock(&adev->shadow_list_lock);
448 list_add_tail(&bo->shadow_list, &adev->shadow_list);
449 mutex_unlock(&adev->shadow_list_lock);
450 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800451
452 return r;
453}
454
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800455int amdgpu_bo_create(struct amdgpu_device *adev,
456 unsigned long size, int byte_align,
457 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200458 struct sg_table *sg,
459 struct reservation_object *resv,
460 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800461{
462 struct ttm_placement placement = {0};
463 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800464 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800465
466 memset(&placements, 0,
467 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
468
469 amdgpu_ttm_placement_init(adev, &placement,
470 placements, domain, flags);
471
Chunming Zhoue7893c42016-07-26 14:13:21 +0800472 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
473 domain, flags, sg, &placement,
474 resv, bo_ptr);
475 if (r)
476 return r;
477
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800478 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800479 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
480 if (r)
481 amdgpu_bo_unref(bo_ptr);
482 }
483
484 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800485}
486
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800487int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
488 struct amdgpu_ring *ring,
489 struct amdgpu_bo *bo,
490 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100491 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800492 bool direct)
493
494{
495 struct amdgpu_bo *shadow = bo->shadow;
496 uint64_t bo_addr, shadow_addr;
497 int r;
498
499 if (!shadow)
500 return -EINVAL;
501
502 bo_addr = amdgpu_bo_gpu_offset(bo);
503 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
504
505 r = reservation_object_reserve_shared(bo->tbo.resv);
506 if (r)
507 goto err;
508
509 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
510 amdgpu_bo_size(bo), resv, fence,
511 direct);
512 if (!r)
513 amdgpu_bo_fence(bo, *fence, true);
514
515err:
516 return r;
517}
518
519int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
520 struct amdgpu_ring *ring,
521 struct amdgpu_bo *bo,
522 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100523 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800524 bool direct)
525
526{
527 struct amdgpu_bo *shadow = bo->shadow;
528 uint64_t bo_addr, shadow_addr;
529 int r;
530
531 if (!shadow)
532 return -EINVAL;
533
534 bo_addr = amdgpu_bo_gpu_offset(bo);
535 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
536
537 r = reservation_object_reserve_shared(bo->tbo.resv);
538 if (r)
539 goto err;
540
541 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
542 amdgpu_bo_size(bo), resv, fence,
543 direct);
544 if (!r)
545 amdgpu_bo_fence(bo, *fence, true);
546
547err:
548 return r;
549}
550
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400551int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
552{
553 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100554 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555
Christian König271c8122015-05-13 14:30:53 +0200556 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
557 return -EPERM;
558
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400559 if (bo->kptr) {
560 if (ptr) {
561 *ptr = bo->kptr;
562 }
563 return 0;
564 }
Christian König587f3c72016-03-10 16:21:04 +0100565
566 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
567 MAX_SCHEDULE_TIMEOUT);
568 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400569 return r;
Christian König587f3c72016-03-10 16:21:04 +0100570
571 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
572 if (r)
573 return r;
574
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400575 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100576 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100578
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 return 0;
580}
581
582void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
583{
584 if (bo->kptr == NULL)
585 return;
586 bo->kptr = NULL;
587 ttm_bo_kunmap(&bo->kmap);
588}
589
590struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
591{
592 if (bo == NULL)
593 return NULL;
594
595 ttm_bo_reference(&bo->tbo);
596 return bo;
597}
598
599void amdgpu_bo_unref(struct amdgpu_bo **bo)
600{
601 struct ttm_buffer_object *tbo;
602
603 if ((*bo) == NULL)
604 return;
605
606 tbo = &((*bo)->tbo);
607 ttm_bo_unref(&tbo);
608 if (tbo == NULL)
609 *bo = NULL;
610}
611
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800612int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
613 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 u64 *gpu_addr)
615{
Christian Königa7d64de2016-09-15 14:58:48 +0200616 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800618 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619
Christian Königcc325d12016-02-08 11:08:35 +0100620 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 return -EPERM;
622
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800623 if (WARN_ON_ONCE(min_offset > max_offset))
624 return -EINVAL;
625
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800627 uint32_t mem_type = bo->tbo.mem.mem_type;
628
629 if (domain != amdgpu_mem_type_to_domain(mem_type))
630 return -EINVAL;
631
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 bo->pin_count++;
633 if (gpu_addr)
634 *gpu_addr = amdgpu_bo_gpu_offset(bo);
635
636 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800637 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 WARN_ON_ONCE(max_offset <
639 (amdgpu_bo_gpu_offset(bo) - domain_start));
640 }
641
642 return 0;
643 }
Christian König03f48dd2016-08-15 17:00:22 +0200644
645 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646 amdgpu_ttm_placement_from_domain(bo, domain);
647 for (i = 0; i < bo->placement.num_placement; i++) {
648 /* force to pin into visible video ram */
649 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800650 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200651 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200652 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800653 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200654 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800655 return -EINVAL;
656 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200657 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800658 } else {
659 fpfn = min_offset >> PAGE_SHIFT;
660 lpfn = max_offset >> PAGE_SHIFT;
661 }
662 if (fpfn > bo->placements[i].fpfn)
663 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100664 if (!bo->placements[i].lpfn ||
665 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800666 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400667 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
668 }
669
670 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200671 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200672 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200673 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400674 }
Christian Königbb990bb2016-09-09 16:32:33 +0200675 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200676 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200677 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200678 goto error;
679 }
Christian König6681c5e2016-08-12 16:50:12 +0200680
681 bo->pin_count = 1;
682 if (gpu_addr != NULL)
683 *gpu_addr = amdgpu_bo_gpu_offset(bo);
684 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200685 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200686 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200687 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800688 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200689 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200690 }
691
692error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693 return r;
694}
695
696int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
697{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800698 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699}
700
701int amdgpu_bo_unpin(struct amdgpu_bo *bo)
702{
Christian Königa7d64de2016-09-15 14:58:48 +0200703 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704 int r, i;
705
706 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200707 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 return 0;
709 }
710 bo->pin_count--;
711 if (bo->pin_count)
712 return 0;
713 for (i = 0; i < bo->placement.num_placement; i++) {
714 bo->placements[i].lpfn = 0;
715 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
716 }
717 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200718 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200719 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200720 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 }
Christian König6681c5e2016-08-12 16:50:12 +0200722
723 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200724 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200725 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200726 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800727 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200728 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200729 }
730
731error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732 return r;
733}
734
735int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
736{
737 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800738 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 /* Useless to evict on IGP chips */
740 return 0;
741 }
742 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
743}
744
Alex Deucher1f8628c2016-03-31 16:56:22 -0400745static const char *amdgpu_vram_names[] = {
746 "UNKNOWN",
747 "GDDR1",
748 "DDR2",
749 "GDDR3",
750 "GDDR4",
751 "GDDR5",
752 "HBM",
753 "DDR3"
754};
755
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756int amdgpu_bo_init(struct amdgpu_device *adev)
757{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000758 /* reserve PAT memory space to WC for VRAM */
759 arch_io_reserve_memtype_wc(adev->mc.aper_base,
760 adev->mc.aper_size);
761
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 /* Add an MTRR for the VRAM */
763 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
764 adev->mc.aper_size);
765 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
766 adev->mc.mc_vram_size >> 20,
767 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400768 DRM_INFO("RAM width %dbits %s\n",
769 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770 return amdgpu_ttm_init(adev);
771}
772
773void amdgpu_bo_fini(struct amdgpu_device *adev)
774{
775 amdgpu_ttm_fini(adev);
776 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000777 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778}
779
780int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
781 struct vm_area_struct *vma)
782{
783 return ttm_fbdev_mmap(vma, &bo->tbo);
784}
785
786int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
787{
Marek Olšákfbd76d52015-05-14 23:48:26 +0200788 if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400790
791 bo->tiling_flags = tiling_flags;
792 return 0;
793}
794
795void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
796{
797 lockdep_assert_held(&bo->tbo.resv->lock.base);
798
799 if (tiling_flags)
800 *tiling_flags = bo->tiling_flags;
801}
802
803int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
804 uint32_t metadata_size, uint64_t flags)
805{
806 void *buffer;
807
808 if (!metadata_size) {
809 if (bo->metadata_size) {
810 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000811 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812 bo->metadata_size = 0;
813 }
814 return 0;
815 }
816
817 if (metadata == NULL)
818 return -EINVAL;
819
Andrzej Hajda71affda2015-09-21 17:34:39 -0400820 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 if (buffer == NULL)
822 return -ENOMEM;
823
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 kfree(bo->metadata);
825 bo->metadata_flags = flags;
826 bo->metadata = buffer;
827 bo->metadata_size = metadata_size;
828
829 return 0;
830}
831
832int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
833 size_t buffer_size, uint32_t *metadata_size,
834 uint64_t *flags)
835{
836 if (!buffer && !metadata_size)
837 return -EINVAL;
838
839 if (buffer) {
840 if (buffer_size < bo->metadata_size)
841 return -EINVAL;
842
843 if (bo->metadata_size)
844 memcpy(buffer, bo->metadata, bo->metadata_size);
845 }
846
847 if (metadata_size)
848 *metadata_size = bo->metadata_size;
849 if (flags)
850 *flags = bo->metadata_flags;
851
852 return 0;
853}
854
855void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
856 struct ttm_mem_reg *new_mem)
857{
Christian Königa7d64de2016-09-15 14:58:48 +0200858 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200859 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800860 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400861
862 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
863 return;
864
Christian König765e7fb2016-09-15 15:06:50 +0200865 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200866 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400867
868 /* update statistics */
869 if (!new_mem)
870 return;
871
872 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200873 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800874
Christian König765e7fb2016-09-15 15:06:50 +0200875 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876}
877
878int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
879{
Christian Königa7d64de2016-09-15 14:58:48 +0200880 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200881 struct amdgpu_bo *abo;
882 unsigned long offset, size, lpfn;
883 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884
885 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
886 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200887
888 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König5fb19412015-05-21 17:03:46 +0200889 if (bo->mem.mem_type != TTM_PL_VRAM)
890 return 0;
891
892 size = bo->mem.num_pages << PAGE_SHIFT;
893 offset = bo->mem.start << PAGE_SHIFT;
Christian König03f48dd2016-08-15 17:00:22 +0200894 /* TODO: figure out how to map scattered VRAM to the CPU */
895 if ((offset + size) <= adev->mc.visible_vram_size &&
896 (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
Christian König5fb19412015-05-21 17:03:46 +0200897 return 0;
898
Michel Dänzer104ece92016-03-28 12:53:02 +0900899 /* Can't move a pinned BO to visible VRAM */
900 if (abo->pin_count > 0)
901 return -EINVAL;
902
Christian König5fb19412015-05-21 17:03:46 +0200903 /* hurrah the memory is not visible ! */
Christian König03f48dd2016-08-15 17:00:22 +0200904 abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian König5fb19412015-05-21 17:03:46 +0200905 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
906 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
907 for (i = 0; i < abo->placement.num_placement; i++) {
908 /* Force into visible VRAM */
909 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Christian König6681c5e2016-08-12 16:50:12 +0200910 (!abo->placements[i].lpfn ||
911 abo->placements[i].lpfn > lpfn))
Christian König5fb19412015-05-21 17:03:46 +0200912 abo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 }
Christian König5fb19412015-05-21 17:03:46 +0200914 r = ttm_bo_validate(bo, &abo->placement, false, false);
915 if (unlikely(r == -ENOMEM)) {
916 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
917 return ttm_bo_validate(bo, &abo->placement, false, false);
918 } else if (unlikely(r != 0)) {
919 return r;
920 }
921
922 offset = bo->mem.start << PAGE_SHIFT;
923 /* this should never happen */
924 if ((offset + size) > adev->mc.visible_vram_size)
925 return -EINVAL;
926
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927 return 0;
928}
929
930/**
931 * amdgpu_bo_fence - add fence to buffer object
932 *
933 * @bo: buffer object in question
934 * @fence: fence to add
935 * @shared: true if fence should be added shared
936 *
937 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100938void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 bool shared)
940{
941 struct reservation_object *resv = bo->tbo.resv;
942
943 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800944 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800946 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200948
949/**
950 * amdgpu_bo_gpu_offset - return GPU offset of bo
951 * @bo: amdgpu object for which we query the offset
952 *
953 * Returns current GPU offset of the object.
954 *
955 * Note: object should either be pinned or reserved when calling this
956 * function, it might be useful to add check for this for debugging.
957 */
958u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
959{
960 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200961 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
962 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200963 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
964 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +0200965 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +0200966 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
967 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200968
969 return bo->tbo.offset;
970}