blob: fbaf974277dffd9c90e57f03037a4b3fe8fa6da5 [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
Thierry Reding641d0342013-01-21 11:09:01 +010020#include <linux/err.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070021#include <linux/init.h>
22#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070023#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070024#include <linux/io.h>
25#include <linux/gpio.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060026#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060027#include <linux/platform_device.h>
28#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000029#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000030#include <linux/irqchip/chained_irq.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070031#include <linux/pinctrl/consumer.h>
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053032#include <linux/pm.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070033
Erik Gilling3c92db92010-03-15 19:40:06 -070034#define GPIO_BANK(x) ((x) >> 5)
35#define GPIO_PORT(x) (((x) >> 3) & 0x3)
36#define GPIO_BIT(x) ((x) & 0x7)
37
Laxman Dewanganb546be02016-04-25 16:08:33 +053038#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
Stephen Warren5c1e2c92012-03-16 17:35:08 -060039 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070040
Laxman Dewanganb546be02016-04-25 16:08:33 +053041#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
42#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
43#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
44#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
45#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
46#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
47#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
48#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
Laxman Dewangan3737de42016-04-25 16:08:34 +053049#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
50
Erik Gilling3c92db92010-03-15 19:40:06 -070051
Laxman Dewanganb546be02016-04-25 16:08:33 +053052#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
53#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
54#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
Laxman Dewangan3737de42016-04-25 16:08:34 +053055#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
Laxman Dewanganb546be02016-04-25 16:08:33 +053056#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
57#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
58#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070059
60#define GPIO_INT_LVL_MASK 0x010101
61#define GPIO_INT_LVL_EDGE_RISING 0x000101
62#define GPIO_INT_LVL_EDGE_FALLING 0x000100
63#define GPIO_INT_LVL_EDGE_BOTH 0x010100
64#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
65#define GPIO_INT_LVL_LEVEL_LOW 0x000000
66
Laxman Dewanganb546be02016-04-25 16:08:33 +053067struct tegra_gpio_info;
68
Erik Gilling3c92db92010-03-15 19:40:06 -070069struct tegra_gpio_bank {
Thierry Reding539b7a32017-07-24 16:55:08 +020070 unsigned int bank;
71 unsigned int irq;
Erik Gilling3c92db92010-03-15 19:40:06 -070072 spinlock_t lvl_lock[4];
Laxman Dewangan3737de42016-04-25 16:08:34 +053073 spinlock_t dbc_lock[4]; /* Lock for updating debounce count register */
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053074#ifdef CONFIG_PM_SLEEP
Colin Cross2e47b8b2010-04-07 12:59:42 -070075 u32 cnf[4];
76 u32 out[4];
77 u32 oe[4];
78 u32 int_enb[4];
79 u32 int_lvl[4];
Joseph Lo203f31c2013-04-03 19:31:44 +080080 u32 wake_enb[4];
Laxman Dewangan3737de42016-04-25 16:08:34 +053081 u32 dbc_enb[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070082#endif
Laxman Dewangan3737de42016-04-25 16:08:34 +053083 u32 dbc_cnt[4];
Laxman Dewanganb546be02016-04-25 16:08:33 +053084 struct tegra_gpio_info *tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -070085};
86
Laxman Dewangan171b92c2016-04-25 16:08:31 +053087struct tegra_gpio_soc_config {
Laxman Dewangan3737de42016-04-25 16:08:34 +053088 bool debounce_supported;
Laxman Dewangan171b92c2016-04-25 16:08:31 +053089 u32 bank_stride;
90 u32 upper_offset;
91};
92
Laxman Dewanganb546be02016-04-25 16:08:33 +053093struct tegra_gpio_info {
94 struct device *dev;
95 void __iomem *regs;
96 struct irq_domain *irq_domain;
97 struct tegra_gpio_bank *bank_info;
98 const struct tegra_gpio_soc_config *soc;
99 struct gpio_chip gc;
100 struct irq_chip ic;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530101 u32 bank_count;
102};
Stephen Warren88d89512011-10-11 16:16:14 -0600103
Laxman Dewanganb546be02016-04-25 16:08:33 +0530104static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
105 u32 val, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600106{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530107 __raw_writel(val, tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600108}
109
Laxman Dewanganb546be02016-04-25 16:08:33 +0530110static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600111{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530112 return __raw_readl(tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600113}
Erik Gilling3c92db92010-03-15 19:40:06 -0700114
Thierry Reding539b7a32017-07-24 16:55:08 +0200115static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port,
116 unsigned int bit)
Erik Gilling3c92db92010-03-15 19:40:06 -0700117{
118 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
119}
120
Laxman Dewanganb546be02016-04-25 16:08:33 +0530121static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
Thierry Reding539b7a32017-07-24 16:55:08 +0200122 unsigned int gpio, u32 value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700123{
124 u32 val;
125
126 val = 0x100 << GPIO_BIT(gpio);
127 if (value)
128 val |= 1 << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530129 tegra_gpio_writel(tgi, val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700130}
131
Thierry Reding539b7a32017-07-24 16:55:08 +0200132static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700133{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530134 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700135}
136
Thierry Reding539b7a32017-07-24 16:55:08 +0200137static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700138{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530139 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700140}
141
Thierry Reding4bc17862017-07-24 16:55:07 +0200142static int tegra_gpio_request(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700143{
144 return pinctrl_request_gpio(offset);
145}
146
Thierry Reding4bc17862017-07-24 16:55:07 +0200147static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700148{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530149 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
150
Stephen Warren3e215d02012-02-18 01:04:55 -0700151 pinctrl_free_gpio(offset);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530152 tegra_gpio_disable(tgi, offset);
Stephen Warren3e215d02012-02-18 01:04:55 -0700153}
154
Thierry Reding4bc17862017-07-24 16:55:07 +0200155static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset,
156 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700157{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530158 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
159
160 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
Erik Gilling3c92db92010-03-15 19:40:06 -0700161}
162
Thierry Reding4bc17862017-07-24 16:55:07 +0200163static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700164{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530165 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200166 unsigned int bval = BIT(GPIO_BIT(offset));
Laxman Dewangan195812e2012-11-09 11:34:20 +0530167
Laxman Dewanganb546be02016-04-25 16:08:33 +0530168 /* If gpio is in output mode then read from the out value */
169 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
170 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
171
172 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
Erik Gilling3c92db92010-03-15 19:40:06 -0700173}
174
Thierry Reding4bc17862017-07-24 16:55:07 +0200175static int tegra_gpio_direction_input(struct gpio_chip *chip,
176 unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700177{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530178 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
179
180 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
181 tegra_gpio_enable(tgi, offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700182 return 0;
183}
184
Thierry Reding4bc17862017-07-24 16:55:07 +0200185static int tegra_gpio_direction_output(struct gpio_chip *chip,
186 unsigned int offset,
187 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700188{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530189 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
190
Erik Gilling3c92db92010-03-15 19:40:06 -0700191 tegra_gpio_set(chip, offset, value);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530192 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
193 tegra_gpio_enable(tgi, offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700194 return 0;
195}
196
Thierry Reding4bc17862017-07-24 16:55:07 +0200197static int tegra_gpio_get_direction(struct gpio_chip *chip,
198 unsigned int offset)
Laxman Dewanganf002d072016-04-29 21:55:23 +0530199{
200 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
201 u32 pin_mask = BIT(GPIO_BIT(offset));
202 u32 cnf, oe;
203
204 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
205 if (!(cnf & pin_mask))
206 return -EINVAL;
207
208 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
209
210 return (oe & pin_mask) ? GPIOF_DIR_OUT : GPIOF_DIR_IN;
211}
212
Laxman Dewangan3737de42016-04-25 16:08:34 +0530213static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
214 unsigned int debounce)
215{
216 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
217 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
218 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
219 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200220 unsigned int port;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530221
222 if (!debounce_ms) {
223 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
224 offset, 0);
225 return 0;
226 }
227
228 debounce_ms = min(debounce_ms, 255U);
229 port = GPIO_PORT(offset);
230
231 /* There is only one debounce count register per port and hence
232 * set the maximum of current and requested debounce time.
233 */
234 spin_lock_irqsave(&bank->dbc_lock[port], flags);
235 if (bank->dbc_cnt[port] < debounce_ms) {
236 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
237 bank->dbc_cnt[port] = debounce_ms;
238 }
239 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
240
241 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
242
243 return 0;
244}
245
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300246static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
247 unsigned long config)
248{
249 u32 debounce;
250
251 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
252 return -ENOTSUPP;
253
254 debounce = pinconf_to_config_argument(config);
255 return tegra_gpio_set_debounce(chip, offset, debounce);
256}
257
Thierry Reding4bc17862017-07-24 16:55:07 +0200258static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
Stephen Warren438a99c2011-08-23 00:39:56 +0100259{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530260 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Erik Gilling3c92db92010-03-15 19:40:06 -0700261
Laxman Dewanganb546be02016-04-25 16:08:33 +0530262 return irq_find_mapping(tgi->irq_domain, offset);
263}
Erik Gilling3c92db92010-03-15 19:40:06 -0700264
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100265static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700266{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530267 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
268 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200269 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700270
Laxman Dewanganb546be02016-04-25 16:08:33 +0530271 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700272}
273
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100274static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700275{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530276 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
277 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200278 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700279
Laxman Dewanganb546be02016-04-25 16:08:33 +0530280 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700281}
282
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100283static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700284{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530285 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
286 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200287 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700288
Laxman Dewanganb546be02016-04-25 16:08:33 +0530289 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700290}
291
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100292static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700293{
Thierry Reding539b7a32017-07-24 16:55:08 +0200294 unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100295 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530296 struct tegra_gpio_info *tgi = bank->tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -0700297 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200298 u32 val;
Stephen Warrendf231f22013-10-16 13:25:33 -0600299 int ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700300
301 switch (type & IRQ_TYPE_SENSE_MASK) {
302 case IRQ_TYPE_EDGE_RISING:
303 lvl_type = GPIO_INT_LVL_EDGE_RISING;
304 break;
305
306 case IRQ_TYPE_EDGE_FALLING:
307 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
308 break;
309
310 case IRQ_TYPE_EDGE_BOTH:
311 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
312 break;
313
314 case IRQ_TYPE_LEVEL_HIGH:
315 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
316 break;
317
318 case IRQ_TYPE_LEVEL_LOW:
319 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
320 break;
321
322 default:
323 return -EINVAL;
324 }
325
Laxman Dewanganb546be02016-04-25 16:08:33 +0530326 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
Stephen Warrendf231f22013-10-16 13:25:33 -0600327 if (ret) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530328 dev_err(tgi->dev,
Thierry Reding539b7a32017-07-24 16:55:08 +0200329 "unable to lock Tegra GPIO %u as IRQ\n", gpio);
Stephen Warrendf231f22013-10-16 13:25:33 -0600330 return ret;
331 }
332
Erik Gilling3c92db92010-03-15 19:40:06 -0700333 spin_lock_irqsave(&bank->lvl_lock[port], flags);
334
Laxman Dewanganb546be02016-04-25 16:08:33 +0530335 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700336 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
337 val |= lvl_type << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530338 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700339
340 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
341
Laxman Dewanganb546be02016-04-25 16:08:33 +0530342 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
343 tegra_gpio_enable(tgi, gpio);
Stephen Warrend9411362012-03-19 10:31:58 -0600344
Erik Gilling3c92db92010-03-15 19:40:06 -0700345 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200346 irq_set_handler_locked(d, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700347 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200348 irq_set_handler_locked(d, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700349
350 return 0;
351}
352
Stephen Warrendf231f22013-10-16 13:25:33 -0600353static void tegra_gpio_irq_shutdown(struct irq_data *d)
354{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530355 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
356 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200357 unsigned int gpio = d->hwirq;
Stephen Warrendf231f22013-10-16 13:25:33 -0600358
Laxman Dewanganb546be02016-04-25 16:08:33 +0530359 gpiochip_unlock_as_irq(&tgi->gc, gpio);
Stephen Warrendf231f22013-10-16 13:25:33 -0600360}
361
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200362static void tegra_gpio_irq_handler(struct irq_desc *desc)
Erik Gilling3c92db92010-03-15 19:40:06 -0700363{
Thierry Reding539b7a32017-07-24 16:55:08 +0200364 unsigned int port, pin, gpio;
Michał Mirosław9e9509e2017-07-18 14:35:45 +0200365 bool unmasked = false;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530366 u32 lvl;
367 unsigned long sta;
Will Deacon98022942011-02-21 13:58:10 +0000368 struct irq_chip *chip = irq_desc_get_chip(desc);
Jiang Liu476f8b42015-06-04 12:13:15 +0800369 struct tegra_gpio_bank *bank = irq_desc_get_handler_data(desc);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530370 struct tegra_gpio_info *tgi = bank->tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -0700371
Will Deacon98022942011-02-21 13:58:10 +0000372 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700373
Erik Gilling3c92db92010-03-15 19:40:06 -0700374 for (port = 0; port < 4; port++) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530375 gpio = tegra_gpio_compose(bank->bank, port, 0);
376 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
377 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
378 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700379
380 for_each_set_bit(pin, &sta, 8) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530381 tegra_gpio_writel(tgi, 1 << pin,
382 GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700383
384 /* if gpio is edge triggered, clear condition
Colin Cronin20a8a962015-05-18 11:41:43 -0700385 * before executing the handler so that we don't
Erik Gilling3c92db92010-03-15 19:40:06 -0700386 * miss edges
387 */
Michał Mirosław9e9509e2017-07-18 14:35:45 +0200388 if (!unmasked && lvl & (0x100 << pin)) {
389 unmasked = true;
Will Deacon98022942011-02-21 13:58:10 +0000390 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700391 }
392
Grygorii Strashkoc0debb32017-07-08 17:44:11 -0500393 generic_handle_irq(irq_find_mapping(tgi->irq_domain,
394 gpio + pin));
Erik Gilling3c92db92010-03-15 19:40:06 -0700395 }
396 }
397
398 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000399 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700400
401}
402
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530403#ifdef CONFIG_PM_SLEEP
404static int tegra_gpio_resume(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700405{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530406 struct platform_device *pdev = to_platform_device(dev);
407 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700408 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200409 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700410
411 local_irq_save(flags);
412
Laxman Dewanganb546be02016-04-25 16:08:33 +0530413 for (b = 0; b < tgi->bank_count; b++) {
414 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700415
416 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200417 unsigned int gpio = (b << 5) | (p << 3);
418
Laxman Dewanganb546be02016-04-25 16:08:33 +0530419 tegra_gpio_writel(tgi, bank->cnf[p],
420 GPIO_CNF(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530421
422 if (tgi->soc->debounce_supported) {
423 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
424 GPIO_DBC_CNT(tgi, gpio));
425 tegra_gpio_writel(tgi, bank->dbc_enb[p],
426 GPIO_MSK_DBC_EN(tgi, gpio));
427 }
428
Laxman Dewanganb546be02016-04-25 16:08:33 +0530429 tegra_gpio_writel(tgi, bank->out[p],
430 GPIO_OUT(tgi, gpio));
431 tegra_gpio_writel(tgi, bank->oe[p],
432 GPIO_OE(tgi, gpio));
433 tegra_gpio_writel(tgi, bank->int_lvl[p],
434 GPIO_INT_LVL(tgi, gpio));
435 tegra_gpio_writel(tgi, bank->int_enb[p],
436 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700437 }
438 }
439
440 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530441 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700442}
443
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530444static int tegra_gpio_suspend(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700445{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530446 struct platform_device *pdev = to_platform_device(dev);
447 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700448 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200449 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700450
Colin Cross2e47b8b2010-04-07 12:59:42 -0700451 local_irq_save(flags);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530452 for (b = 0; b < tgi->bank_count; b++) {
453 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700454
455 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200456 unsigned int gpio = (b << 5) | (p << 3);
457
Laxman Dewanganb546be02016-04-25 16:08:33 +0530458 bank->cnf[p] = tegra_gpio_readl(tgi,
459 GPIO_CNF(tgi, gpio));
460 bank->out[p] = tegra_gpio_readl(tgi,
461 GPIO_OUT(tgi, gpio));
462 bank->oe[p] = tegra_gpio_readl(tgi,
463 GPIO_OE(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530464 if (tgi->soc->debounce_supported) {
465 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
466 GPIO_MSK_DBC_EN(tgi, gpio));
467 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
468 bank->dbc_enb[p];
469 }
470
Laxman Dewanganb546be02016-04-25 16:08:33 +0530471 bank->int_enb[p] = tegra_gpio_readl(tgi,
472 GPIO_INT_ENB(tgi, gpio));
473 bank->int_lvl[p] = tegra_gpio_readl(tgi,
474 GPIO_INT_LVL(tgi, gpio));
Joseph Lo203f31c2013-04-03 19:31:44 +0800475
476 /* Enable gpio irq for wake up source */
Laxman Dewanganb546be02016-04-25 16:08:33 +0530477 tegra_gpio_writel(tgi, bank->wake_enb[p],
478 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700479 }
480 }
481 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530482 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700483}
484
Joseph Lo203f31c2013-04-03 19:31:44 +0800485static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700486{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100487 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Thierry Reding539b7a32017-07-24 16:55:08 +0200488 unsigned int gpio = d->hwirq;
Joseph Lo203f31c2013-04-03 19:31:44 +0800489 u32 port, bit, mask;
490
491 port = GPIO_PORT(gpio);
492 bit = GPIO_BIT(gpio);
493 mask = BIT(bit);
494
495 if (enable)
496 bank->wake_enb[port] |= mask;
497 else
498 bank->wake_enb[port] &= ~mask;
499
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100500 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700501}
502#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700503
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000504#ifdef CONFIG_DEBUG_FS
505
506#include <linux/debugfs.h>
507#include <linux/seq_file.h>
508
509static int dbg_gpio_show(struct seq_file *s, void *unused)
510{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530511 struct tegra_gpio_info *tgi = s->private;
Thierry Reding539b7a32017-07-24 16:55:08 +0200512 unsigned int i, j;
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000513
Laxman Dewanganb546be02016-04-25 16:08:33 +0530514 for (i = 0; i < tgi->bank_count; i++) {
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000515 for (j = 0; j < 4; j++) {
Thierry Reding539b7a32017-07-24 16:55:08 +0200516 unsigned int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200517
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000518 seq_printf(s,
Thierry Reding539b7a32017-07-24 16:55:08 +0200519 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000520 i, j,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530521 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
522 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
523 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
524 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
525 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
526 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
527 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000528 }
529 }
530 return 0;
531}
532
533static int dbg_gpio_open(struct inode *inode, struct file *file)
534{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530535 return single_open(file, dbg_gpio_show, inode->i_private);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000536}
537
538static const struct file_operations debug_fops = {
539 .open = dbg_gpio_open,
540 .read = seq_read,
541 .llseek = seq_lseek,
542 .release = single_release,
543};
544
Laxman Dewanganb546be02016-04-25 16:08:33 +0530545static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000546{
Thierry Reding4bc17862017-07-24 16:55:07 +0200547 (void) debugfs_create_file("tegra_gpio", 0444,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530548 NULL, tgi, &debug_fops);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000549}
550
551#else
552
Laxman Dewanganb546be02016-04-25 16:08:33 +0530553static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000554{
555}
556
557#endif
558
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530559static const struct dev_pm_ops tegra_gpio_pm_ops = {
560 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
561};
562
Thierry Reding9ee8ff42016-06-06 18:56:27 +0200563/*
564 * This lock class tells lockdep that GPIO irqs are in a different category
565 * than their parents, so it won't report false recursion.
566 */
567static struct lock_class_key gpio_lock_class;
568
Bill Pemberton38363092012-11-19 13:22:34 -0500569static int tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700570{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530571 struct tegra_gpio_info *tgi;
Stephen Warren88d89512011-10-11 16:16:14 -0600572 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700573 struct tegra_gpio_bank *bank;
Thierry Reding539b7a32017-07-24 16:55:08 +0200574 unsigned int gpio, i, j;
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700575 int ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700576
Laxman Dewanganb546be02016-04-25 16:08:33 +0530577 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
578 if (!tgi)
579 return -ENODEV;
580
Thierry Reding20133bd2017-07-24 16:55:05 +0200581 tgi->soc = of_device_get_match_data(&pdev->dev);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530582 tgi->dev = &pdev->dev;
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600583
Thierry Reding56420902017-07-20 18:00:56 +0200584 ret = platform_irq_count(pdev);
585 if (ret < 0)
586 return ret;
587
588 tgi->bank_count = ret;
589
Laxman Dewanganb546be02016-04-25 16:08:33 +0530590 if (!tgi->bank_count) {
Stephen Warren33918112012-01-19 08:16:35 +0000591 dev_err(&pdev->dev, "Missing IRQ resource\n");
592 return -ENODEV;
593 }
594
Laxman Dewanganb546be02016-04-25 16:08:33 +0530595 tgi->gc.label = "tegra-gpio";
596 tgi->gc.request = tegra_gpio_request;
597 tgi->gc.free = tegra_gpio_free;
598 tgi->gc.direction_input = tegra_gpio_direction_input;
599 tgi->gc.get = tegra_gpio_get;
600 tgi->gc.direction_output = tegra_gpio_direction_output;
601 tgi->gc.set = tegra_gpio_set;
Laxman Dewanganf002d072016-04-29 21:55:23 +0530602 tgi->gc.get_direction = tegra_gpio_get_direction;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530603 tgi->gc.to_irq = tegra_gpio_to_irq;
604 tgi->gc.base = 0;
605 tgi->gc.ngpio = tgi->bank_count * 32;
606 tgi->gc.parent = &pdev->dev;
607 tgi->gc.of_node = pdev->dev.of_node;
Stephen Warren33918112012-01-19 08:16:35 +0000608
Laxman Dewanganb546be02016-04-25 16:08:33 +0530609 tgi->ic.name = "GPIO";
610 tgi->ic.irq_ack = tegra_gpio_irq_ack;
611 tgi->ic.irq_mask = tegra_gpio_irq_mask;
612 tgi->ic.irq_unmask = tegra_gpio_irq_unmask;
613 tgi->ic.irq_set_type = tegra_gpio_irq_set_type;
614 tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown;
615#ifdef CONFIG_PM_SLEEP
616 tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake;
617#endif
618
619 platform_set_drvdata(pdev, tgi);
620
Thierry Reding20133bd2017-07-24 16:55:05 +0200621 if (tgi->soc->debounce_supported)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300622 tgi->gc.set_config = tegra_gpio_set_config;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530623
Thierry Reding9b882262017-07-24 16:55:06 +0200624 tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530625 sizeof(*tgi->bank_info), GFP_KERNEL);
626 if (!tgi->bank_info)
Thierry Reding9b882262017-07-24 16:55:06 +0200627 return -ENOMEM;
Stephen Warren33918112012-01-19 08:16:35 +0000628
Laxman Dewanganb546be02016-04-25 16:08:33 +0530629 tgi->irq_domain = irq_domain_add_linear(pdev->dev.of_node,
630 tgi->gc.ngpio,
631 &irq_domain_simple_ops, NULL);
632 if (!tgi->irq_domain)
Linus Walleijd0235672012-10-16 21:00:09 +0200633 return -ENODEV;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000634
Laxman Dewanganb546be02016-04-25 16:08:33 +0530635 for (i = 0; i < tgi->bank_count; i++) {
Thierry Reding9c074092017-07-20 18:00:57 +0200636 ret = platform_get_irq(pdev, i);
637 if (ret < 0) {
638 dev_err(&pdev->dev, "Missing IRQ resource: %d\n", ret);
639 return ret;
Stephen Warren88d89512011-10-11 16:16:14 -0600640 }
641
Laxman Dewanganb546be02016-04-25 16:08:33 +0530642 bank = &tgi->bank_info[i];
Stephen Warren88d89512011-10-11 16:16:14 -0600643 bank->bank = i;
Thierry Reding9c074092017-07-20 18:00:57 +0200644 bank->irq = ret;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530645 bank->tgi = tgi;
Stephen Warren88d89512011-10-11 16:16:14 -0600646 }
647
648 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530649 tgi->regs = devm_ioremap_resource(&pdev->dev, res);
650 if (IS_ERR(tgi->regs))
651 return PTR_ERR(tgi->regs);
Stephen Warren88d89512011-10-11 16:16:14 -0600652
Laxman Dewanganb546be02016-04-25 16:08:33 +0530653 for (i = 0; i < tgi->bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700654 for (j = 0; j < 4; j++) {
655 int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200656
Laxman Dewanganb546be02016-04-25 16:08:33 +0530657 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700658 }
659 }
660
Laxman Dewanganb546be02016-04-25 16:08:33 +0530661 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700662 if (ret < 0) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530663 irq_domain_remove(tgi->irq_domain);
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700664 return ret;
665 }
Erik Gilling3c92db92010-03-15 19:40:06 -0700666
Laxman Dewanganb546be02016-04-25 16:08:33 +0530667 for (gpio = 0; gpio < tgi->gc.ngpio; gpio++) {
668 int irq = irq_create_mapping(tgi->irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100669 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700670
Laxman Dewanganb546be02016-04-25 16:08:33 +0530671 bank = &tgi->bank_info[GPIO_BANK(gpio)];
Stephen Warren47008002011-08-23 00:39:55 +0100672
Thierry Reding9ee8ff42016-06-06 18:56:27 +0200673 irq_set_lockdep_class(irq, &gpio_lock_class);
Stephen Warren47008002011-08-23 00:39:55 +0100674 irq_set_chip_data(irq, bank);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530675 irq_set_chip_and_handler(irq, &tgi->ic, handle_simple_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700676 }
677
Laxman Dewanganb546be02016-04-25 16:08:33 +0530678 for (i = 0; i < tgi->bank_count; i++) {
679 bank = &tgi->bank_info[i];
Erik Gilling3c92db92010-03-15 19:40:06 -0700680
Russell Kinge88d2512015-06-16 23:06:50 +0100681 irq_set_chained_handler_and_data(bank->irq,
682 tegra_gpio_irq_handler, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700683
Laxman Dewangan3737de42016-04-25 16:08:34 +0530684 for (j = 0; j < 4; j++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700685 spin_lock_init(&bank->lvl_lock[j]);
Laxman Dewangan3737de42016-04-25 16:08:34 +0530686 spin_lock_init(&bank->dbc_lock[j]);
687 }
Erik Gilling3c92db92010-03-15 19:40:06 -0700688 }
689
Laxman Dewanganb546be02016-04-25 16:08:33 +0530690 tegra_gpio_debuginit(tgi);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000691
Erik Gilling3c92db92010-03-15 19:40:06 -0700692 return 0;
693}
694
Laxman Dewangan804f5682016-04-25 16:08:32 +0530695static const struct tegra_gpio_soc_config tegra20_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530696 .bank_stride = 0x80,
697 .upper_offset = 0x800,
698};
699
Laxman Dewangan804f5682016-04-25 16:08:32 +0530700static const struct tegra_gpio_soc_config tegra30_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530701 .bank_stride = 0x100,
702 .upper_offset = 0x80,
703};
704
Laxman Dewangan3737de42016-04-25 16:08:34 +0530705static const struct tegra_gpio_soc_config tegra210_gpio_config = {
706 .debounce_supported = true,
707 .bank_stride = 0x100,
708 .upper_offset = 0x80,
709};
710
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530711static const struct of_device_id tegra_gpio_of_match[] = {
Laxman Dewangan3737de42016-04-25 16:08:34 +0530712 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530713 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
714 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
715 { },
716};
717
Stephen Warren88d89512011-10-11 16:16:14 -0600718static struct platform_driver tegra_gpio_driver = {
719 .driver = {
720 .name = "tegra-gpio",
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530721 .pm = &tegra_gpio_pm_ops,
Stephen Warren88d89512011-10-11 16:16:14 -0600722 .of_match_table = tegra_gpio_of_match,
723 },
724 .probe = tegra_gpio_probe,
725};
726
727static int __init tegra_gpio_init(void)
728{
729 return platform_driver_register(&tegra_gpio_driver);
730}
Erik Gilling3c92db92010-03-15 19:40:06 -0700731postcore_initcall(tegra_gpio_init);