blob: 8a1a4fbc06ac85c5c41b58750d44219777c37d6b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200114static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
311 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
312 return pipe;
313 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
314 return pipe;
315 }
316
317 /* shrug */
318 return PIPE_A;
319}
320
321static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
322{
323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
324
325 if (HAS_PCH_SPLIT(dev))
326 return PCH_PP_CONTROL;
327 else
328 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
329}
330
331static u32 _pp_stat_reg(struct intel_dp *intel_dp)
332{
333 struct drm_device *dev = intel_dp_to_dev(intel_dp);
334
335 if (HAS_PCH_SPLIT(dev))
336 return PCH_PP_STATUS;
337 else
338 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
339}
340
Clint Taylor01527b32014-07-07 13:01:46 -0700341/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
342 This function only applicable when panel PM state is not to be tracked */
343static int edp_notify_handler(struct notifier_block *this, unsigned long code,
344 void *unused)
345{
346 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
347 edp_notifier);
348 struct drm_device *dev = intel_dp_to_dev(intel_dp);
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 u32 pp_div;
351 u32 pp_ctrl_reg, pp_div_reg;
352 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
353
354 if (!is_edp(intel_dp) || code != SYS_RESTART)
355 return 0;
356
357 if (IS_VALLEYVIEW(dev)) {
358 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
359 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
360 pp_div = I915_READ(pp_div_reg);
361 pp_div &= PP_REFERENCE_DIVIDER_MASK;
362
363 /* 0x1F write to PP_DIV_REG sets max cycle delay */
364 I915_WRITE(pp_div_reg, pp_div | 0x1F);
365 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
366 msleep(intel_dp->panel_power_cycle_delay);
367 }
368
369 return 0;
370}
371
Daniel Vetter4be73782014-01-17 14:39:48 +0100372static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700373{
Paulo Zanoni30add222012-10-26 19:05:45 -0200374 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376
Jani Nikulabf13e812013-09-06 07:40:05 +0300377 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700378}
379
Daniel Vetter4be73782014-01-17 14:39:48 +0100380static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700381{
Paulo Zanoni30add222012-10-26 19:05:45 -0200382 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700383 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300384 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
385 struct intel_encoder *intel_encoder = &intel_dig_port->base;
386 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700387
Imre Deakbb4932c2014-04-14 20:24:33 +0300388 power_domain = intel_display_port_power_domain(intel_encoder);
389 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300390 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700391}
392
Keith Packard9b984da2011-09-19 13:54:47 -0700393static void
394intel_dp_check_edp(struct intel_dp *intel_dp)
395{
Paulo Zanoni30add222012-10-26 19:05:45 -0200396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700397 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700398
Keith Packard9b984da2011-09-19 13:54:47 -0700399 if (!is_edp(intel_dp))
400 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700401
Daniel Vetter4be73782014-01-17 14:39:48 +0100402 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700403 WARN(1, "eDP powered off while attempting aux channel communication.\n");
404 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300405 I915_READ(_pp_stat_reg(intel_dp)),
406 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700407 }
408}
409
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100410static uint32_t
411intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
412{
413 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
414 struct drm_device *dev = intel_dig_port->base.base.dev;
415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300416 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100417 uint32_t status;
418 bool done;
419
Daniel Vetteref04f002012-12-01 21:03:59 +0100420#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100421 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300422 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300423 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100424 else
425 done = wait_for_atomic(C, 10) == 0;
426 if (!done)
427 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
428 has_aux_irq);
429#undef C
430
431 return status;
432}
433
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000434static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435{
436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
437 struct drm_device *dev = intel_dig_port->base.base.dev;
438
439 /*
440 * The clock divider is based off the hrawclk, and would like to run at
441 * 2MHz. So, take the hrawclk value and divide by 2 and use that
442 */
443 return index ? 0 : intel_hrawclk(dev) / 2;
444}
445
446static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
447{
448 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
449 struct drm_device *dev = intel_dig_port->base.base.dev;
450
451 if (index)
452 return 0;
453
454 if (intel_dig_port->port == PORT_A) {
455 if (IS_GEN6(dev) || IS_GEN7(dev))
456 return 200; /* SNB & IVB eDP input clock at 400Mhz */
457 else
458 return 225; /* eDP input clock at 450Mhz */
459 } else {
460 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
461 }
462}
463
464static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300465{
466 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
467 struct drm_device *dev = intel_dig_port->base.base.dev;
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000470 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 if (index)
472 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000473 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300474 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
475 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100476 switch (index) {
477 case 0: return 63;
478 case 1: return 72;
479 default: return 0;
480 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000481 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100482 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300483 }
484}
485
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000486static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
487{
488 return index ? 0 : 100;
489}
490
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000491static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
492 bool has_aux_irq,
493 int send_bytes,
494 uint32_t aux_clock_divider)
495{
496 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
497 struct drm_device *dev = intel_dig_port->base.base.dev;
498 uint32_t precharge, timeout;
499
500 if (IS_GEN6(dev))
501 precharge = 3;
502 else
503 precharge = 5;
504
505 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
506 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
507 else
508 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
509
510 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000515 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000516 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
517 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000518 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000519}
520
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100522intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 uint8_t *send, int send_bytes,
524 uint8_t *recv, int recv_size)
525{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200526 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
527 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300529 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100531 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100532 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000534 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100535 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200536 bool vdd;
537
538 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539
540 /* dp aux is extremely sensitive to irq latency, hence request the
541 * lowest possible wakeup latency and so prevent the cpu from going into
542 * deep sleep states.
543 */
544 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545
Keith Packard9b984da2011-09-19 13:54:47 -0700546 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800547
Paulo Zanonic67a4702013-08-19 13:18:09 -0300548 intel_aux_display_runtime_get(dev_priv);
549
Jesse Barnes11bee432011-08-01 15:02:20 -0700550 /* Try to wait for any previous AUX channel activity */
551 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100552 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700553 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
554 break;
555 msleep(1);
556 }
557
558 if (try == 3) {
559 WARN(1, "dp_aux_ch not started status 0x%08x\n",
560 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100561 ret = -EBUSY;
562 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 }
564
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300565 /* Only 5 data registers! */
566 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
567 ret = -E2BIG;
568 goto out;
569 }
570
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000571 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000572 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
573 has_aux_irq,
574 send_bytes,
575 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000576
Chris Wilsonbc866252013-07-21 16:00:03 +0100577 /* Must try at least 3 times according to DP spec */
578 for (try = 0; try < 5; try++) {
579 /* Load the send data into the aux channel data registers */
580 for (i = 0; i < send_bytes; i += 4)
581 I915_WRITE(ch_data + i,
582 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400583
Chris Wilsonbc866252013-07-21 16:00:03 +0100584 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000585 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100586
Chris Wilsonbc866252013-07-21 16:00:03 +0100587 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400588
Chris Wilsonbc866252013-07-21 16:00:03 +0100589 /* Clear done status and any errors */
590 I915_WRITE(ch_ctl,
591 status |
592 DP_AUX_CH_CTL_DONE |
593 DP_AUX_CH_CTL_TIME_OUT_ERROR |
594 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400595
Chris Wilsonbc866252013-07-21 16:00:03 +0100596 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
597 DP_AUX_CH_CTL_RECEIVE_ERROR))
598 continue;
599 if (status & DP_AUX_CH_CTL_DONE)
600 break;
601 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 break;
604 }
605
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700607 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100608 ret = -EBUSY;
609 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 }
611
612 /* Check for timeout or receive error.
613 * Timeouts occur when the sink is not connected
614 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700615 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700616 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100617 ret = -EIO;
618 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620
621 /* Timeouts occur when the device isn't connected, so they're
622 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800624 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100625 ret = -ETIMEDOUT;
626 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627 }
628
629 /* Unload any bytes sent back from the other side */
630 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
631 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 if (recv_bytes > recv_size)
633 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400634
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100635 for (i = 0; i < recv_bytes; i += 4)
636 unpack_aux(I915_READ(ch_data + i),
637 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700638
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100639 ret = recv_bytes;
640out:
641 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300642 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643
Jani Nikula884f19e2014-03-14 16:51:14 +0200644 if (vdd)
645 edp_panel_vdd_off(intel_dp, false);
646
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648}
649
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300650#define BARE_ADDRESS_SIZE 3
651#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200652static ssize_t
653intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
656 uint8_t txbuf[20], rxbuf[20];
657 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659
Jani Nikula9d1a1032014-03-14 16:51:15 +0200660 txbuf[0] = msg->request << 4;
661 txbuf[1] = msg->address >> 8;
662 txbuf[2] = msg->address & 0xff;
663 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300664
Jani Nikula9d1a1032014-03-14 16:51:15 +0200665 switch (msg->request & ~DP_AUX_I2C_MOT) {
666 case DP_AUX_NATIVE_WRITE:
667 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300668 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200670
Jani Nikula9d1a1032014-03-14 16:51:15 +0200671 if (WARN_ON(txsize > 20))
672 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673
Jani Nikula9d1a1032014-03-14 16:51:15 +0200674 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675
Jani Nikula9d1a1032014-03-14 16:51:15 +0200676 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
677 if (ret > 0) {
678 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 /* Return payload size. */
681 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200683 break;
684
685 case DP_AUX_NATIVE_READ:
686 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300687 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200688 rxsize = msg->size + 1;
689
690 if (WARN_ON(rxsize > 20))
691 return -E2BIG;
692
693 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
694 if (ret > 0) {
695 msg->reply = rxbuf[0] >> 4;
696 /*
697 * Assume happy day, and copy the data. The caller is
698 * expected to check msg->reply before touching it.
699 *
700 * Return payload size.
701 */
702 ret--;
703 memcpy(msg->buffer, rxbuf + 1, ret);
704 }
705 break;
706
707 default:
708 ret = -EINVAL;
709 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700710 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200711
Jani Nikula9d1a1032014-03-14 16:51:15 +0200712 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713}
714
Jani Nikula9d1a1032014-03-14 16:51:15 +0200715static void
716intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200721 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700723
Jani Nikula33ad6622014-03-14 16:51:16 +0200724 switch (port) {
725 case PORT_A:
726 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200727 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000728 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200729 case PORT_B:
730 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200732 break;
733 case PORT_C:
734 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_D:
738 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000740 break;
741 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200742 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000743 }
744
Jani Nikula33ad6622014-03-14 16:51:16 +0200745 if (!HAS_DDI(dev))
746 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000747
Jani Nikula0b998362014-03-14 16:51:17 +0200748 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200749 intel_dp->aux.dev = dev->dev;
750 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
753 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000755 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200756 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000757 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200758 name, ret);
759 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000760 }
David Flynn8316f332010-12-08 16:10:21 +0000761
Jani Nikula0b998362014-03-14 16:51:17 +0200762 ret = sysfs_create_link(&connector->base.kdev->kobj,
763 &intel_dp->aux.ddc.dev.kobj,
764 intel_dp->aux.ddc.dev.kobj.name);
765 if (ret < 0) {
766 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000767 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768 }
769}
770
Imre Deak80f65de2014-02-11 17:12:49 +0200771static void
772intel_dp_connector_unregister(struct intel_connector *intel_connector)
773{
774 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
775
776 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200777 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200778 intel_connector_unregister(intel_connector);
779}
780
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781static void
782intel_dp_set_clock(struct intel_encoder *encoder,
783 struct intel_crtc_config *pipe_config, int link_bw)
784{
785 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800786 const struct dp_link_dpll *divisor = NULL;
787 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200788
789 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800790 divisor = gen4_dpll;
791 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200792 } else if (IS_HASWELL(dev)) {
793 /* Haswell has special-purpose DP DDI clocks. */
794 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800795 divisor = pch_dpll;
796 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300797 } else if (IS_CHERRYVIEW(dev)) {
798 divisor = chv_dpll;
799 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200800 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800801 divisor = vlv_dpll;
802 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800804
805 if (divisor && count) {
806 for (i = 0; i < count; i++) {
807 if (link_bw == divisor[i].link_bw) {
808 pipe_config->dpll = divisor[i].dpll;
809 pipe_config->clock_set = true;
810 break;
811 }
812 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200813 }
814}
815
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530816static void
817intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
818{
819 struct drm_device *dev = crtc->base.dev;
820 struct drm_i915_private *dev_priv = dev->dev_private;
821 enum transcoder transcoder = crtc->config.cpu_transcoder;
822
823 I915_WRITE(PIPE_DATA_M2(transcoder),
824 TU_SIZE(m_n->tu) | m_n->gmch_m);
825 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
826 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
827 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
828}
829
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200830bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100831intel_dp_compute_config(struct intel_encoder *encoder,
832 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100834 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100837 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300838 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700839 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300840 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300842 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300843 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700844 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300845 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700846 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200847 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700848 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200849 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850
Imre Deakbc7d38a2013-05-16 14:40:36 +0300851 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100852 pipe_config->has_pch_encoder = true;
853
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200854 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200855 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Jani Nikuladd06f902012-10-19 14:51:50 +0300857 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
858 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
859 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700860 if (!HAS_PCH_SPLIT(dev))
861 intel_gmch_panel_fitting(intel_crtc, pipe_config,
862 intel_connector->panel.fitting_mode);
863 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700864 intel_pch_panel_fitting(intel_crtc, pipe_config,
865 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100866 }
867
Daniel Vettercb1793c2012-06-04 18:39:21 +0200868 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200869 return false;
870
Daniel Vetter083f9562012-04-20 20:23:49 +0200871 DRM_DEBUG_KMS("DP link computation with max lane count %i "
872 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100873 max_lane_count, bws[max_clock],
874 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200875
Daniel Vetter36008362013-03-27 00:44:59 +0100876 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
877 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200878 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300879 if (is_edp(intel_dp)) {
880 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
881 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
882 dev_priv->vbt.edp_bpp);
883 bpp = dev_priv->vbt.edp_bpp;
884 }
885
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300886 if (IS_BROADWELL(dev)) {
887 /* Yes, it's an ugly hack. */
888 min_lane_count = max_lane_count;
889 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
890 min_lane_count);
891 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300892 min_lane_count = min(dev_priv->vbt.edp_lanes,
893 max_lane_count);
894 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
895 min_lane_count);
896 }
897
898 if (dev_priv->vbt.edp_rate) {
899 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
900 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
901 bws[min_clock]);
902 }
Imre Deak79842112013-07-18 17:44:13 +0300903 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200904
Daniel Vetter36008362013-03-27 00:44:59 +0100905 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100906 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
907 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200908
Dave Airliec6930992014-07-14 11:04:39 +1000909 for (clock = min_clock; clock <= max_clock; clock++) {
910 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100911 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
912 link_avail = intel_dp_max_data_rate(link_clock,
913 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200914
Daniel Vetter36008362013-03-27 00:44:59 +0100915 if (mode_rate <= link_avail) {
916 goto found;
917 }
918 }
919 }
920 }
921
922 return false;
923
924found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200925 if (intel_dp->color_range_auto) {
926 /*
927 * See:
928 * CEA-861-E - 5.1 Default Encoding Parameters
929 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
930 */
Thierry Reding18316c82012-12-20 15:41:44 +0100931 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200932 intel_dp->color_range = DP_COLOR_RANGE_16_235;
933 else
934 intel_dp->color_range = 0;
935 }
936
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200937 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100938 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200939
Daniel Vetter36008362013-03-27 00:44:59 +0100940 intel_dp->link_bw = bws[clock];
941 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200942 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200943 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200944
Daniel Vetter36008362013-03-27 00:44:59 +0100945 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
946 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200947 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100948 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
949 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200951 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100952 adjusted_mode->crtc_clock,
953 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200954 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530956 if (intel_connector->panel.downclock_mode != NULL &&
957 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
958 intel_link_compute_m_n(bpp, lane_count,
959 intel_connector->panel.downclock_mode->clock,
960 pipe_config->port_clock,
961 &pipe_config->dp_m2_n2);
962 }
963
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200964 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
965
Daniel Vetter36008362013-03-27 00:44:59 +0100966 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967}
968
Daniel Vetter7c62a162013-06-01 17:16:20 +0200969static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100970{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200971 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
972 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
973 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100974 struct drm_i915_private *dev_priv = dev->dev_private;
975 u32 dpa_ctl;
976
Daniel Vetterff9a6752013-06-01 17:16:21 +0200977 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100978 dpa_ctl = I915_READ(DP_A);
979 dpa_ctl &= ~DP_PLL_FREQ_MASK;
980
Daniel Vetterff9a6752013-06-01 17:16:21 +0200981 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100982 /* For a long time we've carried around a ILK-DevA w/a for the
983 * 160MHz clock. If we're really unlucky, it's still required.
984 */
985 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100986 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200987 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988 } else {
989 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200990 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100991 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100992
Daniel Vetterea9b6002012-11-29 15:59:31 +0100993 I915_WRITE(DP_A, dpa_ctl);
994
995 POSTING_READ(DP_A);
996 udelay(500);
997}
998
Daniel Vetter8ac33ed2014-04-24 23:54:54 +0200999static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001000{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001001 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001003 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001004 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001005 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1006 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001007
Keith Packard417e8222011-11-01 19:54:11 -07001008 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001009 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001010 *
1011 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001012 * SNB CPU
1013 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001014 * CPT PCH
1015 *
1016 * IBX PCH and CPU are the same for almost everything,
1017 * except that the CPU DP PLL is configured in this
1018 * register
1019 *
1020 * CPT PCH is quite different, having many bits moved
1021 * to the TRANS_DP_CTL register instead. That
1022 * configuration happens (oddly) in ironlake_pch_enable
1023 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001024
Keith Packard417e8222011-11-01 19:54:11 -07001025 /* Preserve the BIOS-computed detected bit. This is
1026 * supposed to be read-only.
1027 */
1028 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001029
Keith Packard417e8222011-11-01 19:54:11 -07001030 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001031 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001032 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001033
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001034 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001035 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001036 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001037 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001038 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001039 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001040
Keith Packard417e8222011-11-01 19:54:11 -07001041 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001042
Imre Deakbc7d38a2013-05-16 14:40:36 +03001043 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001044 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1045 intel_dp->DP |= DP_SYNC_HS_HIGH;
1046 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1047 intel_dp->DP |= DP_SYNC_VS_HIGH;
1048 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1049
Jani Nikula6aba5b62013-10-04 15:08:10 +03001050 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001051 intel_dp->DP |= DP_ENHANCED_FRAMING;
1052
Daniel Vetter7c62a162013-06-01 17:16:20 +02001053 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001054 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001055 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001056 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001057
1058 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1059 intel_dp->DP |= DP_SYNC_HS_HIGH;
1060 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1061 intel_dp->DP |= DP_SYNC_VS_HIGH;
1062 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1063
Jani Nikula6aba5b62013-10-04 15:08:10 +03001064 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001065 intel_dp->DP |= DP_ENHANCED_FRAMING;
1066
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001067 if (!IS_CHERRYVIEW(dev)) {
1068 if (crtc->pipe == 1)
1069 intel_dp->DP |= DP_PIPEB_SELECT;
1070 } else {
1071 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1072 }
Keith Packard417e8222011-11-01 19:54:11 -07001073 } else {
1074 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001075 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001076}
1077
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001078#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1079#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001080
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001081#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1082#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001083
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001084#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1085#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001086
Daniel Vetter4be73782014-01-17 14:39:48 +01001087static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001088 u32 mask,
1089 u32 value)
1090{
Paulo Zanoni30add222012-10-26 19:05:45 -02001091 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001092 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001093 u32 pp_stat_reg, pp_ctrl_reg;
1094
Jani Nikulabf13e812013-09-06 07:40:05 +03001095 pp_stat_reg = _pp_stat_reg(intel_dp);
1096 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001097
1098 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001099 mask, value,
1100 I915_READ(pp_stat_reg),
1101 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001102
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001104 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001105 I915_READ(pp_stat_reg),
1106 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001107 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001108
1109 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001110}
1111
Daniel Vetter4be73782014-01-17 14:39:48 +01001112static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001113{
1114 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001115 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001116}
1117
Daniel Vetter4be73782014-01-17 14:39:48 +01001118static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001119{
Keith Packardbd943152011-09-18 23:09:52 -07001120 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001121 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001122}
Keith Packardbd943152011-09-18 23:09:52 -07001123
Daniel Vetter4be73782014-01-17 14:39:48 +01001124static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001125{
1126 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001127
1128 /* When we disable the VDD override bit last we have to do the manual
1129 * wait. */
1130 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1131 intel_dp->panel_power_cycle_delay);
1132
Daniel Vetter4be73782014-01-17 14:39:48 +01001133 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001134}
Keith Packardbd943152011-09-18 23:09:52 -07001135
Daniel Vetter4be73782014-01-17 14:39:48 +01001136static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001137{
1138 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1139 intel_dp->backlight_on_delay);
1140}
1141
Daniel Vetter4be73782014-01-17 14:39:48 +01001142static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001143{
1144 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1145 intel_dp->backlight_off_delay);
1146}
Keith Packard99ea7122011-11-01 19:57:50 -07001147
Keith Packard832dd3c2011-11-01 19:34:06 -07001148/* Read the current pp_control value, unlocking the register if it
1149 * is locked
1150 */
1151
Jesse Barnes453c5422013-03-28 09:55:41 -07001152static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001153{
Jesse Barnes453c5422013-03-28 09:55:41 -07001154 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1155 struct drm_i915_private *dev_priv = dev->dev_private;
1156 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001157
Jani Nikulabf13e812013-09-06 07:40:05 +03001158 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001159 control &= ~PANEL_UNLOCK_MASK;
1160 control |= PANEL_UNLOCK_REGS;
1161 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001162}
1163
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001164static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001165{
Paulo Zanoni30add222012-10-26 19:05:45 -02001166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1168 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001169 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001170 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001171 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001172 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001173 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001174
Keith Packard97af61f572011-09-28 16:23:51 -07001175 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001176 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001177
1178 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001179
Daniel Vetter4be73782014-01-17 14:39:48 +01001180 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001181 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001182
Imre Deak4e6e1a52014-03-27 17:45:11 +02001183 power_domain = intel_display_port_power_domain(intel_encoder);
1184 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001185
Paulo Zanonib0665d52013-10-30 19:50:27 -02001186 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001187
Daniel Vetter4be73782014-01-17 14:39:48 +01001188 if (!edp_have_panel_power(intel_dp))
1189 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001190
Jesse Barnes453c5422013-03-28 09:55:41 -07001191 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001192 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001193
Jani Nikulabf13e812013-09-06 07:40:05 +03001194 pp_stat_reg = _pp_stat_reg(intel_dp);
1195 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001196
1197 I915_WRITE(pp_ctrl_reg, pp);
1198 POSTING_READ(pp_ctrl_reg);
1199 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1200 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001201 /*
1202 * If the panel wasn't on, delay before accessing aux channel
1203 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001204 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001205 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001206 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001207 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001208
1209 return need_to_disable;
1210}
1211
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001212void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001213{
1214 if (is_edp(intel_dp)) {
1215 bool vdd = _edp_panel_vdd_on(intel_dp);
1216
1217 WARN(!vdd, "eDP VDD already requested on\n");
1218 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001219}
1220
Daniel Vetter4be73782014-01-17 14:39:48 +01001221static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001222{
Paulo Zanoni30add222012-10-26 19:05:45 -02001223 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001226 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001227
Rob Clark51fd3712013-11-19 12:10:12 -05001228 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001229
Daniel Vetter4be73782014-01-17 14:39:48 +01001230 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001231 struct intel_digital_port *intel_dig_port =
1232 dp_to_dig_port(intel_dp);
1233 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1234 enum intel_display_power_domain power_domain;
1235
Paulo Zanonib0665d52013-10-30 19:50:27 -02001236 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1237
Jesse Barnes453c5422013-03-28 09:55:41 -07001238 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001239 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001240
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001241 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1242 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001243
1244 I915_WRITE(pp_ctrl_reg, pp);
1245 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001246
Keith Packardbd943152011-09-18 23:09:52 -07001247 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001248 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1249 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001250
1251 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001252 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001253
Imre Deak4e6e1a52014-03-27 17:45:11 +02001254 power_domain = intel_display_port_power_domain(intel_encoder);
1255 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001256 }
1257}
1258
Daniel Vetter4be73782014-01-17 14:39:48 +01001259static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001260{
1261 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1262 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001263 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001264
Rob Clark51fd3712013-11-19 12:10:12 -05001265 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001266 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001267 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001268}
1269
Daniel Vetter4be73782014-01-17 14:39:48 +01001270static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001271{
Keith Packard97af61f572011-09-28 16:23:51 -07001272 if (!is_edp(intel_dp))
1273 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001274
Keith Packardbd943152011-09-18 23:09:52 -07001275 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001276
Keith Packardbd943152011-09-18 23:09:52 -07001277 intel_dp->want_panel_vdd = false;
1278
1279 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001280 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001281 } else {
1282 /*
1283 * Queue the timer to fire a long
1284 * time from now (relative to the power down delay)
1285 * to keep the panel power up across a sequence of operations
1286 */
1287 schedule_delayed_work(&intel_dp->panel_vdd_work,
1288 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1289 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001290}
1291
Daniel Vetter4be73782014-01-17 14:39:48 +01001292void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001293{
Paulo Zanoni30add222012-10-26 19:05:45 -02001294 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001295 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001296 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001297 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001298
Keith Packard97af61f572011-09-28 16:23:51 -07001299 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001300 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001301
1302 DRM_DEBUG_KMS("Turn eDP power on\n");
1303
Daniel Vetter4be73782014-01-17 14:39:48 +01001304 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001305 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001306 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001307 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001308
Daniel Vetter4be73782014-01-17 14:39:48 +01001309 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001310
Jani Nikulabf13e812013-09-06 07:40:05 +03001311 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001312 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001313 if (IS_GEN5(dev)) {
1314 /* ILK workaround: disable reset around power sequence */
1315 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001316 I915_WRITE(pp_ctrl_reg, pp);
1317 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001318 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001319
Keith Packard1c0ae802011-09-19 13:59:29 -07001320 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001321 if (!IS_GEN5(dev))
1322 pp |= PANEL_POWER_RESET;
1323
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 I915_WRITE(pp_ctrl_reg, pp);
1325 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001326
Daniel Vetter4be73782014-01-17 14:39:48 +01001327 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001328 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001329
Keith Packard05ce1a42011-09-29 16:33:01 -07001330 if (IS_GEN5(dev)) {
1331 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001332 I915_WRITE(pp_ctrl_reg, pp);
1333 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001334 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001335}
1336
Daniel Vetter4be73782014-01-17 14:39:48 +01001337void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001338{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001339 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1340 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001341 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001342 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001343 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001344 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001345 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001346
Keith Packard97af61f572011-09-28 16:23:51 -07001347 if (!is_edp(intel_dp))
1348 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001349
Keith Packard99ea7122011-11-01 19:57:50 -07001350 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001351
Daniel Vetter4be73782014-01-17 14:39:48 +01001352 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001353
Jani Nikula24f3e092014-03-17 16:43:36 +02001354 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1355
Jesse Barnes453c5422013-03-28 09:55:41 -07001356 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001357 /* We need to switch off panel power _and_ force vdd, for otherwise some
1358 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001359 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1360 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001361
Jani Nikulabf13e812013-09-06 07:40:05 +03001362 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001363
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001364 intel_dp->want_panel_vdd = false;
1365
Jesse Barnes453c5422013-03-28 09:55:41 -07001366 I915_WRITE(pp_ctrl_reg, pp);
1367 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001368
Paulo Zanonidce56b32013-12-19 14:29:40 -02001369 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001370 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001371
1372 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001373 power_domain = intel_display_port_power_domain(intel_encoder);
1374 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001375}
1376
Daniel Vetter4be73782014-01-17 14:39:48 +01001377void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001378{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001379 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1380 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001381 struct drm_i915_private *dev_priv = dev->dev_private;
1382 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001383 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001384
Keith Packardf01eca22011-09-28 16:48:10 -07001385 if (!is_edp(intel_dp))
1386 return;
1387
Zhao Yakui28c97732009-10-09 11:39:41 +08001388 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001389 /*
1390 * If we enable the backlight right away following a panel power
1391 * on, we may see slight flicker as the panel syncs with the eDP
1392 * link. So delay a bit to make sure the image is solid before
1393 * allowing it to appear.
1394 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001395 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001396 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001397 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001398
Jani Nikulabf13e812013-09-06 07:40:05 +03001399 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001400
1401 I915_WRITE(pp_ctrl_reg, pp);
1402 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001403
Jesse Barnes752aa882013-10-31 18:55:49 +02001404 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001405}
1406
Daniel Vetter4be73782014-01-17 14:39:48 +01001407void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001408{
Paulo Zanoni30add222012-10-26 19:05:45 -02001409 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001412 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001413
Keith Packardf01eca22011-09-28 16:48:10 -07001414 if (!is_edp(intel_dp))
1415 return;
1416
Jesse Barnes752aa882013-10-31 18:55:49 +02001417 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001418
Zhao Yakui28c97732009-10-09 11:39:41 +08001419 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001420 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001421 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001422
Jani Nikulabf13e812013-09-06 07:40:05 +03001423 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001424
1425 I915_WRITE(pp_ctrl_reg, pp);
1426 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001427 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001428}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001429
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001430static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001431{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1433 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1434 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001435 struct drm_i915_private *dev_priv = dev->dev_private;
1436 u32 dpa_ctl;
1437
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001438 assert_pipe_disabled(dev_priv,
1439 to_intel_crtc(crtc)->pipe);
1440
Jesse Barnesd240f202010-08-13 15:43:26 -07001441 DRM_DEBUG_KMS("\n");
1442 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001443 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1444 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1445
1446 /* We don't adjust intel_dp->DP while tearing down the link, to
1447 * facilitate link retraining (e.g. after hotplug). Hence clear all
1448 * enable bits here to ensure that we don't enable too much. */
1449 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1450 intel_dp->DP |= DP_PLL_ENABLE;
1451 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001452 POSTING_READ(DP_A);
1453 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001454}
1455
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001456static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001457{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1459 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1460 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001461 struct drm_i915_private *dev_priv = dev->dev_private;
1462 u32 dpa_ctl;
1463
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001464 assert_pipe_disabled(dev_priv,
1465 to_intel_crtc(crtc)->pipe);
1466
Jesse Barnesd240f202010-08-13 15:43:26 -07001467 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001468 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1469 "dp pll off, should be on\n");
1470 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1471
1472 /* We can't rely on the value tracked for the DP register in
1473 * intel_dp->DP because link_down must not change that (otherwise link
1474 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001475 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001476 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001477 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001478 udelay(200);
1479}
1480
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001481/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001482void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001483{
1484 int ret, i;
1485
1486 /* Should have a valid DPCD by this point */
1487 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1488 return;
1489
1490 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001491 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1492 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001493 if (ret != 1)
1494 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1495 } else {
1496 /*
1497 * When turning on, we need to retry for 1ms to give the sink
1498 * time to wake up.
1499 */
1500 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001501 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1502 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001503 if (ret == 1)
1504 break;
1505 msleep(1);
1506 }
1507 }
1508}
1509
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001510static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1511 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001512{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001514 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001515 struct drm_device *dev = encoder->base.dev;
1516 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001517 enum intel_display_power_domain power_domain;
1518 u32 tmp;
1519
1520 power_domain = intel_display_port_power_domain(encoder);
1521 if (!intel_display_power_enabled(dev_priv, power_domain))
1522 return false;
1523
1524 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001525
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001526 if (!(tmp & DP_PORT_EN))
1527 return false;
1528
Imre Deakbc7d38a2013-05-16 14:40:36 +03001529 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001530 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001531 } else if (IS_CHERRYVIEW(dev)) {
1532 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001533 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001534 *pipe = PORT_TO_PIPE(tmp);
1535 } else {
1536 u32 trans_sel;
1537 u32 trans_dp;
1538 int i;
1539
1540 switch (intel_dp->output_reg) {
1541 case PCH_DP_B:
1542 trans_sel = TRANS_DP_PORT_SEL_B;
1543 break;
1544 case PCH_DP_C:
1545 trans_sel = TRANS_DP_PORT_SEL_C;
1546 break;
1547 case PCH_DP_D:
1548 trans_sel = TRANS_DP_PORT_SEL_D;
1549 break;
1550 default:
1551 return true;
1552 }
1553
1554 for_each_pipe(i) {
1555 trans_dp = I915_READ(TRANS_DP_CTL(i));
1556 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1557 *pipe = i;
1558 return true;
1559 }
1560 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001561
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001562 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1563 intel_dp->output_reg);
1564 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001565
1566 return true;
1567}
1568
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001569static void intel_dp_get_config(struct intel_encoder *encoder,
1570 struct intel_crtc_config *pipe_config)
1571{
1572 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001573 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001574 struct drm_device *dev = encoder->base.dev;
1575 struct drm_i915_private *dev_priv = dev->dev_private;
1576 enum port port = dp_to_dig_port(intel_dp)->port;
1577 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001578 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001579
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001580 tmp = I915_READ(intel_dp->output_reg);
1581 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1582 pipe_config->has_audio = true;
1583
Xiong Zhang63000ef2013-06-28 12:59:06 +08001584 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001585 if (tmp & DP_SYNC_HS_HIGH)
1586 flags |= DRM_MODE_FLAG_PHSYNC;
1587 else
1588 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001589
Xiong Zhang63000ef2013-06-28 12:59:06 +08001590 if (tmp & DP_SYNC_VS_HIGH)
1591 flags |= DRM_MODE_FLAG_PVSYNC;
1592 else
1593 flags |= DRM_MODE_FLAG_NVSYNC;
1594 } else {
1595 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1596 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1597 flags |= DRM_MODE_FLAG_PHSYNC;
1598 else
1599 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001600
Xiong Zhang63000ef2013-06-28 12:59:06 +08001601 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1602 flags |= DRM_MODE_FLAG_PVSYNC;
1603 else
1604 flags |= DRM_MODE_FLAG_NVSYNC;
1605 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001606
1607 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001608
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001609 pipe_config->has_dp_encoder = true;
1610
1611 intel_dp_get_m_n(crtc, pipe_config);
1612
Ville Syrjälä18442d02013-09-13 16:00:08 +03001613 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001614 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1615 pipe_config->port_clock = 162000;
1616 else
1617 pipe_config->port_clock = 270000;
1618 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001619
1620 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1621 &pipe_config->dp_m_n);
1622
1623 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1624 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1625
Damien Lespiau241bfc32013-09-25 16:45:37 +01001626 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001627
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001628 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1629 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1630 /*
1631 * This is a big fat ugly hack.
1632 *
1633 * Some machines in UEFI boot mode provide us a VBT that has 18
1634 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1635 * unknown we fail to light up. Yet the same BIOS boots up with
1636 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1637 * max, not what it tells us to use.
1638 *
1639 * Note: This will still be broken if the eDP panel is not lit
1640 * up by the BIOS, and thus we can't get the mode at module
1641 * load.
1642 */
1643 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1644 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1645 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1646 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001647}
1648
Rodrigo Vivia031d702013-10-03 16:15:06 -03001649static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001650{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001651 struct drm_i915_private *dev_priv = dev->dev_private;
1652
1653 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001654}
1655
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001656static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1657{
1658 struct drm_i915_private *dev_priv = dev->dev_private;
1659
Ben Widawsky18b59922013-09-20 09:35:30 -07001660 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001661 return false;
1662
Ben Widawsky18b59922013-09-20 09:35:30 -07001663 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001664}
1665
1666static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1667 struct edp_vsc_psr *vsc_psr)
1668{
1669 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1670 struct drm_device *dev = dig_port->base.base.dev;
1671 struct drm_i915_private *dev_priv = dev->dev_private;
1672 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1673 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1674 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1675 uint32_t *data = (uint32_t *) vsc_psr;
1676 unsigned int i;
1677
1678 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1679 the video DIP being updated before program video DIP data buffer
1680 registers for DIP being updated. */
1681 I915_WRITE(ctl_reg, 0);
1682 POSTING_READ(ctl_reg);
1683
1684 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1685 if (i < sizeof(struct edp_vsc_psr))
1686 I915_WRITE(data_reg + i, *data++);
1687 else
1688 I915_WRITE(data_reg + i, 0);
1689 }
1690
1691 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1692 POSTING_READ(ctl_reg);
1693}
1694
1695static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1696{
1697 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 struct edp_vsc_psr psr_vsc;
1700
1701 if (intel_dp->psr_setup_done)
1702 return;
1703
1704 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1705 memset(&psr_vsc, 0, sizeof(psr_vsc));
1706 psr_vsc.sdp_header.HB0 = 0;
1707 psr_vsc.sdp_header.HB1 = 0x7;
1708 psr_vsc.sdp_header.HB2 = 0x2;
1709 psr_vsc.sdp_header.HB3 = 0x8;
1710 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1711
1712 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001713 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001714 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001715
1716 intel_dp->psr_setup_done = true;
1717}
1718
1719static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1720{
1721 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1722 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001723 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724 int precharge = 0x3;
1725 int msg_size = 5; /* Header(4) + Message(1) */
1726
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001727 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1728
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001729 /* Enable PSR in sink */
1730 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001731 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1732 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001733 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001734 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1735 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001736
1737 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001738 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1739 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1740 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001741 DP_AUX_CH_CTL_TIME_OUT_400us |
1742 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1743 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1744 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1745}
1746
1747static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1748{
1749 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 uint32_t max_sleep_time = 0x1f;
1752 uint32_t idle_frames = 1;
1753 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001754 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001755
1756 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1757 val |= EDP_PSR_LINK_STANDBY;
1758 val |= EDP_PSR_TP2_TP3_TIME_0us;
1759 val |= EDP_PSR_TP1_TIME_0us;
1760 val |= EDP_PSR_SKIP_AUX_EXIT;
1761 } else
1762 val |= EDP_PSR_LINK_DISABLE;
1763
Ben Widawsky18b59922013-09-20 09:35:30 -07001764 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001765 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001766 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1767 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1768 EDP_PSR_ENABLE);
1769}
1770
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001771static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1772{
1773 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1774 struct drm_device *dev = dig_port->base.base.dev;
1775 struct drm_i915_private *dev_priv = dev->dev_private;
1776 struct drm_crtc *crtc = dig_port->base.base.crtc;
1777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001778 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001779 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1780
Rodrigo Vivia031d702013-10-03 16:15:06 -03001781 dev_priv->psr.source_ok = false;
1782
Ben Widawsky18b59922013-09-20 09:35:30 -07001783 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001784 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001785 return false;
1786 }
1787
1788 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1789 (dig_port->port != PORT_A)) {
1790 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001791 return false;
1792 }
1793
Jani Nikulad330a952014-01-21 11:24:25 +02001794 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001795 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001796 return false;
1797 }
1798
Chris Wilsoncd234b02013-08-02 20:39:49 +01001799 crtc = dig_port->base.base.crtc;
1800 if (crtc == NULL) {
1801 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001802 return false;
1803 }
1804
1805 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001806 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001807 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001808 return false;
1809 }
1810
Matt Roperf4510a22014-04-01 15:22:40 -07001811 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001812 if (obj->tiling_mode != I915_TILING_X ||
1813 obj->fence_reg == I915_FENCE_REG_NONE) {
1814 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001815 return false;
1816 }
1817
1818 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1819 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001820 return false;
1821 }
1822
1823 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1824 S3D_ENABLE) {
1825 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001826 return false;
1827 }
1828
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001829 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001830 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001831 return false;
1832 }
1833
Rodrigo Vivia031d702013-10-03 16:15:06 -03001834 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001835 return true;
1836}
1837
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001838static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001839{
1840 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1841
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001842 if (!intel_edp_psr_match_conditions(intel_dp) ||
1843 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001844 return;
1845
1846 /* Setup PSR once */
1847 intel_edp_psr_setup(intel_dp);
1848
1849 /* Enable PSR on the panel */
1850 intel_edp_psr_enable_sink(intel_dp);
1851
1852 /* Enable PSR on the host */
1853 intel_edp_psr_enable_source(intel_dp);
1854}
1855
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001856void intel_edp_psr_enable(struct intel_dp *intel_dp)
1857{
1858 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1859
1860 if (intel_edp_psr_match_conditions(intel_dp) &&
1861 !intel_edp_is_psr_enabled(dev))
1862 intel_edp_psr_do_enable(intel_dp);
1863}
1864
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001865void intel_edp_psr_disable(struct intel_dp *intel_dp)
1866{
1867 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869
1870 if (!intel_edp_is_psr_enabled(dev))
1871 return;
1872
Ben Widawsky18b59922013-09-20 09:35:30 -07001873 I915_WRITE(EDP_PSR_CTL(dev),
1874 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001875
1876 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001877 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001878 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1879 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1880}
1881
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001882void intel_edp_psr_update(struct drm_device *dev)
1883{
1884 struct intel_encoder *encoder;
1885 struct intel_dp *intel_dp = NULL;
1886
1887 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1888 if (encoder->type == INTEL_OUTPUT_EDP) {
1889 intel_dp = enc_to_intel_dp(&encoder->base);
1890
Rodrigo Vivia031d702013-10-03 16:15:06 -03001891 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001892 return;
1893
1894 if (!intel_edp_psr_match_conditions(intel_dp))
1895 intel_edp_psr_disable(intel_dp);
1896 else
1897 if (!intel_edp_is_psr_enabled(dev))
1898 intel_edp_psr_do_enable(intel_dp);
1899 }
1900}
1901
Daniel Vettere8cb4552012-07-01 13:05:48 +02001902static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001903{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001904 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001905 enum port port = dp_to_dig_port(intel_dp)->port;
1906 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001907
1908 /* Make sure the panel is off before trying to change the mode. But also
1909 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001910 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001911 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001912 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001913 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001914
1915 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001916 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001917 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001918}
1919
Ville Syrjälä49277c32014-03-31 18:21:26 +03001920static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001921{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001922 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001923 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001924
Ville Syrjälä49277c32014-03-31 18:21:26 +03001925 if (port != PORT_A)
1926 return;
1927
1928 intel_dp_link_down(intel_dp);
1929 ironlake_edp_pll_off(intel_dp);
1930}
1931
1932static void vlv_post_disable_dp(struct intel_encoder *encoder)
1933{
1934 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1935
1936 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001937}
1938
Ville Syrjälä580d3812014-04-09 13:29:00 +03001939static void chv_post_disable_dp(struct intel_encoder *encoder)
1940{
1941 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1942 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1943 struct drm_device *dev = encoder->base.dev;
1944 struct drm_i915_private *dev_priv = dev->dev_private;
1945 struct intel_crtc *intel_crtc =
1946 to_intel_crtc(encoder->base.crtc);
1947 enum dpio_channel ch = vlv_dport_to_channel(dport);
1948 enum pipe pipe = intel_crtc->pipe;
1949 u32 val;
1950
1951 intel_dp_link_down(intel_dp);
1952
1953 mutex_lock(&dev_priv->dpio_lock);
1954
1955 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001956 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001957 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001958 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001959
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1961 val |= CHV_PCS_REQ_SOFTRESET_EN;
1962 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1963
1964 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03001965 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001966 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1967
1968 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1969 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1970 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001971
1972 mutex_unlock(&dev_priv->dpio_lock);
1973}
1974
Daniel Vettere8cb4552012-07-01 13:05:48 +02001975static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001976{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001977 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1978 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001979 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001980 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001981
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001982 if (WARN_ON(dp_reg & DP_PORT_EN))
1983 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001984
Jani Nikula24f3e092014-03-17 16:43:36 +02001985 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001986 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1987 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001988 intel_edp_panel_on(intel_dp);
1989 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001990 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001991 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001992}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001993
Jani Nikulaecff4f32013-09-06 07:38:29 +03001994static void g4x_enable_dp(struct intel_encoder *encoder)
1995{
Jani Nikula828f5c62013-09-05 16:44:45 +03001996 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1997
Jani Nikulaecff4f32013-09-06 07:38:29 +03001998 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001999 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002000}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002001
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002002static void vlv_enable_dp(struct intel_encoder *encoder)
2003{
Jani Nikula828f5c62013-09-05 16:44:45 +03002004 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2005
Daniel Vetter4be73782014-01-17 14:39:48 +01002006 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002007}
2008
Jani Nikulaecff4f32013-09-06 07:38:29 +03002009static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002010{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002011 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002012 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002013
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002014 intel_dp_prepare(encoder);
2015
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002016 /* Only ilk+ has port A */
2017 if (dport->port == PORT_A) {
2018 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002019 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002020 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002021}
2022
2023static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2024{
2025 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2026 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002027 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002028 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002029 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002030 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002031 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002032 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002033 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002035 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002036
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002037 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002038 val = 0;
2039 if (pipe)
2040 val |= (1<<21);
2041 else
2042 val &= ~(1<<21);
2043 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002044 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2045 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2046 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002047
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002048 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002049
Imre Deak2cac6132014-01-30 16:50:42 +02002050 if (is_edp(intel_dp)) {
2051 /* init power sequencer on this pipe and port */
2052 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2053 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2054 &power_seq);
2055 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002056
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002057 intel_enable_dp(encoder);
2058
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002059 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002060}
2061
Jani Nikulaecff4f32013-09-06 07:38:29 +03002062static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002063{
2064 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2065 struct drm_device *dev = encoder->base.dev;
2066 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002067 struct intel_crtc *intel_crtc =
2068 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002069 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002070 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002071
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002072 intel_dp_prepare(encoder);
2073
Jesse Barnes89b667f2013-04-18 14:51:36 -07002074 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002075 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002076 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002077 DPIO_PCS_TX_LANE2_RESET |
2078 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002079 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002080 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2081 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2082 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2083 DPIO_PCS_CLK_SOFT_RESET);
2084
2085 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002086 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2087 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2088 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002089 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002090}
2091
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002092static void chv_pre_enable_dp(struct intel_encoder *encoder)
2093{
2094 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2095 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2096 struct drm_device *dev = encoder->base.dev;
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct edp_power_seq power_seq;
2099 struct intel_crtc *intel_crtc =
2100 to_intel_crtc(encoder->base.crtc);
2101 enum dpio_channel ch = vlv_dport_to_channel(dport);
2102 int pipe = intel_crtc->pipe;
2103 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002104 u32 val;
2105
2106 mutex_lock(&dev_priv->dpio_lock);
2107
2108 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002109 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002110 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002111 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002112
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002113 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2114 val |= CHV_PCS_REQ_SOFTRESET_EN;
2115 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2116
2117 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002118 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002119 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2120
2121 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2122 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2123 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002124
2125 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002126 for (i = 0; i < 4; i++) {
2127 /* Set the latency optimal bit */
2128 data = (i == 1) ? 0x0 : 0x6;
2129 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2130 data << DPIO_FRC_LATENCY_SHFIT);
2131
2132 /* Set the upar bit */
2133 data = (i == 1) ? 0x0 : 0x1;
2134 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2135 data << DPIO_UPAR_SHIFT);
2136 }
2137
2138 /* Data lane stagger programming */
2139 /* FIXME: Fix up value only after power analysis */
2140
2141 mutex_unlock(&dev_priv->dpio_lock);
2142
2143 if (is_edp(intel_dp)) {
2144 /* init power sequencer on this pipe and port */
2145 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2146 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2147 &power_seq);
2148 }
2149
2150 intel_enable_dp(encoder);
2151
2152 vlv_wait_port_ready(dev_priv, dport);
2153}
2154
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002156 * Native read with retry for link status and receiver capability reads for
2157 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002158 *
2159 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2160 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002161 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002162static ssize_t
2163intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2164 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002165{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002166 ssize_t ret;
2167 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002168
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002169 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002170 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2171 if (ret == size)
2172 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002173 msleep(1);
2174 }
2175
Jani Nikula9d1a1032014-03-14 16:51:15 +02002176 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177}
2178
2179/*
2180 * Fetch AUX CH registers 0x202 - 0x207 which contain
2181 * link status information
2182 */
2183static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002184intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002186 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2187 DP_LANE0_1_STATUS,
2188 link_status,
2189 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002190}
2191
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002192/*
2193 * These are source-specific values; current Intel hardware supports
2194 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2195 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002196
2197static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002198intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199{
Paulo Zanoni30add222012-10-26 19:05:45 -02002200 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002201 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002202
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002203 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002204 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002205 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002206 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002207 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002208 return DP_TRAIN_VOLTAGE_SWING_1200;
2209 else
2210 return DP_TRAIN_VOLTAGE_SWING_800;
2211}
2212
2213static uint8_t
2214intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2215{
Paulo Zanoni30add222012-10-26 19:05:45 -02002216 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002217 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002218
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002219 if (IS_BROADWELL(dev)) {
2220 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2221 case DP_TRAIN_VOLTAGE_SWING_400:
2222 case DP_TRAIN_VOLTAGE_SWING_600:
2223 return DP_TRAIN_PRE_EMPHASIS_6;
2224 case DP_TRAIN_VOLTAGE_SWING_800:
2225 return DP_TRAIN_PRE_EMPHASIS_3_5;
2226 case DP_TRAIN_VOLTAGE_SWING_1200:
2227 default:
2228 return DP_TRAIN_PRE_EMPHASIS_0;
2229 }
2230 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002231 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2232 case DP_TRAIN_VOLTAGE_SWING_400:
2233 return DP_TRAIN_PRE_EMPHASIS_9_5;
2234 case DP_TRAIN_VOLTAGE_SWING_600:
2235 return DP_TRAIN_PRE_EMPHASIS_6;
2236 case DP_TRAIN_VOLTAGE_SWING_800:
2237 return DP_TRAIN_PRE_EMPHASIS_3_5;
2238 case DP_TRAIN_VOLTAGE_SWING_1200:
2239 default:
2240 return DP_TRAIN_PRE_EMPHASIS_0;
2241 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002242 } else if (IS_VALLEYVIEW(dev)) {
2243 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2244 case DP_TRAIN_VOLTAGE_SWING_400:
2245 return DP_TRAIN_PRE_EMPHASIS_9_5;
2246 case DP_TRAIN_VOLTAGE_SWING_600:
2247 return DP_TRAIN_PRE_EMPHASIS_6;
2248 case DP_TRAIN_VOLTAGE_SWING_800:
2249 return DP_TRAIN_PRE_EMPHASIS_3_5;
2250 case DP_TRAIN_VOLTAGE_SWING_1200:
2251 default:
2252 return DP_TRAIN_PRE_EMPHASIS_0;
2253 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002254 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002255 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2256 case DP_TRAIN_VOLTAGE_SWING_400:
2257 return DP_TRAIN_PRE_EMPHASIS_6;
2258 case DP_TRAIN_VOLTAGE_SWING_600:
2259 case DP_TRAIN_VOLTAGE_SWING_800:
2260 return DP_TRAIN_PRE_EMPHASIS_3_5;
2261 default:
2262 return DP_TRAIN_PRE_EMPHASIS_0;
2263 }
2264 } else {
2265 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2266 case DP_TRAIN_VOLTAGE_SWING_400:
2267 return DP_TRAIN_PRE_EMPHASIS_6;
2268 case DP_TRAIN_VOLTAGE_SWING_600:
2269 return DP_TRAIN_PRE_EMPHASIS_6;
2270 case DP_TRAIN_VOLTAGE_SWING_800:
2271 return DP_TRAIN_PRE_EMPHASIS_3_5;
2272 case DP_TRAIN_VOLTAGE_SWING_1200:
2273 default:
2274 return DP_TRAIN_PRE_EMPHASIS_0;
2275 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276 }
2277}
2278
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002279static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2280{
2281 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002284 struct intel_crtc *intel_crtc =
2285 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002286 unsigned long demph_reg_value, preemph_reg_value,
2287 uniqtranscale_reg_value;
2288 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002289 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002290 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002291
2292 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2293 case DP_TRAIN_PRE_EMPHASIS_0:
2294 preemph_reg_value = 0x0004000;
2295 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2296 case DP_TRAIN_VOLTAGE_SWING_400:
2297 demph_reg_value = 0x2B405555;
2298 uniqtranscale_reg_value = 0x552AB83A;
2299 break;
2300 case DP_TRAIN_VOLTAGE_SWING_600:
2301 demph_reg_value = 0x2B404040;
2302 uniqtranscale_reg_value = 0x5548B83A;
2303 break;
2304 case DP_TRAIN_VOLTAGE_SWING_800:
2305 demph_reg_value = 0x2B245555;
2306 uniqtranscale_reg_value = 0x5560B83A;
2307 break;
2308 case DP_TRAIN_VOLTAGE_SWING_1200:
2309 demph_reg_value = 0x2B405555;
2310 uniqtranscale_reg_value = 0x5598DA3A;
2311 break;
2312 default:
2313 return 0;
2314 }
2315 break;
2316 case DP_TRAIN_PRE_EMPHASIS_3_5:
2317 preemph_reg_value = 0x0002000;
2318 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2319 case DP_TRAIN_VOLTAGE_SWING_400:
2320 demph_reg_value = 0x2B404040;
2321 uniqtranscale_reg_value = 0x5552B83A;
2322 break;
2323 case DP_TRAIN_VOLTAGE_SWING_600:
2324 demph_reg_value = 0x2B404848;
2325 uniqtranscale_reg_value = 0x5580B83A;
2326 break;
2327 case DP_TRAIN_VOLTAGE_SWING_800:
2328 demph_reg_value = 0x2B404040;
2329 uniqtranscale_reg_value = 0x55ADDA3A;
2330 break;
2331 default:
2332 return 0;
2333 }
2334 break;
2335 case DP_TRAIN_PRE_EMPHASIS_6:
2336 preemph_reg_value = 0x0000000;
2337 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2338 case DP_TRAIN_VOLTAGE_SWING_400:
2339 demph_reg_value = 0x2B305555;
2340 uniqtranscale_reg_value = 0x5570B83A;
2341 break;
2342 case DP_TRAIN_VOLTAGE_SWING_600:
2343 demph_reg_value = 0x2B2B4040;
2344 uniqtranscale_reg_value = 0x55ADDA3A;
2345 break;
2346 default:
2347 return 0;
2348 }
2349 break;
2350 case DP_TRAIN_PRE_EMPHASIS_9_5:
2351 preemph_reg_value = 0x0006000;
2352 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2353 case DP_TRAIN_VOLTAGE_SWING_400:
2354 demph_reg_value = 0x1B405555;
2355 uniqtranscale_reg_value = 0x55ADDA3A;
2356 break;
2357 default:
2358 return 0;
2359 }
2360 break;
2361 default:
2362 return 0;
2363 }
2364
Chris Wilson0980a602013-07-26 19:57:35 +01002365 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002366 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2367 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2368 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002369 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002370 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2371 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2372 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2373 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002374 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002375
2376 return 0;
2377}
2378
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002379static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2380{
2381 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2382 struct drm_i915_private *dev_priv = dev->dev_private;
2383 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2384 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002385 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002386 uint8_t train_set = intel_dp->train_set[0];
2387 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002388 enum pipe pipe = intel_crtc->pipe;
2389 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002390
2391 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2392 case DP_TRAIN_PRE_EMPHASIS_0:
2393 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2394 case DP_TRAIN_VOLTAGE_SWING_400:
2395 deemph_reg_value = 128;
2396 margin_reg_value = 52;
2397 break;
2398 case DP_TRAIN_VOLTAGE_SWING_600:
2399 deemph_reg_value = 128;
2400 margin_reg_value = 77;
2401 break;
2402 case DP_TRAIN_VOLTAGE_SWING_800:
2403 deemph_reg_value = 128;
2404 margin_reg_value = 102;
2405 break;
2406 case DP_TRAIN_VOLTAGE_SWING_1200:
2407 deemph_reg_value = 128;
2408 margin_reg_value = 154;
2409 /* FIXME extra to set for 1200 */
2410 break;
2411 default:
2412 return 0;
2413 }
2414 break;
2415 case DP_TRAIN_PRE_EMPHASIS_3_5:
2416 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2417 case DP_TRAIN_VOLTAGE_SWING_400:
2418 deemph_reg_value = 85;
2419 margin_reg_value = 78;
2420 break;
2421 case DP_TRAIN_VOLTAGE_SWING_600:
2422 deemph_reg_value = 85;
2423 margin_reg_value = 116;
2424 break;
2425 case DP_TRAIN_VOLTAGE_SWING_800:
2426 deemph_reg_value = 85;
2427 margin_reg_value = 154;
2428 break;
2429 default:
2430 return 0;
2431 }
2432 break;
2433 case DP_TRAIN_PRE_EMPHASIS_6:
2434 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2435 case DP_TRAIN_VOLTAGE_SWING_400:
2436 deemph_reg_value = 64;
2437 margin_reg_value = 104;
2438 break;
2439 case DP_TRAIN_VOLTAGE_SWING_600:
2440 deemph_reg_value = 64;
2441 margin_reg_value = 154;
2442 break;
2443 default:
2444 return 0;
2445 }
2446 break;
2447 case DP_TRAIN_PRE_EMPHASIS_9_5:
2448 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2449 case DP_TRAIN_VOLTAGE_SWING_400:
2450 deemph_reg_value = 43;
2451 margin_reg_value = 154;
2452 break;
2453 default:
2454 return 0;
2455 }
2456 break;
2457 default:
2458 return 0;
2459 }
2460
2461 mutex_lock(&dev_priv->dpio_lock);
2462
2463 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002464 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2465 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2466 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2467
2468 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2469 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2470 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002471
2472 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002473 for (i = 0; i < 4; i++) {
2474 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2475 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2476 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2477 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2478 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002479
2480 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002481 for (i = 0; i < 4; i++) {
2482 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2483 val &= ~DPIO_SWING_MARGIN_MASK;
2484 val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2485 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2486 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002487
2488 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002489 for (i = 0; i < 4; i++) {
2490 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2491 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2492 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2493 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002494
2495 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2496 == DP_TRAIN_PRE_EMPHASIS_0) &&
2497 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2498 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2499
2500 /*
2501 * The document said it needs to set bit 27 for ch0 and bit 26
2502 * for ch1. Might be a typo in the doc.
2503 * For now, for this unique transition scale selection, set bit
2504 * 27 for ch0 and ch1.
2505 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002506 for (i = 0; i < 4; i++) {
2507 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2508 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2509 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2510 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002511
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002512 for (i = 0; i < 4; i++) {
2513 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2514 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2515 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2516 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2517 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002518 }
2519
2520 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002521 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2522 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2523 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2524
2525 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2526 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2527 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002528
2529 /* LRC Bypass */
2530 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2531 val |= DPIO_LRC_BYPASS;
2532 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2533
2534 mutex_unlock(&dev_priv->dpio_lock);
2535
2536 return 0;
2537}
2538
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002540intel_get_adjust_train(struct intel_dp *intel_dp,
2541 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542{
2543 uint8_t v = 0;
2544 uint8_t p = 0;
2545 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002546 uint8_t voltage_max;
2547 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002548
Jesse Barnes33a34e42010-09-08 12:42:02 -07002549 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002550 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2551 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002552
2553 if (this_v > v)
2554 v = this_v;
2555 if (this_p > p)
2556 p = this_p;
2557 }
2558
Keith Packard1a2eb462011-11-16 16:26:07 -08002559 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002560 if (v >= voltage_max)
2561 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002562
Keith Packard1a2eb462011-11-16 16:26:07 -08002563 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2564 if (p >= preemph_max)
2565 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566
2567 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002568 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569}
2570
2571static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002572intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002574 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002576 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002577 case DP_TRAIN_VOLTAGE_SWING_400:
2578 default:
2579 signal_levels |= DP_VOLTAGE_0_4;
2580 break;
2581 case DP_TRAIN_VOLTAGE_SWING_600:
2582 signal_levels |= DP_VOLTAGE_0_6;
2583 break;
2584 case DP_TRAIN_VOLTAGE_SWING_800:
2585 signal_levels |= DP_VOLTAGE_0_8;
2586 break;
2587 case DP_TRAIN_VOLTAGE_SWING_1200:
2588 signal_levels |= DP_VOLTAGE_1_2;
2589 break;
2590 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002591 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002592 case DP_TRAIN_PRE_EMPHASIS_0:
2593 default:
2594 signal_levels |= DP_PRE_EMPHASIS_0;
2595 break;
2596 case DP_TRAIN_PRE_EMPHASIS_3_5:
2597 signal_levels |= DP_PRE_EMPHASIS_3_5;
2598 break;
2599 case DP_TRAIN_PRE_EMPHASIS_6:
2600 signal_levels |= DP_PRE_EMPHASIS_6;
2601 break;
2602 case DP_TRAIN_PRE_EMPHASIS_9_5:
2603 signal_levels |= DP_PRE_EMPHASIS_9_5;
2604 break;
2605 }
2606 return signal_levels;
2607}
2608
Zhenyu Wange3421a12010-04-08 09:43:27 +08002609/* Gen6's DP voltage swing and pre-emphasis control */
2610static uint32_t
2611intel_gen6_edp_signal_levels(uint8_t train_set)
2612{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002613 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2614 DP_TRAIN_PRE_EMPHASIS_MASK);
2615 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002616 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002617 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2618 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2619 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2620 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002621 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002622 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2623 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002624 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002625 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2626 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002627 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002628 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2629 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002630 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002631 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2632 "0x%x\n", signal_levels);
2633 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002634 }
2635}
2636
Keith Packard1a2eb462011-11-16 16:26:07 -08002637/* Gen7's DP voltage swing and pre-emphasis control */
2638static uint32_t
2639intel_gen7_edp_signal_levels(uint8_t train_set)
2640{
2641 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2642 DP_TRAIN_PRE_EMPHASIS_MASK);
2643 switch (signal_levels) {
2644 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2645 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2646 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2647 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2648 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2649 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2650
2651 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2652 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2653 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2654 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2655
2656 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2657 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2658 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2659 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2660
2661 default:
2662 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2663 "0x%x\n", signal_levels);
2664 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2665 }
2666}
2667
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002668/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2669static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002670intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002671{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002672 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2673 DP_TRAIN_PRE_EMPHASIS_MASK);
2674 switch (signal_levels) {
2675 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2676 return DDI_BUF_EMP_400MV_0DB_HSW;
2677 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2678 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2679 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2680 return DDI_BUF_EMP_400MV_6DB_HSW;
2681 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2682 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002683
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002684 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2685 return DDI_BUF_EMP_600MV_0DB_HSW;
2686 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2687 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2688 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2689 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002691 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2692 return DDI_BUF_EMP_800MV_0DB_HSW;
2693 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2694 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2695 default:
2696 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2697 "0x%x\n", signal_levels);
2698 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002699 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700}
2701
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002702static uint32_t
2703intel_bdw_signal_levels(uint8_t train_set)
2704{
2705 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2706 DP_TRAIN_PRE_EMPHASIS_MASK);
2707 switch (signal_levels) {
2708 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2709 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2710 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2711 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2712 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2713 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2714
2715 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2716 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2717 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2718 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2719 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2720 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2721
2722 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2723 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2724 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2725 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2726
2727 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2728 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2729
2730 default:
2731 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2732 "0x%x\n", signal_levels);
2733 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2734 }
2735}
2736
Paulo Zanonif0a34242012-12-06 16:51:50 -02002737/* Properly updates "DP" with the correct signal levels. */
2738static void
2739intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2740{
2741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002742 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002743 struct drm_device *dev = intel_dig_port->base.base.dev;
2744 uint32_t signal_levels, mask;
2745 uint8_t train_set = intel_dp->train_set[0];
2746
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002747 if (IS_BROADWELL(dev)) {
2748 signal_levels = intel_bdw_signal_levels(train_set);
2749 mask = DDI_BUF_EMP_MASK;
2750 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002751 signal_levels = intel_hsw_signal_levels(train_set);
2752 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002753 } else if (IS_CHERRYVIEW(dev)) {
2754 signal_levels = intel_chv_signal_levels(intel_dp);
2755 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002756 } else if (IS_VALLEYVIEW(dev)) {
2757 signal_levels = intel_vlv_signal_levels(intel_dp);
2758 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002759 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002760 signal_levels = intel_gen7_edp_signal_levels(train_set);
2761 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002762 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002763 signal_levels = intel_gen6_edp_signal_levels(train_set);
2764 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2765 } else {
2766 signal_levels = intel_gen4_signal_levels(train_set);
2767 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2768 }
2769
2770 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2771
2772 *DP = (*DP & ~mask) | signal_levels;
2773}
2774
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002776intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002777 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002778 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002780 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2781 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002782 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002783 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002784 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2785 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002786
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002787 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002788 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002789
2790 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2791 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2792 else
2793 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2794
2795 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2796 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2797 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002798 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2799
2800 break;
2801 case DP_TRAINING_PATTERN_1:
2802 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2803 break;
2804 case DP_TRAINING_PATTERN_2:
2805 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2806 break;
2807 case DP_TRAINING_PATTERN_3:
2808 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2809 break;
2810 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002811 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002812
Imre Deakbc7d38a2013-05-16 14:40:36 +03002813 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002814 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002815
2816 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2817 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002818 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002819 break;
2820 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002821 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002822 break;
2823 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002824 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002825 break;
2826 case DP_TRAINING_PATTERN_3:
2827 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002828 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002829 break;
2830 }
2831
2832 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002833 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002834
2835 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2836 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002837 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002838 break;
2839 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002840 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002841 break;
2842 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002843 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002844 break;
2845 case DP_TRAINING_PATTERN_3:
2846 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002847 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002848 break;
2849 }
2850 }
2851
Jani Nikula70aff662013-09-27 15:10:44 +03002852 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002853 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002854
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002855 buf[0] = dp_train_pat;
2856 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002857 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002858 /* don't write DP_TRAINING_LANEx_SET on disable */
2859 len = 1;
2860 } else {
2861 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2862 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2863 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002864 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002865
Jani Nikula9d1a1032014-03-14 16:51:15 +02002866 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2867 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002868
2869 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002870}
2871
Jani Nikula70aff662013-09-27 15:10:44 +03002872static bool
2873intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2874 uint8_t dp_train_pat)
2875{
Jani Nikula953d22e2013-10-04 15:08:47 +03002876 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002877 intel_dp_set_signal_levels(intel_dp, DP);
2878 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2879}
2880
2881static bool
2882intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002883 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002884{
2885 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2886 struct drm_device *dev = intel_dig_port->base.base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int ret;
2889
2890 intel_get_adjust_train(intel_dp, link_status);
2891 intel_dp_set_signal_levels(intel_dp, DP);
2892
2893 I915_WRITE(intel_dp->output_reg, *DP);
2894 POSTING_READ(intel_dp->output_reg);
2895
Jani Nikula9d1a1032014-03-14 16:51:15 +02002896 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2897 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002898
2899 return ret == intel_dp->lane_count;
2900}
2901
Imre Deak3ab9c632013-05-03 12:57:41 +03002902static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2903{
2904 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2905 struct drm_device *dev = intel_dig_port->base.base.dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 enum port port = intel_dig_port->port;
2908 uint32_t val;
2909
2910 if (!HAS_DDI(dev))
2911 return;
2912
2913 val = I915_READ(DP_TP_CTL(port));
2914 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2915 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2916 I915_WRITE(DP_TP_CTL(port), val);
2917
2918 /*
2919 * On PORT_A we can have only eDP in SST mode. There the only reason
2920 * we need to set idle transmission mode is to work around a HW issue
2921 * where we enable the pipe while not in idle link-training mode.
2922 * In this case there is requirement to wait for a minimum number of
2923 * idle patterns to be sent.
2924 */
2925 if (port == PORT_A)
2926 return;
2927
2928 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2929 1))
2930 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2931}
2932
Jesse Barnes33a34e42010-09-08 12:42:02 -07002933/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002934void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002935intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002936{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002937 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002938 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002939 int i;
2940 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002941 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002942 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002943 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002944
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002945 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002946 intel_ddi_prepare_link_retrain(encoder);
2947
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002948 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002949 link_config[0] = intel_dp->link_bw;
2950 link_config[1] = intel_dp->lane_count;
2951 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2952 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002953 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002954
2955 link_config[0] = 0;
2956 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002957 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002958
2959 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002960
Jani Nikula70aff662013-09-27 15:10:44 +03002961 /* clock recovery */
2962 if (!intel_dp_reset_link_train(intel_dp, &DP,
2963 DP_TRAINING_PATTERN_1 |
2964 DP_LINK_SCRAMBLING_DISABLE)) {
2965 DRM_ERROR("failed to enable link training\n");
2966 return;
2967 }
2968
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002970 voltage_tries = 0;
2971 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002972 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002973 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002974
Daniel Vettera7c96552012-10-18 10:15:30 +02002975 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002976 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2977 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002978 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002979 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002980
Daniel Vetter01916272012-10-18 10:15:25 +02002981 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002982 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002983 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002984 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002985
2986 /* Check to see if we've tried the max voltage */
2987 for (i = 0; i < intel_dp->lane_count; i++)
2988 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2989 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002990 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002991 ++loop_tries;
2992 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002993 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002994 break;
2995 }
Jani Nikula70aff662013-09-27 15:10:44 +03002996 intel_dp_reset_link_train(intel_dp, &DP,
2997 DP_TRAINING_PATTERN_1 |
2998 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002999 voltage_tries = 0;
3000 continue;
3001 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003002
3003 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003004 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003005 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003006 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003007 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003008 break;
3009 }
3010 } else
3011 voltage_tries = 0;
3012 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003013
Jani Nikula70aff662013-09-27 15:10:44 +03003014 /* Update training set as requested by target */
3015 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3016 DRM_ERROR("failed to update link training\n");
3017 break;
3018 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003019 }
3020
Jesse Barnes33a34e42010-09-08 12:42:02 -07003021 intel_dp->DP = DP;
3022}
3023
Paulo Zanonic19b0662012-10-15 15:51:41 -03003024void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003025intel_dp_complete_link_train(struct intel_dp *intel_dp)
3026{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003027 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003028 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003029 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003030 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3031
3032 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3033 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3034 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003035
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003036 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003037 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003038 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003039 DP_LINK_SCRAMBLING_DISABLE)) {
3040 DRM_ERROR("failed to start channel equalization\n");
3041 return;
3042 }
3043
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003044 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003045 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003046 channel_eq = false;
3047 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003048 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003049
Jesse Barnes37f80972011-01-05 14:45:24 -08003050 if (cr_tries > 5) {
3051 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003052 break;
3053 }
3054
Daniel Vettera7c96552012-10-18 10:15:30 +02003055 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003056 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3057 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003058 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003059 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003060
Jesse Barnes37f80972011-01-05 14:45:24 -08003061 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003062 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003063 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003064 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003065 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003066 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003067 cr_tries++;
3068 continue;
3069 }
3070
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003071 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003072 channel_eq = true;
3073 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003074 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003075
Jesse Barnes37f80972011-01-05 14:45:24 -08003076 /* Try 5 times, then try clock recovery if that fails */
3077 if (tries > 5) {
3078 intel_dp_link_down(intel_dp);
3079 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003080 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003081 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003082 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003083 tries = 0;
3084 cr_tries++;
3085 continue;
3086 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003087
Jani Nikula70aff662013-09-27 15:10:44 +03003088 /* Update training set as requested by target */
3089 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3090 DRM_ERROR("failed to update link training\n");
3091 break;
3092 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003093 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003094 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003095
Imre Deak3ab9c632013-05-03 12:57:41 +03003096 intel_dp_set_idle_link_train(intel_dp);
3097
3098 intel_dp->DP = DP;
3099
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003100 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003101 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003102
Imre Deak3ab9c632013-05-03 12:57:41 +03003103}
3104
3105void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3106{
Jani Nikula70aff662013-09-27 15:10:44 +03003107 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003108 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003109}
3110
3111static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003112intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003113{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003114 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003115 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003116 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003118 struct intel_crtc *intel_crtc =
3119 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003120 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003121
Daniel Vetterbc76e322014-05-20 22:46:50 +02003122 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003123 return;
3124
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003125 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003126 return;
3127
Zhao Yakui28c97732009-10-09 11:39:41 +08003128 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003129
Imre Deakbc7d38a2013-05-16 14:40:36 +03003130 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003131 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003132 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003133 } else {
3134 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003135 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003136 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003137 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003138
Daniel Vetter493a7082012-05-30 12:31:56 +02003139 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003140 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003141 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003142
Eric Anholt5bddd172010-11-18 09:32:59 +08003143 /* Hardware workaround: leaving our transcoder select
3144 * set to transcoder B while it's off will prevent the
3145 * corresponding HDMI output on transcoder A.
3146 *
3147 * Combine this with another hardware workaround:
3148 * transcoder select bit can only be cleared while the
3149 * port is enabled.
3150 */
3151 DP &= ~DP_PIPEB_SELECT;
3152 I915_WRITE(intel_dp->output_reg, DP);
3153
3154 /* Changes to enable or select take place the vblank
3155 * after being written.
3156 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003157 if (WARN_ON(crtc == NULL)) {
3158 /* We should never try to disable a port without a crtc
3159 * attached. For paranoia keep the code around for a
3160 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003161 POSTING_READ(intel_dp->output_reg);
3162 msleep(50);
3163 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003164 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003165 }
3166
Wu Fengguang832afda2011-12-09 20:42:21 +08003167 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003168 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3169 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003170 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171}
3172
Keith Packard26d61aa2011-07-25 20:01:09 -07003173static bool
3174intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003175{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003176 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3177 struct drm_device *dev = dig_port->base.base.dev;
3178 struct drm_i915_private *dev_priv = dev->dev_private;
3179
Damien Lespiau577c7a52012-12-13 16:09:02 +00003180 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3181
Jani Nikula9d1a1032014-03-14 16:51:15 +02003182 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3183 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003184 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003185
Damien Lespiau577c7a52012-12-13 16:09:02 +00003186 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3187 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3188 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3189
Adam Jacksonedb39242012-09-18 10:58:49 -04003190 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3191 return false; /* DPCD not present */
3192
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003193 /* Check if the panel supports PSR */
3194 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003195 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003196 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3197 intel_dp->psr_dpcd,
3198 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003199 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3200 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003201 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003202 }
Jani Nikula50003932013-09-20 16:42:17 +03003203 }
3204
Todd Previte06ea66b2014-01-20 10:19:39 -07003205 /* Training Pattern 3 support */
3206 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3207 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3208 intel_dp->use_tps3 = true;
3209 DRM_DEBUG_KMS("Displayport TPS3 supported");
3210 } else
3211 intel_dp->use_tps3 = false;
3212
Adam Jacksonedb39242012-09-18 10:58:49 -04003213 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3214 DP_DWN_STRM_PORT_PRESENT))
3215 return true; /* native DP sink */
3216
3217 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3218 return true; /* no per-port downstream info */
3219
Jani Nikula9d1a1032014-03-14 16:51:15 +02003220 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3221 intel_dp->downstream_ports,
3222 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003223 return false; /* downstream port status fetch failed */
3224
3225 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003226}
3227
Adam Jackson0d198322012-05-14 16:05:47 -04003228static void
3229intel_dp_probe_oui(struct intel_dp *intel_dp)
3230{
3231 u8 buf[3];
3232
3233 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3234 return;
3235
Jani Nikula24f3e092014-03-17 16:43:36 +02003236 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003237
Jani Nikula9d1a1032014-03-14 16:51:15 +02003238 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003239 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3240 buf[0], buf[1], buf[2]);
3241
Jani Nikula9d1a1032014-03-14 16:51:15 +02003242 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003243 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3244 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003245
Daniel Vetter4be73782014-01-17 14:39:48 +01003246 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003247}
3248
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003249int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3250{
3251 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3252 struct drm_device *dev = intel_dig_port->base.base.dev;
3253 struct intel_crtc *intel_crtc =
3254 to_intel_crtc(intel_dig_port->base.base.crtc);
3255 u8 buf[1];
3256
Jani Nikula9d1a1032014-03-14 16:51:15 +02003257 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003258 return -EAGAIN;
3259
3260 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3261 return -ENOTTY;
3262
Jani Nikula9d1a1032014-03-14 16:51:15 +02003263 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3264 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003265 return -EAGAIN;
3266
3267 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3268 intel_wait_for_vblank(dev, intel_crtc->pipe);
3269 intel_wait_for_vblank(dev, intel_crtc->pipe);
3270
Jani Nikula9d1a1032014-03-14 16:51:15 +02003271 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003272 return -EAGAIN;
3273
Jani Nikula9d1a1032014-03-14 16:51:15 +02003274 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003275 return 0;
3276}
3277
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003278static bool
3279intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3280{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003281 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3282 DP_DEVICE_SERVICE_IRQ_VECTOR,
3283 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003284}
3285
3286static void
3287intel_dp_handle_test_request(struct intel_dp *intel_dp)
3288{
3289 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003290 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003291}
3292
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293/*
3294 * According to DP spec
3295 * 5.1.2:
3296 * 1. Read DPCD
3297 * 2. Configure link according to Receiver Capabilities
3298 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3299 * 4. Check link status on receipt of hot-plug interrupt
3300 */
3301
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003302void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003303intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003305 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003306 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003307 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003308
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003309 /* FIXME: This access isn't protected by any locks. */
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003310 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003311 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003312
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003313 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314 return;
3315
Keith Packard92fd8fd2011-07-25 19:50:10 -07003316 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003317 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318 return;
3319 }
3320
Keith Packard92fd8fd2011-07-25 19:50:10 -07003321 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003322 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003323 return;
3324 }
3325
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003326 /* Try to read the source of the interrupt */
3327 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3328 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3329 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003330 drm_dp_dpcd_writeb(&intel_dp->aux,
3331 DP_DEVICE_SERVICE_IRQ_VECTOR,
3332 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003333
3334 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3335 intel_dp_handle_test_request(intel_dp);
3336 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3337 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3338 }
3339
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003340 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003341 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003342 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003343 intel_dp_start_link_train(intel_dp);
3344 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003345 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003346 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003348
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003349/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003350static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003351intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003352{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003353 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003354 uint8_t type;
3355
3356 if (!intel_dp_get_dpcd(intel_dp))
3357 return connector_status_disconnected;
3358
3359 /* if there's no downstream port, we're done */
3360 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003361 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003362
3363 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003364 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3365 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003366 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003367
3368 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3369 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003370 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003371
Adam Jackson23235172012-09-20 16:42:45 -04003372 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3373 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003374 }
3375
3376 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003377 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003378 return connector_status_connected;
3379
3380 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003381 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3382 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3383 if (type == DP_DS_PORT_TYPE_VGA ||
3384 type == DP_DS_PORT_TYPE_NON_EDID)
3385 return connector_status_unknown;
3386 } else {
3387 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3388 DP_DWN_STRM_PORT_TYPE_MASK;
3389 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3390 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3391 return connector_status_unknown;
3392 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003393
3394 /* Anything else is out of spec, warn and ignore */
3395 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003396 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003397}
3398
3399static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003400ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003401{
Paulo Zanoni30add222012-10-26 19:05:45 -02003402 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003403 struct drm_i915_private *dev_priv = dev->dev_private;
3404 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003405 enum drm_connector_status status;
3406
Chris Wilsonfe16d942011-02-12 10:29:38 +00003407 /* Can't disconnect eDP, but you can close the lid... */
3408 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003409 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003410 if (status == connector_status_unknown)
3411 status = connector_status_connected;
3412 return status;
3413 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003414
Damien Lespiau1b469632012-12-13 16:09:01 +00003415 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3416 return connector_status_disconnected;
3417
Keith Packard26d61aa2011-07-25 20:01:09 -07003418 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003419}
3420
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003421static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003422g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003423{
Paulo Zanoni30add222012-10-26 19:05:45 -02003424 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003425 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003426 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003427 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003428
Jesse Barnes35aad752013-03-01 13:14:31 -08003429 /* Can't disconnect eDP, but you can close the lid... */
3430 if (is_edp(intel_dp)) {
3431 enum drm_connector_status status;
3432
3433 status = intel_panel_detect(dev);
3434 if (status == connector_status_unknown)
3435 status = connector_status_connected;
3436 return status;
3437 }
3438
Todd Previte232a6ee2014-01-23 00:13:41 -07003439 if (IS_VALLEYVIEW(dev)) {
3440 switch (intel_dig_port->port) {
3441 case PORT_B:
3442 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3443 break;
3444 case PORT_C:
3445 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3446 break;
3447 case PORT_D:
3448 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3449 break;
3450 default:
3451 return connector_status_unknown;
3452 }
3453 } else {
3454 switch (intel_dig_port->port) {
3455 case PORT_B:
3456 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3457 break;
3458 case PORT_C:
3459 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3460 break;
3461 case PORT_D:
3462 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3463 break;
3464 default:
3465 return connector_status_unknown;
3466 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467 }
3468
Chris Wilson10f76a32012-05-11 18:01:32 +01003469 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003470 return connector_status_disconnected;
3471
Keith Packard26d61aa2011-07-25 20:01:09 -07003472 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003473}
3474
Keith Packard8c241fe2011-09-28 16:38:44 -07003475static struct edid *
3476intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3477{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003478 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003479
Jani Nikula9cd300e2012-10-19 14:51:52 +03003480 /* use cached edid if we have one */
3481 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003482 /* invalid edid */
3483 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003484 return NULL;
3485
Jani Nikula55e9ede2013-10-01 10:38:54 +03003486 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003487 }
3488
Jani Nikula9cd300e2012-10-19 14:51:52 +03003489 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003490}
3491
3492static int
3493intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3494{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003495 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003496
Jani Nikula9cd300e2012-10-19 14:51:52 +03003497 /* use cached edid if we have one */
3498 if (intel_connector->edid) {
3499 /* invalid edid */
3500 if (IS_ERR(intel_connector->edid))
3501 return 0;
3502
3503 return intel_connector_update_modes(connector,
3504 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003505 }
3506
Jani Nikula9cd300e2012-10-19 14:51:52 +03003507 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003508}
3509
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003510static enum drm_connector_status
3511intel_dp_detect(struct drm_connector *connector, bool force)
3512{
3513 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003514 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3515 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003516 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003518 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003519 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003520 struct edid *edid = NULL;
3521
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003522 intel_runtime_pm_get(dev_priv);
3523
Imre Deak671dedd2014-03-05 16:20:53 +02003524 power_domain = intel_display_port_power_domain(intel_encoder);
3525 intel_display_power_get(dev_priv, power_domain);
3526
Chris Wilson164c8592013-07-20 20:27:08 +01003527 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003528 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003529
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003530 intel_dp->has_audio = false;
3531
3532 if (HAS_PCH_SPLIT(dev))
3533 status = ironlake_dp_detect(intel_dp);
3534 else
3535 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003536
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003537 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003538 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003539
Adam Jackson0d198322012-05-14 16:05:47 -04003540 intel_dp_probe_oui(intel_dp);
3541
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003542 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3543 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003544 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003545 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003546 if (edid) {
3547 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003548 kfree(edid);
3549 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003550 }
3551
Paulo Zanonid63885d2012-10-26 19:05:49 -02003552 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3553 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003554 status = connector_status_connected;
3555
3556out:
Imre Deak671dedd2014-03-05 16:20:53 +02003557 intel_display_power_put(dev_priv, power_domain);
3558
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003559 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003560
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003561 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562}
3563
3564static int intel_dp_get_modes(struct drm_connector *connector)
3565{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003566 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003567 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3568 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003569 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003570 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003571 struct drm_i915_private *dev_priv = dev->dev_private;
3572 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003573 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574
3575 /* We should parse the EDID data and find out if it has an audio sink
3576 */
3577
Imre Deak671dedd2014-03-05 16:20:53 +02003578 power_domain = intel_display_port_power_domain(intel_encoder);
3579 intel_display_power_get(dev_priv, power_domain);
3580
Jani Nikula0b998362014-03-14 16:51:17 +02003581 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003582 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003583 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003584 return ret;
3585
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003586 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003587 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003588 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003589 mode = drm_mode_duplicate(dev,
3590 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003591 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003592 drm_mode_probed_add(connector, mode);
3593 return 1;
3594 }
3595 }
3596 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597}
3598
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003599static bool
3600intel_dp_detect_audio(struct drm_connector *connector)
3601{
3602 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3605 struct drm_device *dev = connector->dev;
3606 struct drm_i915_private *dev_priv = dev->dev_private;
3607 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003608 struct edid *edid;
3609 bool has_audio = false;
3610
Imre Deak671dedd2014-03-05 16:20:53 +02003611 power_domain = intel_display_port_power_domain(intel_encoder);
3612 intel_display_power_get(dev_priv, power_domain);
3613
Jani Nikula0b998362014-03-14 16:51:17 +02003614 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003615 if (edid) {
3616 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003617 kfree(edid);
3618 }
3619
Imre Deak671dedd2014-03-05 16:20:53 +02003620 intel_display_power_put(dev_priv, power_domain);
3621
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003622 return has_audio;
3623}
3624
Chris Wilsonf6849602010-09-19 09:29:33 +01003625static int
3626intel_dp_set_property(struct drm_connector *connector,
3627 struct drm_property *property,
3628 uint64_t val)
3629{
Chris Wilsone953fd72011-02-21 22:23:52 +00003630 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003631 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003632 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3633 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003634 int ret;
3635
Rob Clark662595d2012-10-11 20:36:04 -05003636 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003637 if (ret)
3638 return ret;
3639
Chris Wilson3f43c482011-05-12 22:17:24 +01003640 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003641 int i = val;
3642 bool has_audio;
3643
3644 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003645 return 0;
3646
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003647 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003648
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003649 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003650 has_audio = intel_dp_detect_audio(connector);
3651 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003652 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003653
3654 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003655 return 0;
3656
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003657 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003658 goto done;
3659 }
3660
Chris Wilsone953fd72011-02-21 22:23:52 +00003661 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003662 bool old_auto = intel_dp->color_range_auto;
3663 uint32_t old_range = intel_dp->color_range;
3664
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003665 switch (val) {
3666 case INTEL_BROADCAST_RGB_AUTO:
3667 intel_dp->color_range_auto = true;
3668 break;
3669 case INTEL_BROADCAST_RGB_FULL:
3670 intel_dp->color_range_auto = false;
3671 intel_dp->color_range = 0;
3672 break;
3673 case INTEL_BROADCAST_RGB_LIMITED:
3674 intel_dp->color_range_auto = false;
3675 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3676 break;
3677 default:
3678 return -EINVAL;
3679 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003680
3681 if (old_auto == intel_dp->color_range_auto &&
3682 old_range == intel_dp->color_range)
3683 return 0;
3684
Chris Wilsone953fd72011-02-21 22:23:52 +00003685 goto done;
3686 }
3687
Yuly Novikov53b41832012-10-26 12:04:00 +03003688 if (is_edp(intel_dp) &&
3689 property == connector->dev->mode_config.scaling_mode_property) {
3690 if (val == DRM_MODE_SCALE_NONE) {
3691 DRM_DEBUG_KMS("no scaling not supported\n");
3692 return -EINVAL;
3693 }
3694
3695 if (intel_connector->panel.fitting_mode == val) {
3696 /* the eDP scaling property is not changed */
3697 return 0;
3698 }
3699 intel_connector->panel.fitting_mode = val;
3700
3701 goto done;
3702 }
3703
Chris Wilsonf6849602010-09-19 09:29:33 +01003704 return -EINVAL;
3705
3706done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003707 if (intel_encoder->base.crtc)
3708 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003709
3710 return 0;
3711}
3712
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003714intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715{
Jani Nikula1d508702012-10-19 14:51:49 +03003716 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003717
Jani Nikula9cd300e2012-10-19 14:51:52 +03003718 if (!IS_ERR_OR_NULL(intel_connector->edid))
3719 kfree(intel_connector->edid);
3720
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003721 /* Can't call is_edp() since the encoder may have been destroyed
3722 * already. */
3723 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003724 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003725
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003726 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003727 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003728}
3729
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003730void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003731{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003732 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3733 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003734 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003735
Dave Airlie4f71d0c2014-06-04 16:02:28 +10003736 drm_dp_aux_unregister(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003737 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003738 if (is_edp(intel_dp)) {
3739 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05003740 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01003741 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05003742 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07003743 if (intel_dp->edp_notifier.notifier_call) {
3744 unregister_reboot_notifier(&intel_dp->edp_notifier);
3745 intel_dp->edp_notifier.notifier_call = NULL;
3746 }
Keith Packardbd943152011-09-18 23:09:52 -07003747 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003748 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003749}
3750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003752 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 .detect = intel_dp_detect,
3754 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003755 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003756 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003757};
3758
3759static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3760 .get_modes = intel_dp_get_modes,
3761 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003762 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763};
3764
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003765static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003766 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003767};
3768
Chris Wilson995b67622010-08-20 13:23:26 +01003769static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003770intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003771{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003772 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003773
Jesse Barnes885a5012011-07-07 11:11:01 -07003774 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003775}
3776
Zhenyu Wange3421a12010-04-08 09:43:27 +08003777/* Return which DP Port should be selected for Transcoder DP control */
3778int
Akshay Joshi0206e352011-08-16 15:34:10 -04003779intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003780{
3781 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003782 struct intel_encoder *intel_encoder;
3783 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003784
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003785 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3786 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003787
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003788 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3789 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003790 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003791 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003792
Zhenyu Wange3421a12010-04-08 09:43:27 +08003793 return -1;
3794}
3795
Zhao Yakui36e83a12010-06-12 14:32:21 +08003796/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003797bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003798{
3799 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003800 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003801 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003802 static const short port_mapping[] = {
3803 [PORT_B] = PORT_IDPB,
3804 [PORT_C] = PORT_IDPC,
3805 [PORT_D] = PORT_IDPD,
3806 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003807
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003808 if (port == PORT_A)
3809 return true;
3810
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003811 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003812 return false;
3813
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003814 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3815 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003816
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003817 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003818 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3819 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003820 return true;
3821 }
3822 return false;
3823}
3824
Chris Wilsonf6849602010-09-19 09:29:33 +01003825static void
3826intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3827{
Yuly Novikov53b41832012-10-26 12:04:00 +03003828 struct intel_connector *intel_connector = to_intel_connector(connector);
3829
Chris Wilson3f43c482011-05-12 22:17:24 +01003830 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003831 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003832 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003833
3834 if (is_edp(intel_dp)) {
3835 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003836 drm_object_attach_property(
3837 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003838 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003839 DRM_MODE_SCALE_ASPECT);
3840 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003841 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003842}
3843
Imre Deakdada1a92014-01-29 13:25:41 +02003844static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3845{
3846 intel_dp->last_power_cycle = jiffies;
3847 intel_dp->last_power_on = jiffies;
3848 intel_dp->last_backlight_off = jiffies;
3849}
3850
Daniel Vetter67a54562012-10-20 20:57:45 +02003851static void
3852intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003853 struct intel_dp *intel_dp,
3854 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003855{
3856 struct drm_i915_private *dev_priv = dev->dev_private;
3857 struct edp_power_seq cur, vbt, spec, final;
3858 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003859 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003860
3861 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003862 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003863 pp_on_reg = PCH_PP_ON_DELAYS;
3864 pp_off_reg = PCH_PP_OFF_DELAYS;
3865 pp_div_reg = PCH_PP_DIVISOR;
3866 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003867 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3868
3869 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3870 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3871 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3872 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003873 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003874
3875 /* Workaround: Need to write PP_CONTROL with the unlock key as
3876 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003877 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003878 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003879
Jesse Barnes453c5422013-03-28 09:55:41 -07003880 pp_on = I915_READ(pp_on_reg);
3881 pp_off = I915_READ(pp_off_reg);
3882 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003883
3884 /* Pull timing values out of registers */
3885 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3886 PANEL_POWER_UP_DELAY_SHIFT;
3887
3888 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3889 PANEL_LIGHT_ON_DELAY_SHIFT;
3890
3891 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3892 PANEL_LIGHT_OFF_DELAY_SHIFT;
3893
3894 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3895 PANEL_POWER_DOWN_DELAY_SHIFT;
3896
3897 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3898 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3899
3900 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3901 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3902
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003903 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003904
3905 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3906 * our hw here, which are all in 100usec. */
3907 spec.t1_t3 = 210 * 10;
3908 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3909 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3910 spec.t10 = 500 * 10;
3911 /* This one is special and actually in units of 100ms, but zero
3912 * based in the hw (so we need to add 100 ms). But the sw vbt
3913 * table multiplies it with 1000 to make it in units of 100usec,
3914 * too. */
3915 spec.t11_t12 = (510 + 100) * 10;
3916
3917 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3918 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3919
3920 /* Use the max of the register settings and vbt. If both are
3921 * unset, fall back to the spec limits. */
3922#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3923 spec.field : \
3924 max(cur.field, vbt.field))
3925 assign_final(t1_t3);
3926 assign_final(t8);
3927 assign_final(t9);
3928 assign_final(t10);
3929 assign_final(t11_t12);
3930#undef assign_final
3931
3932#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3933 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3934 intel_dp->backlight_on_delay = get_delay(t8);
3935 intel_dp->backlight_off_delay = get_delay(t9);
3936 intel_dp->panel_power_down_delay = get_delay(t10);
3937 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3938#undef get_delay
3939
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003940 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3941 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3942 intel_dp->panel_power_cycle_delay);
3943
3944 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3945 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3946
3947 if (out)
3948 *out = final;
3949}
3950
3951static void
3952intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3953 struct intel_dp *intel_dp,
3954 struct edp_power_seq *seq)
3955{
3956 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003957 u32 pp_on, pp_off, pp_div, port_sel = 0;
3958 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3959 int pp_on_reg, pp_off_reg, pp_div_reg;
3960
3961 if (HAS_PCH_SPLIT(dev)) {
3962 pp_on_reg = PCH_PP_ON_DELAYS;
3963 pp_off_reg = PCH_PP_OFF_DELAYS;
3964 pp_div_reg = PCH_PP_DIVISOR;
3965 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003966 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3967
3968 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3969 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3970 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003971 }
3972
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003973 /*
3974 * And finally store the new values in the power sequencer. The
3975 * backlight delays are set to 1 because we do manual waits on them. For
3976 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3977 * we'll end up waiting for the backlight off delay twice: once when we
3978 * do the manual sleep, and once when we disable the panel and wait for
3979 * the PP_STATUS bit to become zero.
3980 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003981 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003982 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3983 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003984 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003985 /* Compute the divisor for the pp clock, simply match the Bspec
3986 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003987 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003988 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003989 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3990
3991 /* Haswell doesn't have any port selection bits for the panel
3992 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003993 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003994 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3995 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3996 else
3997 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003998 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3999 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004000 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004001 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004002 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004003 }
4004
Jesse Barnes453c5422013-03-28 09:55:41 -07004005 pp_on |= port_sel;
4006
4007 I915_WRITE(pp_on_reg, pp_on);
4008 I915_WRITE(pp_off_reg, pp_off);
4009 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004010
Daniel Vetter67a54562012-10-20 20:57:45 +02004011 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004012 I915_READ(pp_on_reg),
4013 I915_READ(pp_off_reg),
4014 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004015}
4016
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304017void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 struct intel_encoder *encoder;
4021 struct intel_dp *intel_dp = NULL;
4022 struct intel_crtc_config *config = NULL;
4023 struct intel_crtc *intel_crtc = NULL;
4024 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4025 u32 reg, val;
4026 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4027
4028 if (refresh_rate <= 0) {
4029 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4030 return;
4031 }
4032
4033 if (intel_connector == NULL) {
4034 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4035 return;
4036 }
4037
4038 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4039 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4040 return;
4041 }
4042
4043 encoder = intel_attached_encoder(&intel_connector->base);
4044 intel_dp = enc_to_intel_dp(&encoder->base);
4045 intel_crtc = encoder->new_crtc;
4046
4047 if (!intel_crtc) {
4048 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4049 return;
4050 }
4051
4052 config = &intel_crtc->config;
4053
4054 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4055 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4056 return;
4057 }
4058
4059 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4060 index = DRRS_LOW_RR;
4061
4062 if (index == intel_dp->drrs_state.refresh_rate_type) {
4063 DRM_DEBUG_KMS(
4064 "DRRS requested for previously set RR...ignoring\n");
4065 return;
4066 }
4067
4068 if (!intel_crtc->active) {
4069 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4070 return;
4071 }
4072
4073 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4074 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4075 val = I915_READ(reg);
4076 if (index > DRRS_HIGH_RR) {
4077 val |= PIPECONF_EDP_RR_MODE_SWITCH;
4078 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
4079 } else {
4080 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4081 }
4082 I915_WRITE(reg, val);
4083 }
4084
4085 /*
4086 * mutex taken to ensure that there is no race between differnt
4087 * drrs calls trying to update refresh rate. This scenario may occur
4088 * in future when idleness detection based DRRS in kernel and
4089 * possible calls from user space to set differnt RR are made.
4090 */
4091
4092 mutex_lock(&intel_dp->drrs_state.mutex);
4093
4094 intel_dp->drrs_state.refresh_rate_type = index;
4095
4096 mutex_unlock(&intel_dp->drrs_state.mutex);
4097
4098 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4099}
4100
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304101static struct drm_display_mode *
4102intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4103 struct intel_connector *intel_connector,
4104 struct drm_display_mode *fixed_mode)
4105{
4106 struct drm_connector *connector = &intel_connector->base;
4107 struct intel_dp *intel_dp = &intel_dig_port->dp;
4108 struct drm_device *dev = intel_dig_port->base.base.dev;
4109 struct drm_i915_private *dev_priv = dev->dev_private;
4110 struct drm_display_mode *downclock_mode = NULL;
4111
4112 if (INTEL_INFO(dev)->gen <= 6) {
4113 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4114 return NULL;
4115 }
4116
4117 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4118 DRM_INFO("VBT doesn't support DRRS\n");
4119 return NULL;
4120 }
4121
4122 downclock_mode = intel_find_panel_downclock
4123 (dev, fixed_mode, connector);
4124
4125 if (!downclock_mode) {
4126 DRM_INFO("DRRS not supported\n");
4127 return NULL;
4128 }
4129
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304130 dev_priv->drrs.connector = intel_connector;
4131
4132 mutex_init(&intel_dp->drrs_state.mutex);
4133
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304134 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4135
4136 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4137 DRM_INFO("seamless DRRS supported for eDP panel.\n");
4138 return downclock_mode;
4139}
4140
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004141static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004142 struct intel_connector *intel_connector,
4143 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004144{
4145 struct drm_connector *connector = &intel_connector->base;
4146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004147 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4148 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304151 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004152 bool has_dpcd;
4153 struct drm_display_mode *scan;
4154 struct edid *edid;
4155
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304156 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4157
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004158 if (!is_edp(intel_dp))
4159 return true;
4160
Paulo Zanoni63635212014-04-22 19:55:42 -03004161 /* The VDD bit needs a power domain reference, so if the bit is already
4162 * enabled when we boot, grab this reference. */
4163 if (edp_have_panel_vdd(intel_dp)) {
4164 enum intel_display_power_domain power_domain;
4165 power_domain = intel_display_port_power_domain(intel_encoder);
4166 intel_display_power_get(dev_priv, power_domain);
4167 }
4168
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004169 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004170 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004171 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004172 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004173
4174 if (has_dpcd) {
4175 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4176 dev_priv->no_aux_handshake =
4177 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4178 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4179 } else {
4180 /* if this fails, presume the device is a ghost */
4181 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004182 return false;
4183 }
4184
4185 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004186 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004187
Daniel Vetter060c8772014-03-21 23:22:35 +01004188 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004189 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004190 if (edid) {
4191 if (drm_add_edid_modes(connector, edid)) {
4192 drm_mode_connector_update_edid_property(connector,
4193 edid);
4194 drm_edid_to_eld(connector, edid);
4195 } else {
4196 kfree(edid);
4197 edid = ERR_PTR(-EINVAL);
4198 }
4199 } else {
4200 edid = ERR_PTR(-ENOENT);
4201 }
4202 intel_connector->edid = edid;
4203
4204 /* prefer fixed mode from EDID if available */
4205 list_for_each_entry(scan, &connector->probed_modes, head) {
4206 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4207 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304208 downclock_mode = intel_dp_drrs_init(
4209 intel_dig_port,
4210 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004211 break;
4212 }
4213 }
4214
4215 /* fallback to VBT if available for eDP */
4216 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4217 fixed_mode = drm_mode_duplicate(dev,
4218 dev_priv->vbt.lfp_lvds_vbt_mode);
4219 if (fixed_mode)
4220 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4221 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004222 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004223
Clint Taylor01527b32014-07-07 13:01:46 -07004224 if (IS_VALLEYVIEW(dev)) {
4225 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4226 register_reboot_notifier(&intel_dp->edp_notifier);
4227 }
4228
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304229 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004230 intel_panel_setup_backlight(connector);
4231
4232 return true;
4233}
4234
Paulo Zanoni16c25532013-06-12 17:27:25 -03004235bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004236intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4237 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004238{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004239 struct drm_connector *connector = &intel_connector->base;
4240 struct intel_dp *intel_dp = &intel_dig_port->dp;
4241 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4242 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004243 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004244 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004245 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004246 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004247
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004248 /* intel_dp vfuncs */
4249 if (IS_VALLEYVIEW(dev))
4250 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4251 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4252 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4253 else if (HAS_PCH_SPLIT(dev))
4254 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4255 else
4256 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4257
Damien Lespiau153b1102014-01-21 13:37:15 +00004258 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4259
Daniel Vetter07679352012-09-06 22:15:42 +02004260 /* Preserve the current hw state. */
4261 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004262 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004263
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004264 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304265 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004266 else
4267 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004268
Imre Deakf7d24902013-05-08 13:14:05 +03004269 /*
4270 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4271 * for DP the encoder type can be set by the caller to
4272 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4273 */
4274 if (type == DRM_MODE_CONNECTOR_eDP)
4275 intel_encoder->type = INTEL_OUTPUT_EDP;
4276
Imre Deake7281ea2013-05-08 13:14:08 +03004277 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4278 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4279 port_name(port));
4280
Adam Jacksonb3295302010-07-16 14:46:28 -04004281 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004282 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4283
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004284 connector->interlace_allowed = true;
4285 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004286
Daniel Vetter66a92782012-07-12 20:08:18 +02004287 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004288 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004289
Chris Wilsondf0e9242010-09-09 16:20:55 +01004290 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291 drm_sysfs_connector_add(connector);
4292
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004293 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004294 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4295 else
4296 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004297 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004298
Jani Nikula0b998362014-03-14 16:51:17 +02004299 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004300 switch (port) {
4301 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004302 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004303 break;
4304 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004305 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004306 break;
4307 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004308 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004309 break;
4310 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004311 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004312 break;
4313 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004314 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004315 }
4316
Imre Deakdada1a92014-01-29 13:25:41 +02004317 if (is_edp(intel_dp)) {
4318 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004319 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004320 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004321
Jani Nikula9d1a1032014-03-14 16:51:15 +02004322 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004323
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004324 intel_dp->psr_setup_done = false;
4325
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004326 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004327 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004328 if (is_edp(intel_dp)) {
4329 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004330 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004331 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004332 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004333 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004334 drm_sysfs_connector_remove(connector);
4335 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004336 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004337 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004338
Chris Wilsonf6849602010-09-19 09:29:33 +01004339 intel_dp_add_properties(intel_dp, connector);
4340
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004341 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4342 * 0xd. Failure to do so will result in spurious interrupts being
4343 * generated on the port when a cable is not attached.
4344 */
4345 if (IS_G4X(dev) && !IS_GM45(dev)) {
4346 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4347 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4348 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004349
4350 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004351}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004352
4353void
4354intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4355{
4356 struct intel_digital_port *intel_dig_port;
4357 struct intel_encoder *intel_encoder;
4358 struct drm_encoder *encoder;
4359 struct intel_connector *intel_connector;
4360
Daniel Vetterb14c5672013-09-19 12:18:32 +02004361 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004362 if (!intel_dig_port)
4363 return;
4364
Daniel Vetterb14c5672013-09-19 12:18:32 +02004365 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004366 if (!intel_connector) {
4367 kfree(intel_dig_port);
4368 return;
4369 }
4370
4371 intel_encoder = &intel_dig_port->base;
4372 encoder = &intel_encoder->base;
4373
4374 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4375 DRM_MODE_ENCODER_TMDS);
4376
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004377 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004378 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004379 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004380 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004381 if (IS_CHERRYVIEW(dev)) {
4382 intel_encoder->pre_enable = chv_pre_enable_dp;
4383 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004384 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004385 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004386 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004387 intel_encoder->pre_enable = vlv_pre_enable_dp;
4388 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004389 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004390 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004391 intel_encoder->pre_enable = g4x_pre_enable_dp;
4392 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004393 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004394 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004395
Paulo Zanoni174edf12012-10-26 19:05:50 -02004396 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004397 intel_dig_port->dp.output_reg = output_reg;
4398
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004399 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004400 if (IS_CHERRYVIEW(dev)) {
4401 if (port == PORT_D)
4402 intel_encoder->crtc_mask = 1 << 2;
4403 else
4404 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4405 } else {
4406 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4407 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004408 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004409 intel_encoder->hot_plug = intel_dp_hot_plug;
4410
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004411 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4412 drm_encoder_cleanup(encoder);
4413 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004414 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004415 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004416}