blob: 74afe8c76bdd01a9a0351208ab05f54f4d43160a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_32_H
10#define _ASM_PGTABLE_32_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/addrspace.h>
13#include <asm/page.h>
14
15#include <linux/linkage.h>
16#include <asm/cachectl.h>
17#include <asm/fixmap.h>
18
Kirill A. Shutemov9849a562017-03-09 17:24:05 +030019#define __ARCH_USE_5LEVEL_HACK
Ralf Baechlec6e8b582005-02-10 12:19:59 +000020#include <asm-generic/pgtable-nopmd.h>
21
Marcin Nowakowskic56e7a42017-04-11 09:00:36 +020022#ifdef CONFIG_HIGHMEM
23#include <asm/highmem.h>
24#endif
25
Paul Gortmakerb1f7e112015-04-27 18:47:56 -040026extern int temp_tlb_entry;
Rafał Miłecki6ee1d932014-07-17 23:26:33 +020027
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/*
Rafał Miłeckid3777322014-07-17 23:26:32 +020029 * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
30 * starting at the top and working down. This is for populating the
31 * TLB before trap_init() puts the TLB miss handler in place. It
32 * should be used only for entries matching the actual page tables,
33 * to prevent inconsistencies.
34 */
35extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
36 unsigned long entryhi, unsigned long pagemask);
37
38/*
Ralf Baechle39b74142012-01-11 15:41:47 +010039 * Basically we have the same two-level (which is the logical three level
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 * Linux page table layout folded) page tables as the i386. Some day
41 * when we have proper page coloring support we can have a 1% quicker
42 * tlb refill handling mechanism, but for now it is a bit slower but
43 * works even with the cache aliasing problem the R4k and above have.
44 */
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/* PGDIR_SHIFT determines what a third-level page table entry can map */
Ralf Baechle4c8081e42007-07-31 21:47:03 +010047#define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
49#define PGDIR_MASK (~(PGDIR_SIZE-1))
50
51/*
52 * Entries per page directory level: we use two-level, so
Ralf Baechlec6e8b582005-02-10 12:19:59 +000053 * we don't really have any PUD/PMD directory physically.
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 */
Ralf Baechle99e480d2007-08-01 15:46:18 +010055#define __PGD_ORDER (32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2)
56#define PGD_ORDER (__PGD_ORDER >= 0 ? __PGD_ORDER : 0)
Ralf Baechlec6e8b582005-02-10 12:19:59 +000057#define PUD_ORDER aieeee_attempt_to_allocate_pud
58#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define PTE_ORDER 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Jack Tan52919252008-09-23 22:52:34 +080061#define PTRS_PER_PGD (USER_PTRS_PER_PGD * 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
63
64#define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080065#define FIRST_USER_ADDRESS 0UL
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Ralf Baechle70342282013-01-22 12:59:30 +010067#define VMALLOC_START MAP_BASE
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Marcin Nowakowskic56e7a42017-04-11 09:00:36 +020069#define PKMAP_END ((FIXADDR_START) & ~((LAST_PKMAP << PAGE_SHIFT)-1))
70#define PKMAP_BASE (PKMAP_END - PAGE_SIZE * LAST_PKMAP)
Ralf Baechle2ac74012008-03-10 09:31:50 +000071
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#ifdef CONFIG_HIGHMEM
73# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
74#else
75# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
76#endif
77
Ralf Baechle34adb282014-11-22 00:16:48 +010078#ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define pte_ERROR(e) \
80 printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
81#else
82#define pte_ERROR(e) \
83 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define pgd_ERROR(e) \
86 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
87
88extern void load_pgd(unsigned long pg_dir);
89
90extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
91
92/*
93 * Empty pgd/pmd entries point to the invalid_pte_table.
94 */
95static inline int pmd_none(pmd_t pmd)
96{
97 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
98}
99
100#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
101
102static inline int pmd_present(pmd_t pmd)
103{
104 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
105}
106
107static inline void pmd_clear(pmd_t *pmdp)
108{
109 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
110}
111
Paul Burton7b2cb642016-04-19 09:25:05 +0100112#if defined(CONFIG_XPA)
Paul Burton745f3552016-04-19 09:25:04 +0100113
Steven J. Hillc5b36782015-02-26 18:16:38 -0600114#define pte_pfn(x) (((unsigned long)((x).pte_high >> _PFN_SHIFT)) | (unsigned long)((x).pte_low << _PAGE_PRESENT_SHIFT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115static inline pte_t
116pfn_pte(unsigned long pfn, pgprot_t prot)
117{
118 pte_t pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600119
120 pte.pte_low = (pfn >> _PAGE_PRESENT_SHIFT) |
121 (pgprot_val(prot) & ~_PFNX_MASK);
122 pte.pte_high = (pfn << _PFN_SHIFT) |
123 (pgprot_val(prot) & ~_PFN_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 return pte;
125}
126
Paul Burton7b2cb642016-04-19 09:25:05 +0100127#elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
128
129#define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
130
131static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
132{
133 pte_t pte;
134
135 pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
136 pte.pte_low = pgprot_val(prot);
137
138 return pte;
139}
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#else
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#ifdef CONFIG_CPU_VR41XX
144#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
145#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
146#else
David Daney6dd93442010-02-10 15:12:47 -0800147#define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
148#define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149#endif
Ralf Baechle34adb282014-11-22 00:16:48 +0100150#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Paul Burton745f3552016-04-19 09:25:04 +0100152#define pte_page(x) pfn_to_page(pte_pfn(x))
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define __pgd_offset(address) pgd_index(address)
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000155#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
157
158/* to find an entry in a kernel page-table-directory */
159#define pgd_offset_k(address) pgd_offset(&init_mm, address)
160
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000161#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163/* to find an entry in a page-table-directory */
Ralf Baechle21a151d2007-10-11 23:46:15 +0100164#define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/* Find an entry in the third-level page table.. */
167#define __pte_offset(address) \
168 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
169#define pte_offset(dir, address) \
Franck Bui-Huu5b70a312006-12-05 10:39:56 +0100170 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
171#define pte_offset_kernel(dir, address) \
172 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Ralf Baechle70342282013-01-22 12:59:30 +0100174#define pte_offset_map(dir, address) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define pte_unmap(pte) ((void)(pte))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
179
180/* Swap entries must have VALID bit cleared. */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600181#define __swp_type(x) (((x).val >> 10) & 0x1f)
182#define __swp_offset(x) ((x).val >> 15)
183#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
184#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
185#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#else
188
Paul Burton7b2cb642016-04-19 09:25:05 +0100189#if defined(CONFIG_XPA)
Steven J. Hill77a5c592014-11-13 09:52:01 -0600190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* Swap entries must have VALID and GLOBAL bits cleared. */
Steven J. Hillc5b36782015-02-26 18:16:38 -0600192#define __swp_type(x) (((x).val >> 4) & 0x1f)
193#define __swp_offset(x) ((x).val >> 9)
194#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 4) | ((offset) << 9) })
Steven J. Hill77a5c592014-11-13 09:52:01 -0600195#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
196#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Paul Burton7b2cb642016-04-19 09:25:05 +0100198#elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
199
200/* Swap entries must have VALID and GLOBAL bits cleared. */
201#define __swp_type(x) (((x).val >> 2) & 0x1f)
202#define __swp_offset(x) ((x).val >> 7)
203#define __swp_entry(type, offset) ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
204#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
205#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#else
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400208/*
Steven J. Hill77a5c592014-11-13 09:52:01 -0600209 * Constraints:
210 * _PAGE_PRESENT at bit 0
211 * _PAGE_MODIFIED at bit 4
212 * _PAGE_GLOBAL at bit 6
213 * _PAGE_VALID at bit 7
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400214 */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600215#define __swp_type(x) (((x).val >> 8) & 0x1f)
216#define __swp_offset(x) ((x).val >> 13)
217#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
218#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
219#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Steven J. Hill77a5c592014-11-13 09:52:01 -0600221#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
Steven J. Hill77a5c592014-11-13 09:52:01 -0600223#endif /* defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225#endif /* _ASM_PGTABLE_32_H */