blob: edb71e1bc43a3cd302b15e8e07e98e9551e7c549 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore99faf682010-07-19 14:00:47 +000055#define DRV_VERSION "2.0.84-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
135 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000172
173 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000292 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_cont(" %08x", regs[i*8+j]);
295 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000325 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info("%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000347 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 for (n = 0; n < adapter->num_tx_queues; n++) {
349 tx_ring = adapter->tx_ring[n];
350 tx_buffer_info =
351 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000353 n, tx_ring->next_to_use, tx_ring->next_to_clean,
354 (u64)tx_buffer_info->dma,
355 tx_buffer_info->length,
356 tx_buffer_info->next_to_watch,
357 (u64)tx_buffer_info->time_stamp);
358 }
359
360 /* Print TX Rings */
361 if (!netif_msg_tx_done(adapter))
362 goto rx_ring_summary;
363
364 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
365
366 /* Transmit Descriptor Formats
367 *
368 * Advanced Transmit Descriptor
369 * +--------------------------------------------------------------+
370 * 0 | Buffer Address [63:0] |
371 * +--------------------------------------------------------------+
372 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
373 * +--------------------------------------------------------------+
374 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
375 */
376
377 for (n = 0; n < adapter->num_tx_queues; n++) {
378 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("------------------------------------\n");
380 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
381 pr_info("------------------------------------\n");
382 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 "[PlPOIdStDDt Ln] [bi->dma ] "
384 "leng ntw timestamp bi->skb\n");
385
386 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000387 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
389 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 " %04X %3X %016llX %p", i,
392 le64_to_cpu(u0->a),
393 le64_to_cpu(u0->b),
394 (u64)tx_buffer_info->dma,
395 tx_buffer_info->length,
396 tx_buffer_info->next_to_watch,
397 (u64)tx_buffer_info->time_stamp,
398 tx_buffer_info->skb);
399 if (i == tx_ring->next_to_use &&
400 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000401 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000405 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 else
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408
409 if (netif_msg_pktdata(adapter) &&
410 tx_buffer_info->dma != 0)
411 print_hex_dump(KERN_INFO, "",
412 DUMP_PREFIX_ADDRESS, 16, 1,
413 phys_to_virt(tx_buffer_info->dma),
414 tx_buffer_info->length, true);
415 }
416 }
417
418 /* Print RX Rings Summary */
419rx_ring_summary:
420 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 for (n = 0; n < adapter->num_rx_queues; n++) {
423 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("%5d %5X %5X\n",
425 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 }
427
428 /* Print RX Rings */
429 if (!netif_msg_rx_status(adapter))
430 goto exit;
431
432 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
433
434 /* Advanced Receive Descriptor (Read) Format
435 * 63 1 0
436 * +-----------------------------------------------------+
437 * 0 | Packet Buffer Address [63:1] |A0/NSE|
438 * +----------------------------------------------+------+
439 * 8 | Header Buffer Address [63:1] | DD |
440 * +-----------------------------------------------------+
441 *
442 *
443 * Advanced Receive Descriptor (Write-Back) Format
444 *
445 * 63 48 47 32 31 30 21 20 16 15 4 3 0
446 * +------------------------------------------------------+
447 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
448 * | Checksum Ident | | | | Type | Type |
449 * +------------------------------------------------------+
450 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
451 * +------------------------------------------------------+
452 * 63 48 47 32 31 20 19 0
453 */
454 for (n = 0; n < adapter->num_rx_queues; n++) {
455 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("------------------------------------\n");
457 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
458 pr_info("------------------------------------\n");
459 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
461 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "[vl er S cks ln] ---------------- [bi->skb] "
464 "<-- Adv Rx Write-Back format\n");
465
466 for (i = 0; i < rx_ring->count; i++) {
467 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000468 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 u0 = (struct my_u0 *)rx_desc;
470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
471 if (staterr & IXGBE_RXD_STAT_DD) {
472 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000473 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "%016llX ---------------- %p", i,
475 le64_to_cpu(u0->a),
476 le64_to_cpu(u0->b),
477 rx_buffer_info->skb);
478 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000479 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000480 "%016llX %016llX %p", i,
481 le64_to_cpu(u0->a),
482 le64_to_cpu(u0->b),
483 (u64)rx_buffer_info->dma,
484 rx_buffer_info->skb);
485
486 if (netif_msg_pktdata(adapter)) {
487 print_hex_dump(KERN_INFO, "",
488 DUMP_PREFIX_ADDRESS, 16, 1,
489 phys_to_virt(rx_buffer_info->dma),
490 rx_ring->rx_buf_len, true);
491
492 if (rx_ring->rx_buf_len
493 < IXGBE_RXBUFFER_2048)
494 print_hex_dump(KERN_INFO, "",
495 DUMP_PREFIX_ADDRESS, 16, 1,
496 phys_to_virt(
497 rx_buffer_info->page_dma +
498 rx_buffer_info->page_offset
499 ),
500 PAGE_SIZE/2, true);
501 }
502 }
503
504 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000505 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000506 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 else
Joe Perchesc7689572010-09-07 21:35:17 +0000509 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000510
511 }
512 }
513
514exit:
515 return;
516}
517
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
519{
520 u32 ctrl_ext;
521
522 /* Let firmware take over control of h/w */
523 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
524 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000525 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526}
527
528static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
529{
530 u32 ctrl_ext;
531
532 /* Let firmware know the driver has taken over */
533 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000535 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800536}
Auke Kok9a799d72007-09-15 14:07:45 -0700537
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000538/*
539 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
540 * @adapter: pointer to adapter struct
541 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
542 * @queue: queue to map the corresponding interrupt to
543 * @msix_vector: the vector to map to the corresponding queue
544 *
545 */
546static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700548{
549 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550 struct ixgbe_hw *hw = &adapter->hw;
551 switch (hw->mac.type) {
552 case ixgbe_mac_82598EB:
553 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
554 if (direction == -1)
555 direction = 0;
556 index = (((direction * 64) + queue) >> 2) & 0x1F;
557 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
558 ivar &= ~(0xFF << (8 * (queue & 0x3)));
559 ivar |= (msix_vector << (8 * (queue & 0x3)));
560 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
561 break;
562 case ixgbe_mac_82599EB:
563 if (direction == -1) {
564 /* other causes */
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 index = ((queue & 1) * 8);
567 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
568 ivar &= ~(0xFF << index);
569 ivar |= (msix_vector << index);
570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
571 break;
572 } else {
573 /* tx or rx causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((16 * (queue & 1)) + (8 * direction));
576 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
580 break;
581 }
582 default:
583 break;
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585}
586
Alexander Duyckfe49f042009-06-04 16:00:09 +0000587static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000588 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589{
590 u32 mask;
591
592 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
593 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
594 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
595 } else {
596 mask = (qmask & 0xFFFFFFFF);
597 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
598 mask = (qmask >> 32);
599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
600 }
601}
602
Alexander Duyck84418e32010-08-19 13:40:54 +0000603void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000604 struct ixgbe_tx_buffer
605 *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700606{
Alexander Duycke5a43542009-12-02 16:46:56 +0000607 if (tx_buffer_info->dma) {
608 if (tx_buffer_info->mapped_as_page)
Nick Nunley1b507732010-04-27 13:10:27 +0000609 dma_unmap_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000610 tx_buffer_info->dma,
611 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000612 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000613 else
Nick Nunley1b507732010-04-27 13:10:27 +0000614 dma_unmap_single(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000615 tx_buffer_info->dma,
616 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000617 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000618 tx_buffer_info->dma = 0;
619 }
Auke Kok9a799d72007-09-15 14:07:45 -0700620 if (tx_buffer_info->skb) {
621 dev_kfree_skb_any(tx_buffer_info->skb);
622 tx_buffer_info->skb = NULL;
623 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000624 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700625 /* tx_buffer_info must be completely set up in the transmit path */
626}
627
Yi Zou26f23d82009-11-06 12:56:00 +0000628/**
John Fastabend7483d9d2010-05-18 16:00:10 +0000629 * ixgbe_tx_xon_state - check the tx ring xon state
Yi Zou26f23d82009-11-06 12:56:00 +0000630 * @adapter: the ixgbe adapter
631 * @tx_ring: the corresponding tx_ring
632 *
633 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
634 * corresponding TC of this tx_ring when checking TFCS.
635 *
John Fastabend7483d9d2010-05-18 16:00:10 +0000636 * Returns : true if in xon state (currently not paused)
Yi Zou26f23d82009-11-06 12:56:00 +0000637 */
John Fastabend7483d9d2010-05-18 16:00:10 +0000638static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000639 struct ixgbe_ring *tx_ring)
Yi Zou26f23d82009-11-06 12:56:00 +0000640{
Yi Zou26f23d82009-11-06 12:56:00 +0000641 u32 txoff = IXGBE_TFCS_TXOFF;
642
643#ifdef CONFIG_IXGBE_DCB
John Fastabendca739482010-06-03 17:03:45 +0000644 if (adapter->dcb_cfg.pfc_mode_enable) {
Jaswinder Singh Rajput30b768322009-11-20 04:02:27 +0000645 int tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000646 int reg_idx = tx_ring->reg_idx;
647 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
648
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000649 switch (adapter->hw.mac.type) {
650 case ixgbe_mac_82598EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000651 tc = reg_idx >> 2;
652 txoff = IXGBE_TFCS_TXOFF0;
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000653 break;
654 case ixgbe_mac_82599EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000655 tc = 0;
656 txoff = IXGBE_TFCS_TXOFF;
657 if (dcb_i == 8) {
658 /* TC0, TC1 */
659 tc = reg_idx >> 5;
660 if (tc == 2) /* TC2, TC3 */
661 tc += (reg_idx - 64) >> 4;
662 else if (tc == 3) /* TC4, TC5, TC6, TC7 */
663 tc += 1 + ((reg_idx - 96) >> 3);
664 } else if (dcb_i == 4) {
665 /* TC0, TC1 */
666 tc = reg_idx >> 6;
667 if (tc == 1) {
668 tc += (reg_idx - 64) >> 5;
669 if (tc == 2) /* TC2, TC3 */
670 tc += (reg_idx - 96) >> 4;
671 }
672 }
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000673 break;
674 default:
675 tc = 0;
Yi Zou26f23d82009-11-06 12:56:00 +0000676 }
677 txoff <<= tc;
678 }
679#endif
680 return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
681}
682
Auke Kok9a799d72007-09-15 14:07:45 -0700683static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000684 struct ixgbe_ring *tx_ring,
685 unsigned int eop)
Auke Kok9a799d72007-09-15 14:07:45 -0700686{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700687 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700688
Auke Kok9a799d72007-09-15 14:07:45 -0700689 /* Detect a transmit hang in hardware, this serializes the
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700690 * check with the clearing of time_stamp and movement of eop */
Auke Kok9a799d72007-09-15 14:07:45 -0700691 adapter->detect_tx_hung = false;
Alexander Duyck44df32c2009-03-31 21:34:23 +0000692 if (tx_ring->tx_buffer_info[eop].time_stamp &&
Auke Kok9a799d72007-09-15 14:07:45 -0700693 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
John Fastabend7483d9d2010-05-18 16:00:10 +0000694 ixgbe_tx_xon_state(adapter, tx_ring)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700695 /* detected Tx unit hang */
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700696 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000697 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Emil Tantilov396e7992010-07-01 20:05:12 +0000698 e_err(drv, "Detected Tx Unit Hang\n"
Emil Tantilov849c4542010-06-03 16:53:41 +0000699 " Tx Queue <%d>\n"
700 " TDH, TDT <%x>, <%x>\n"
701 " next_to_use <%x>\n"
702 " next_to_clean <%x>\n"
703 "tx_buffer_info[next_to_clean]\n"
704 " time_stamp <%lx>\n"
705 " jiffies <%lx>\n",
706 tx_ring->queue_index,
707 IXGBE_READ_REG(hw, tx_ring->head),
708 IXGBE_READ_REG(hw, tx_ring->tail),
709 tx_ring->next_to_use, eop,
710 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
Auke Kok9a799d72007-09-15 14:07:45 -0700711 return true;
712 }
713
714 return false;
715}
716
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700717#define IXGBE_MAX_TXD_PWR 14
718#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800719
720/* Tx Descriptors needed, worst case */
721#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
722 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
723#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700724 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800725
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700726static void ixgbe_tx_timeout(struct net_device *netdev);
727
Auke Kok9a799d72007-09-15 14:07:45 -0700728/**
729 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000730 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700732 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000733static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000734 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700735{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000736 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700737 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800738 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
739 struct ixgbe_tx_buffer *tx_buffer_info;
740 unsigned int i, eop, count = 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700741 unsigned int total_bytes = 0, total_packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700742
743 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800744 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000745 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800746
747 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000748 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800749 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000750 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800751 for ( ; !cleaned; count++) {
752 struct sk_buff *skb;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000753 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700754 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755 cleaned = (i == eop);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700756 skb = tx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -0700757
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800758 if (cleaned && skb) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800759 unsigned int segs, bytecount;
Yi Zou3d8fd382009-06-08 14:38:44 +0000760 unsigned int hlen = skb_headlen(skb);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700761
762 /* gso_segs is currently only valid for tcp */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800763 segs = skb_shinfo(skb)->gso_segs ?: 1;
Yi Zou3d8fd382009-06-08 14:38:44 +0000764#ifdef IXGBE_FCOE
765 /* adjust for FCoE Sequence Offload */
766 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
767 && (skb->protocol == htons(ETH_P_FCOE)) &&
768 skb_is_gso(skb)) {
769 hlen = skb_transport_offset(skb) +
770 sizeof(struct fc_frame_header) +
771 sizeof(struct fcoe_crc_eof);
772 segs = DIV_ROUND_UP(skb->len - hlen,
773 skb_shinfo(skb)->gso_size);
774 }
775#endif /* IXGBE_FCOE */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800776 /* multiply data chunks by size of headers */
Yi Zou3d8fd382009-06-08 14:38:44 +0000777 bytecount = ((segs - 1) * hlen) + skb->len;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700778 total_packets += segs;
779 total_bytes += bytecount;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800780 }
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700781
Auke Kok9a799d72007-09-15 14:07:45 -0700782 ixgbe_unmap_and_free_tx_resource(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000783 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700784
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785 tx_desc->wb.status = 0;
786
Auke Kok9a799d72007-09-15 14:07:45 -0700787 i++;
788 if (i == tx_ring->count)
789 i = 0;
790 }
791
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800792 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000793 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800794 }
795
Auke Kok9a799d72007-09-15 14:07:45 -0700796 tx_ring->next_to_clean = i;
797
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800798#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700799 if (unlikely(count && netif_carrier_ok(netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000800 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800801 /* Make sure that anybody stopping the queue after this
802 * sees the new next_to_clean.
803 */
804 smp_mb();
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800805 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
806 !test_bit(__IXGBE_DOWN, &adapter->state)) {
807 netif_wake_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000808 ++tx_ring->restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800809 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800810 }
Auke Kok9a799d72007-09-15 14:07:45 -0700811
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700812 if (adapter->detect_tx_hung) {
813 if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
814 /* schedule immediate reset if we believe we hung */
Emil Tantilov396e7992010-07-01 20:05:12 +0000815 e_info(probe, "tx hang %d detected, resetting "
816 "adapter\n", adapter->tx_timeout_count + 1);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700817 ixgbe_tx_timeout(adapter->netdev);
818 }
819 }
Auke Kok9a799d72007-09-15 14:07:45 -0700820
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700821 /* re-arm the interrupt */
Alexander Duyckfe49f042009-06-04 16:00:09 +0000822 if (count >= tx_ring->work_limit)
823 ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -0700824
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700825 tx_ring->total_bytes += total_bytes;
826 tx_ring->total_packets += total_packets;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700827 tx_ring->stats.packets += total_packets;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800828 tx_ring->stats.bytes += total_bytes;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000829 return (count < tx_ring->work_limit);
Auke Kok9a799d72007-09-15 14:07:45 -0700830}
831
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400832#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800833static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000834 struct ixgbe_ring *rx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800835{
836 u32 rxctrl;
837 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000838 int q = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800839
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700840 if (rx_ring->cpu != cpu) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800841 rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000842 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
843 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
844 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
845 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
846 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
847 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000848 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000849 }
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800850 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
851 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
Don Skidmore15005a32009-01-19 16:54:13 -0800852 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
853 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
Joe Perchese8e9f692010-09-07 21:34:53 +0000854 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800855 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700856 rx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800857 }
858 put_cpu();
859}
860
861static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000862 struct ixgbe_ring *tx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800863{
864 u32 txctrl;
865 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000866 int q = tx_ring->reg_idx;
Don Skidmoreee5f7842009-11-06 12:56:20 +0000867 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800868
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700869 if (tx_ring->cpu != cpu) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000870 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000871 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000872 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
873 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000874 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
875 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000876 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000877 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000878 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
879 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000880 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000881 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
882 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000883 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700884 tx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800885 }
886 put_cpu();
887}
888
889static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
890{
891 int i;
892
893 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
894 return;
895
Alexander Duycke35ec122009-05-21 13:07:12 +0000896 /* always use CB2 mode, difference is masked in the CB driver */
897 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
898
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800899 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000900 adapter->tx_ring[i]->cpu = -1;
901 ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800902 }
903 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000904 adapter->rx_ring[i]->cpu = -1;
905 ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800906 }
907}
908
909static int __ixgbe_notify_dca(struct device *dev, void *data)
910{
911 struct net_device *netdev = dev_get_drvdata(dev);
912 struct ixgbe_adapter *adapter = netdev_priv(netdev);
913 unsigned long event = *(unsigned long *)data;
914
915 switch (event) {
916 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700917 /* if we're already enabled, don't do it again */
918 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
919 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300920 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700921 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800922 ixgbe_setup_dca(adapter);
923 break;
924 }
925 /* Fall Through since DCA is disabled. */
926 case DCA_PROVIDER_REMOVE:
927 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
928 dca_remove_requester(dev);
929 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
930 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
931 }
932 break;
933 }
934
Denis V. Lunev652f0932008-03-27 14:39:17 +0300935 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800936}
937
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400938#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -0700939/**
940 * ixgbe_receive_skb - Send a completed packet up the stack
941 * @adapter: board private structure
942 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700943 * @status: hardware indication of status of receive
944 * @rx_ring: rx descriptor ring (for a specific queue) to setup
945 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -0700946 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800947static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000948 struct sk_buff *skb, u8 status,
949 struct ixgbe_ring *ring,
950 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -0700951{
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800952 struct ixgbe_adapter *adapter = q_vector->adapter;
953 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700954 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
955 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -0700956
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000957 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000958 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800959 vlan_gro_receive(napi, adapter->vlgrp, tag, skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700960 else
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800961 napi_gro_receive(napi, skb);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700962 } else {
Lucy Liu8a62bab2009-08-13 14:09:38 +0000963 if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
Alexander Duyck182ff8d2009-04-27 22:35:33 +0000964 vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
965 else
966 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700967 }
968}
969
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800970/**
971 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
972 * @adapter: address of board private structure
973 * @status_err: hardware indication of status of receive
974 * @skb: skb currently being received and modified
975 **/
Auke Kok9a799d72007-09-15 14:07:45 -0700976static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +0000977 union ixgbe_adv_rx_desc *rx_desc,
978 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700979{
Don Skidmore8bae1b22009-07-23 18:00:39 +0000980 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
981
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700982 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700983
Jesse Brandeburg712744b2008-08-26 04:26:56 -0700984 /* Rx csum disabled */
985 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -0700986 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800987
988 /* if IP and error */
989 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
990 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700991 adapter->hw_csum_rx_error++;
992 return;
993 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800994
995 if (!(status_err & IXGBE_RXD_STAT_L4CS))
996 return;
997
998 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +0000999 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1000
1001 /*
1002 * 82599 errata, UDP frames with a 0 checksum can be marked as
1003 * checksum errors.
1004 */
1005 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1006 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1007 return;
1008
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001009 adapter->hw_csum_rx_error++;
1010 return;
1011 }
1012
Auke Kok9a799d72007-09-15 14:07:45 -07001013 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001014 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001015}
1016
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001017static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00001018 struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001019{
1020 /*
1021 * Force memory writes to complete before letting h/w
1022 * know there are new descriptors to fetch. (Only
1023 * applicable for weak-ordered memory model archs,
1024 * such as IA-64).
1025 */
1026 wmb();
1027 IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
1028}
1029
Auke Kok9a799d72007-09-15 14:07:45 -07001030/**
1031 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1032 * @adapter: address of board private structure
1033 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00001034void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001035 struct ixgbe_ring *rx_ring,
1036 int cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001037{
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001038 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07001039 struct pci_dev *pdev = adapter->pdev;
1040 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001041 struct ixgbe_rx_buffer *bi;
Auke Kok9a799d72007-09-15 14:07:45 -07001042 unsigned int i;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001043 unsigned int bufsz = rx_ring->rx_buf_len;
Auke Kok9a799d72007-09-15 14:07:45 -07001044
1045 i = rx_ring->next_to_use;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001046 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001047
1048 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001049 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001050
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001051 if (!bi->page_dma &&
Yi Zou6e455b892009-08-06 13:05:44 +00001052 (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001053 if (!bi->page) {
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001054 bi->page = netdev_alloc_page(netdev);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001055 if (!bi->page) {
1056 adapter->alloc_rx_page_failed++;
1057 goto no_buffers;
1058 }
1059 bi->page_offset = 0;
1060 } else {
1061 /* use a half page if we're re-using */
1062 bi->page_offset ^= (PAGE_SIZE / 2);
Auke Kok9a799d72007-09-15 14:07:45 -07001063 }
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001064
Nick Nunley1b507732010-04-27 13:10:27 +00001065 bi->page_dma = dma_map_page(&pdev->dev, bi->page,
Joe Perchese8e9f692010-09-07 21:34:53 +00001066 bi->page_offset,
1067 (PAGE_SIZE / 2),
Nick Nunley1b507732010-04-27 13:10:27 +00001068 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001069 }
1070
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001071 if (!bi->skb) {
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001072 struct sk_buff *skb = netdev_alloc_skb_ip_align(netdev,
1073 bufsz);
1074 bi->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001075
1076 if (!skb) {
1077 adapter->alloc_rx_buff_failed++;
1078 goto no_buffers;
1079 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001080 /* initialize queue mapping */
1081 skb_record_rx_queue(skb, rx_ring->queue_index);
1082 }
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001084 if (!bi->dma) {
1085 bi->dma = dma_map_single(&pdev->dev,
1086 bi->skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001087 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001088 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001089 }
1090 /* Refresh the desc even if buffer_addrs didn't change because
1091 * each write-back erases this info. */
Yi Zou6e455b892009-08-06 13:05:44 +00001092 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001093 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1094 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001095 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001096 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001097 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001098 }
1099
1100 i++;
1101 if (i == rx_ring->count)
1102 i = 0;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001103 bi = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001104 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001105
Auke Kok9a799d72007-09-15 14:07:45 -07001106no_buffers:
1107 if (rx_ring->next_to_use != i) {
1108 rx_ring->next_to_use = i;
1109 if (i-- == 0)
1110 i = (rx_ring->count - 1);
1111
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001112 ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001113 }
1114}
1115
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001116static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
1117{
1118 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
1119}
1120
1121static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
1122{
1123 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1124}
1125
Alexander Duyckf8212f92009-04-27 22:42:37 +00001126static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
1127{
1128 return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
Joe Perchese8e9f692010-09-07 21:34:53 +00001129 IXGBE_RXDADV_RSCCNT_MASK) >>
1130 IXGBE_RXDADV_RSCCNT_SHIFT;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001131}
1132
1133/**
1134 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1135 * @skb: pointer to the last skb in the rsc queue
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001136 * @count: pointer to number of packets coalesced in this context
Alexander Duyckf8212f92009-04-27 22:42:37 +00001137 *
1138 * This function changes a queue full of hw rsc buffers into a completed
1139 * packet. It uses the ->prev pointers to find the first packet and then
1140 * turns it into the frag list owner.
1141 **/
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001142static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
Joe Perchese8e9f692010-09-07 21:34:53 +00001143 u64 *count)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001144{
1145 unsigned int frag_list_size = 0;
1146
1147 while (skb->prev) {
1148 struct sk_buff *prev = skb->prev;
1149 frag_list_size += skb->len;
1150 skb->prev = NULL;
1151 skb = prev;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001152 *count += 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001153 }
1154
1155 skb_shinfo(skb)->frag_list = skb->next;
1156 skb->next = NULL;
1157 skb->len += frag_list_size;
1158 skb->data_len += frag_list_size;
1159 skb->truesize += frag_list_size;
1160 return skb;
1161}
1162
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001163struct ixgbe_rsc_cb {
1164 dma_addr_t dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001165 bool delay_unmap;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001166};
1167
1168#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
1169
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001170static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001171 struct ixgbe_ring *rx_ring,
1172 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001173{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001174 struct ixgbe_adapter *adapter = q_vector->adapter;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001175 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07001176 struct pci_dev *pdev = adapter->pdev;
1177 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1178 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1179 struct sk_buff *skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001180 unsigned int i, rsc_count = 0;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001181 u32 len, staterr;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001182 u16 hdr_info;
1183 bool cleaned = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001184 int cleaned_count = 0;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001185 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001186#ifdef IXGBE_FCOE
1187 int ddp_bytes = 0;
1188#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07001189
1190 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001191 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001192 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1193 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001194
1195 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001196 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001197 if (*work_done >= work_to_do)
1198 break;
1199 (*work_done)++;
1200
Milton Miller3c945e52010-02-19 17:44:42 +00001201 rmb(); /* read descriptor and rx_buffer_info after status DD */
Yi Zou6e455b892009-08-06 13:05:44 +00001202 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001203 hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
1204 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001205 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07001206 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Shannon Nelson0b746e02010-05-18 16:00:03 +00001207 if ((len > IXGBE_RX_HDR_SIZE) ||
1208 (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
1209 len = IXGBE_RX_HDR_SIZE;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001210 } else {
Auke Kok9a799d72007-09-15 14:07:45 -07001211 len = le16_to_cpu(rx_desc->wb.upper.length);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001212 }
Auke Kok9a799d72007-09-15 14:07:45 -07001213
1214 cleaned = true;
1215 skb = rx_buffer_info->skb;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001216 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001217 rx_buffer_info->skb = NULL;
1218
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001219 if (rx_buffer_info->dma) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001220 if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
1221 (!(staterr & IXGBE_RXD_STAT_EOP)) &&
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001222 (!(skb->prev))) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001223 /*
1224 * When HWRSC is enabled, delay unmapping
1225 * of the first packet. It carries the
1226 * header information, HW may still
1227 * access the header after the writeback.
1228 * Only unmap it when EOP is reached
1229 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001230 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001231 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001232 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00001233 dma_unmap_single(&pdev->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001234 rx_buffer_info->dma,
1235 rx_ring->rx_buf_len,
1236 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001237 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001238 rx_buffer_info->dma = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001239 skb_put(skb, len);
1240 }
1241
1242 if (upper_len) {
Nick Nunley1b507732010-04-27 13:10:27 +00001243 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1244 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001245 rx_buffer_info->page_dma = 0;
1246 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001247 rx_buffer_info->page,
1248 rx_buffer_info->page_offset,
1249 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001250
1251 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
1252 (page_count(rx_buffer_info->page) != 1))
1253 rx_buffer_info->page = NULL;
1254 else
1255 get_page(rx_buffer_info->page);
Auke Kok9a799d72007-09-15 14:07:45 -07001256
1257 skb->len += upper_len;
1258 skb->data_len += upper_len;
1259 skb->truesize += upper_len;
1260 }
1261
1262 i++;
1263 if (i == rx_ring->count)
1264 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001265
Alexander Duyck31f05a22010-08-19 13:40:31 +00001266 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001267 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001268 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00001270 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001271 rsc_count = ixgbe_get_rsc_count(rx_desc);
1272
1273 if (rsc_count) {
1274 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1275 IXGBE_RXDADV_NEXTP_SHIFT;
1276 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001277 } else {
1278 next_buffer = &rx_ring->rx_buffer_info[i];
1279 }
1280
Auke Kok9a799d72007-09-15 14:07:45 -07001281 if (staterr & IXGBE_RXD_STAT_EOP) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001282 if (skb->prev)
Joe Perchese8e9f692010-09-07 21:34:53 +00001283 skb = ixgbe_transform_rsc_queue(skb,
1284 &(rx_ring->rsc_count));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001285 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001286 if (IXGBE_RSC_CB(skb)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00001287 dma_unmap_single(&pdev->dev,
1288 IXGBE_RSC_CB(skb)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00001289 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001290 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001291 IXGBE_RSC_CB(skb)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001292 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001293 }
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001294 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
Joe Perchese8e9f692010-09-07 21:34:53 +00001295 rx_ring->rsc_count +=
1296 skb_shinfo(skb)->nr_frags;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001297 else
1298 rx_ring->rsc_count++;
1299 rx_ring->rsc_flush++;
1300 }
Auke Kok9a799d72007-09-15 14:07:45 -07001301 rx_ring->stats.packets++;
1302 rx_ring->stats.bytes += skb->len;
1303 } else {
Yi Zou6e455b892009-08-06 13:05:44 +00001304 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001305 rx_buffer_info->skb = next_buffer->skb;
1306 rx_buffer_info->dma = next_buffer->dma;
1307 next_buffer->skb = skb;
1308 next_buffer->dma = 0;
1309 } else {
1310 skb->next = next_buffer->skb;
1311 skb->next->prev = skb;
1312 }
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001313 rx_ring->non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001314 goto next_desc;
1315 }
1316
1317 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1318 dev_kfree_skb_irq(skb);
1319 goto next_desc;
1320 }
1321
Don Skidmore8bae1b22009-07-23 18:00:39 +00001322 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001323
1324 /* probably a little skewed due to removing CRC */
1325 total_rx_bytes += skb->len;
1326 total_rx_packets++;
1327
Jesse Brandeburg74ce8dd2008-09-11 20:03:23 -07001328 skb->protocol = eth_type_trans(skb, adapter->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001329#ifdef IXGBE_FCOE
1330 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001331 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1332 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1333 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001334 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001335 }
Yi Zou332d4a72009-05-13 13:11:53 +00001336#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001337 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001338
1339next_desc:
1340 rx_desc->wb.upper.status_error = 0;
1341
1342 /* return some buffers to hardware, one at a time is too slow */
1343 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1344 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1345 cleaned_count = 0;
1346 }
1347
1348 /* use prefetched values */
1349 rx_desc = next_rxd;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001350 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001351
1352 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001353 }
1354
Auke Kok9a799d72007-09-15 14:07:45 -07001355 rx_ring->next_to_clean = i;
1356 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1357
1358 if (cleaned_count)
1359 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1360
Yi Zou3d8fd382009-06-08 14:38:44 +00001361#ifdef IXGBE_FCOE
1362 /* include DDPed FCoE data */
1363 if (ddp_bytes > 0) {
1364 unsigned int mss;
1365
1366 mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
1367 sizeof(struct fc_frame_header) -
1368 sizeof(struct fcoe_crc_eof);
1369 if (mss > 512)
1370 mss &= ~511;
1371 total_rx_bytes += ddp_bytes;
1372 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1373 }
1374#endif /* IXGBE_FCOE */
1375
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001376 rx_ring->total_packets += total_rx_packets;
1377 rx_ring->total_bytes += total_rx_bytes;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00001378 netdev->stats.rx_bytes += total_rx_bytes;
1379 netdev->stats.rx_packets += total_rx_packets;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001380
Auke Kok9a799d72007-09-15 14:07:45 -07001381 return cleaned;
1382}
1383
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001384static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001385/**
1386 * ixgbe_configure_msix - Configure MSI-X hardware
1387 * @adapter: board private structure
1388 *
1389 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1390 * interrupts.
1391 **/
1392static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1393{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001394 struct ixgbe_q_vector *q_vector;
1395 int i, j, q_vectors, v_idx, r_idx;
1396 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001397
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001398 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1399
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001400 /*
1401 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001402 * corresponding register.
1403 */
1404 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001405 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001406 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001407 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001408 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001409
1410 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001411 j = adapter->rx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001412 ixgbe_set_ivar(adapter, 0, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001413 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001414 adapter->num_rx_queues,
1415 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001416 }
1417 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001418 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001419
1420 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001421 j = adapter->tx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001422 ixgbe_set_ivar(adapter, 1, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001423 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001424 adapter->num_tx_queues,
1425 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001426 }
1427
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001428 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001429 /* tx only */
1430 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001431 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001432 /* rx or mixed */
1433 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001434
Alexander Duyckfe49f042009-06-04 16:00:09 +00001435 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001436 }
1437
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001438 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1439 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001440 v_idx);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001441 else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1442 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001443 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001444
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001445 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001446 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001447 if (adapter->num_vfs)
1448 mask &= ~(IXGBE_EIMS_OTHER |
1449 IXGBE_EIMS_MAILBOX |
1450 IXGBE_EIMS_LSC);
1451 else
1452 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001453 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001454}
1455
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001456enum latency_range {
1457 lowest_latency = 0,
1458 low_latency = 1,
1459 bulk_latency = 2,
1460 latency_invalid = 255
1461};
1462
1463/**
1464 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1465 * @adapter: pointer to adapter
1466 * @eitr: eitr setting (ints per sec) to give last timeslice
1467 * @itr_setting: current throttle rate in ints/second
1468 * @packets: the number of packets during this measurement interval
1469 * @bytes: the number of bytes during this measurement interval
1470 *
1471 * Stores a new ITR value based on packets and byte
1472 * counts during the last interrupt. The advantage of per interrupt
1473 * computation is faster updates and more accurate ITR for the current
1474 * traffic pattern. Constants in this function were computed
1475 * based on theoretical maximum wire speed and thresholds were set based
1476 * on testing data as well as attempting to minimize response time
1477 * while increasing bulk throughput.
1478 * this functionality is controlled by the InterruptThrottleRate module
1479 * parameter (see ixgbe_param.c)
1480 **/
1481static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001482 u32 eitr, u8 itr_setting,
1483 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001484{
1485 unsigned int retval = itr_setting;
1486 u32 timepassed_us;
1487 u64 bytes_perint;
1488
1489 if (packets == 0)
1490 goto update_itr_done;
1491
1492
1493 /* simple throttlerate management
1494 * 0-20MB/s lowest (100000 ints/s)
1495 * 20-100MB/s low (20000 ints/s)
1496 * 100-1249MB/s bulk (8000 ints/s)
1497 */
1498 /* what was last interrupt timeslice? */
1499 timepassed_us = 1000000/eitr;
1500 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1501
1502 switch (itr_setting) {
1503 case lowest_latency:
1504 if (bytes_perint > adapter->eitr_low)
1505 retval = low_latency;
1506 break;
1507 case low_latency:
1508 if (bytes_perint > adapter->eitr_high)
1509 retval = bulk_latency;
1510 else if (bytes_perint <= adapter->eitr_low)
1511 retval = lowest_latency;
1512 break;
1513 case bulk_latency:
1514 if (bytes_perint <= adapter->eitr_high)
1515 retval = low_latency;
1516 break;
1517 }
1518
1519update_itr_done:
1520 return retval;
1521}
1522
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001523/**
1524 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001525 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001526 *
1527 * This function is made to be called by ethtool and by the driver
1528 * when it needs to update EITR registers at runtime. Hardware
1529 * specific quirks/differences are taken care of here.
1530 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001531void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001532{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001533 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001534 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001535 int v_idx = q_vector->v_idx;
1536 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1537
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001538 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1539 /* must write high and low 16 bits to reset counter */
1540 itr_reg |= (itr_reg << 16);
1541 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1542 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001543 * 82599 can support a value of zero, so allow it for
1544 * max interrupt rate, but there is an errata where it can
1545 * not be zero with RSC
1546 */
1547 if (itr_reg == 8 &&
1548 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1549 itr_reg = 0;
1550
1551 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001552 * set the WDIS bit to not clear the timer bits and cause an
1553 * immediate assertion of the interrupt
1554 */
1555 itr_reg |= IXGBE_EITR_CNT_WDIS;
1556 }
1557 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1558}
1559
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001560static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1561{
1562 struct ixgbe_adapter *adapter = q_vector->adapter;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001563 u32 new_itr;
1564 u8 current_itr, ret_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001565 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001566 struct ixgbe_ring *rx_ring, *tx_ring;
1567
1568 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1569 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001570 tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001571 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001572 q_vector->tx_itr,
1573 tx_ring->total_packets,
1574 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001575 /* if the result for this queue would decrease interrupt
1576 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001577 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001578 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001579 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001580 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001581 }
1582
1583 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1584 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001585 rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001586 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001587 q_vector->rx_itr,
1588 rx_ring->total_packets,
1589 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001590 /* if the result for this queue would decrease interrupt
1591 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001592 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001593 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001594 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001595 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001596 }
1597
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001598 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001599
1600 switch (current_itr) {
1601 /* counts and packets in update_itr are dependent on these numbers */
1602 case lowest_latency:
1603 new_itr = 100000;
1604 break;
1605 case low_latency:
1606 new_itr = 20000; /* aka hwitr = ~200 */
1607 break;
1608 case bulk_latency:
1609 default:
1610 new_itr = 8000;
1611 break;
1612 }
1613
1614 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001615 /* do an exponential smoothing */
1616 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001617
1618 /* save the algorithm value here, not the smoothed one */
1619 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001620
1621 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001622 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001623}
1624
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001625/**
1626 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1627 * @work: pointer to work_struct containing our data
1628 **/
1629static void ixgbe_check_overtemp_task(struct work_struct *work)
1630{
1631 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001632 struct ixgbe_adapter,
1633 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001634 struct ixgbe_hw *hw = &adapter->hw;
1635 u32 eicr = adapter->interrupt_event;
1636
1637 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
1638 switch (hw->device_id) {
1639 case IXGBE_DEV_ID_82599_T3_LOM: {
1640 u32 autoneg;
1641 bool link_up = false;
1642
1643 if (hw->mac.ops.check_link)
1644 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1645
1646 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1647 (eicr & IXGBE_EICR_LSC))
1648 /* Check if this is due to overtemp */
1649 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1650 break;
1651 }
1652 return;
1653 default:
1654 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1655 return;
1656 break;
1657 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001658 e_crit(drv, "Network adapter has been stopped because it has "
1659 "over heated. Restart the computer. If the problem "
Emil Tantilov849c4542010-06-03 16:53:41 +00001660 "persists, power off the system and replace the "
1661 "adapter\n");
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001662 /* write to clear the interrupt */
1663 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1664 }
1665}
1666
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001667static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1668{
1669 struct ixgbe_hw *hw = &adapter->hw;
1670
1671 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1672 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001673 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001674 /* write to clear the interrupt */
1675 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1676 }
1677}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001678
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001679static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1680{
1681 struct ixgbe_hw *hw = &adapter->hw;
1682
1683 if (eicr & IXGBE_EICR_GPI_SDP1) {
1684 /* Clear the interrupt */
1685 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1686 schedule_work(&adapter->multispeed_fiber_task);
1687 } else if (eicr & IXGBE_EICR_GPI_SDP2) {
1688 /* Clear the interrupt */
1689 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1690 schedule_work(&adapter->sfp_config_module_task);
1691 } else {
1692 /* Interrupt isn't for us... */
1693 return;
1694 }
1695}
1696
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001697static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1698{
1699 struct ixgbe_hw *hw = &adapter->hw;
1700
1701 adapter->lsc_int++;
1702 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1703 adapter->link_check_timeout = jiffies;
1704 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1705 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001706 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001707 schedule_work(&adapter->watchdog_task);
1708 }
1709}
1710
Auke Kok9a799d72007-09-15 14:07:45 -07001711static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1712{
1713 struct net_device *netdev = data;
1714 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1715 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001716 u32 eicr;
1717
1718 /*
1719 * Workaround for Silicon errata. Use clear-by-write instead
1720 * of clear-by-read. Reading with EICS will return the
1721 * interrupt causes without clearing, which later be done
1722 * with the write to EICR.
1723 */
1724 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1725 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001726
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001727 if (eicr & IXGBE_EICR_LSC)
1728 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001729
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001730 if (eicr & IXGBE_EICR_MAILBOX)
1731 ixgbe_msg_task(adapter);
1732
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001733 if (hw->mac.type == ixgbe_mac_82598EB)
1734 ixgbe_check_fan_failure(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001735
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001736 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001737 ixgbe_check_sfp_event(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001738 adapter->interrupt_event = eicr;
1739 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1740 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
1741 schedule_work(&adapter->check_overtemp_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001742
1743 /* Handle Flow Director Full threshold interrupt */
1744 if (eicr & IXGBE_EICR_FLOW_DIR) {
1745 int i;
1746 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1747 /* Disable transmits before FDIR Re-initialization */
1748 netif_tx_stop_all_queues(netdev);
1749 for (i = 0; i < adapter->num_tx_queues; i++) {
1750 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001751 adapter->tx_ring[i];
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001752 if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00001753 &tx_ring->reinit_state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001754 schedule_work(&adapter->fdir_reinit_task);
1755 }
1756 }
1757 }
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001758 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1759 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001760
1761 return IRQ_HANDLED;
1762}
1763
Alexander Duyckfe49f042009-06-04 16:00:09 +00001764static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1765 u64 qmask)
1766{
1767 u32 mask;
1768
1769 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1770 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1771 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1772 } else {
1773 mask = (qmask & 0xFFFFFFFF);
1774 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
1775 mask = (qmask >> 32);
1776 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
1777 }
1778 /* skip the flush */
1779}
1780
1781static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001782 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001783{
1784 u32 mask;
1785
1786 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1787 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1788 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
1789 } else {
1790 mask = (qmask & 0xFFFFFFFF);
1791 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
1792 mask = (qmask >> 32);
1793 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
1794 }
1795 /* skip the flush */
1796}
1797
Auke Kok9a799d72007-09-15 14:07:45 -07001798static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1799{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001800 struct ixgbe_q_vector *q_vector = data;
1801 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001802 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001803 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001804
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001805 if (!q_vector->txr_count)
1806 return IRQ_HANDLED;
1807
1808 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1809 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001810 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001811 tx_ring->total_bytes = 0;
1812 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001813 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001814 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001815 }
1816
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001817 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001818 napi_schedule(&q_vector->napi);
1819
Auke Kok9a799d72007-09-15 14:07:45 -07001820 return IRQ_HANDLED;
1821}
1822
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001823/**
1824 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1825 * @irq: unused
1826 * @data: pointer to our q_vector struct for this interrupt vector
1827 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001828static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
1829{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001830 struct ixgbe_q_vector *q_vector = data;
1831 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001832 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001833 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001834 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001835
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001836 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001837 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001838 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001839 rx_ring->total_bytes = 0;
1840 rx_ring->total_packets = 0;
1841 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001842 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001843 }
1844
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001845 if (!q_vector->rxr_count)
1846 return IRQ_HANDLED;
1847
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001848 /* disable interrupts on this vector only */
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001849 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08001850 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001851
Auke Kok9a799d72007-09-15 14:07:45 -07001852 return IRQ_HANDLED;
1853}
1854
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001855static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
1856{
Alexander Duyck91281fd2009-06-04 16:00:27 +00001857 struct ixgbe_q_vector *q_vector = data;
1858 struct ixgbe_adapter *adapter = q_vector->adapter;
1859 struct ixgbe_ring *ring;
1860 int r_idx;
1861 int i;
1862
1863 if (!q_vector->txr_count && !q_vector->rxr_count)
1864 return IRQ_HANDLED;
1865
1866 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1867 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001868 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001869 ring->total_bytes = 0;
1870 ring->total_packets = 0;
1871 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001872 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001873 }
1874
1875 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1876 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001877 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001878 ring->total_bytes = 0;
1879 ring->total_packets = 0;
1880 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001881 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001882 }
1883
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001884 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001885 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001886
1887 return IRQ_HANDLED;
1888}
1889
1890/**
1891 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
1892 * @napi: napi struct with our devices info in it
1893 * @budget: amount of work driver is allowed to do this pass, in packets
1894 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001895 * This function is optimized for cleaning one queue only on a single
1896 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001897 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001898static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
1899{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001900 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001901 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001902 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001903 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001904 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001905 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001906
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001907 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001908 rx_ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001909#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001910 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001911 ixgbe_update_rx_dca(adapter, rx_ring);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001912#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001913
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001914 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001915
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001916 /* If all Rx work done, exit the polling mode */
1917 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001918 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001919 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001920 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001921 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001922 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001923 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07001924 }
1925
1926 return work_done;
1927}
1928
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001929/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00001930 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001931 * @napi: napi struct with our devices info in it
1932 * @budget: amount of work driver is allowed to do this pass, in packets
1933 *
1934 * This function will clean more than one rx queue associated with a
1935 * q_vector.
1936 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00001937static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001938{
1939 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001940 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001941 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001942 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001943 int work_done = 0, i;
1944 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001945 bool tx_clean_complete = true;
1946
1947 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1948 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001949 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001950#ifdef CONFIG_IXGBE_DCA
1951 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1952 ixgbe_update_tx_dca(adapter, ring);
1953#endif
1954 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
1955 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001956 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001957 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001958
1959 /* attempt to distribute budget to each queue fairly, but don't allow
1960 * the budget to go below 1 because we'll exit polling */
1961 budget /= (q_vector->rxr_count ?: 1);
1962 budget = max(budget, 1);
1963 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1964 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001965 ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001966#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001967 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck91281fd2009-06-04 16:00:27 +00001968 ixgbe_update_rx_dca(adapter, ring);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001969#endif
Alexander Duyck91281fd2009-06-04 16:00:27 +00001970 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001971 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001972 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001973 }
1974
1975 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001976 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001977 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07001978 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001979 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001980 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001981 ixgbe_set_itr_msix(q_vector);
1982 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001983 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001984 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001985 return 0;
1986 }
1987
1988 return work_done;
1989}
Alexander Duyck91281fd2009-06-04 16:00:27 +00001990
1991/**
1992 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
1993 * @napi: napi struct with our devices info in it
1994 * @budget: amount of work driver is allowed to do this pass, in packets
1995 *
1996 * This function is optimized for cleaning one queue only on a single
1997 * q_vector!!!
1998 **/
1999static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2000{
2001 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002002 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002003 struct ixgbe_adapter *adapter = q_vector->adapter;
2004 struct ixgbe_ring *tx_ring = NULL;
2005 int work_done = 0;
2006 long r_idx;
2007
2008 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002009 tx_ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002010#ifdef CONFIG_IXGBE_DCA
2011 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2012 ixgbe_update_tx_dca(adapter, tx_ring);
2013#endif
2014
2015 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2016 work_done = budget;
2017
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002018 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002019 if (work_done < budget) {
2020 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002021 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002022 ixgbe_set_itr_msix(q_vector);
2023 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002024 ixgbe_irq_enable_queues(adapter,
2025 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002026 }
2027
2028 return work_done;
2029}
2030
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002031static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002032 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002033{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002034 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2035
2036 set_bit(r_idx, q_vector->rxr_idx);
2037 q_vector->rxr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002038}
Auke Kok9a799d72007-09-15 14:07:45 -07002039
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002040static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002041 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002042{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002043 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2044
2045 set_bit(t_idx, q_vector->txr_idx);
2046 q_vector->txr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002047}
Auke Kok9a799d72007-09-15 14:07:45 -07002048
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002049/**
2050 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2051 * @adapter: board private structure to initialize
2052 * @vectors: allotted vector count for descriptor rings
2053 *
2054 * This function maps descriptor rings to the queue-specific vectors
2055 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2056 * one vector per ring/queue, but on a constrained vector budget, we
2057 * group the rings as "efficiently" as possible. You would add new
2058 * mapping configurations in here.
2059 **/
2060static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002061 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002062{
2063 int v_start = 0;
2064 int rxr_idx = 0, txr_idx = 0;
2065 int rxr_remaining = adapter->num_rx_queues;
2066 int txr_remaining = adapter->num_tx_queues;
2067 int i, j;
2068 int rqpv, tqpv;
2069 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002070
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002071 /* No mapping required if MSI-X is disabled. */
2072 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002073 goto out;
2074
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002075 /*
2076 * The ideal configuration...
2077 * We have enough vectors to map one per queue.
2078 */
2079 if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2080 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2081 map_vector_to_rxq(adapter, v_start, rxr_idx);
2082
2083 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2084 map_vector_to_txq(adapter, v_start, txr_idx);
2085
2086 goto out;
2087 }
2088
2089 /*
2090 * If we don't have enough vectors for a 1-to-1
2091 * mapping, we'll have to group them so there are
2092 * multiple queues per vector.
2093 */
2094 /* Re-adjusting *qpv takes care of the remainder. */
2095 for (i = v_start; i < vectors; i++) {
2096 rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
2097 for (j = 0; j < rqpv; j++) {
2098 map_vector_to_rxq(adapter, i, rxr_idx);
2099 rxr_idx++;
2100 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002101 }
Auke Kok9a799d72007-09-15 14:07:45 -07002102 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002103 for (i = v_start; i < vectors; i++) {
2104 tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
2105 for (j = 0; j < tqpv; j++) {
2106 map_vector_to_txq(adapter, i, txr_idx);
2107 txr_idx++;
2108 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002109 }
Auke Kok9a799d72007-09-15 14:07:45 -07002110 }
2111
Auke Kok9a799d72007-09-15 14:07:45 -07002112out:
Auke Kok9a799d72007-09-15 14:07:45 -07002113 return err;
2114}
2115
2116/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002117 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2118 * @adapter: board private structure
2119 *
2120 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2121 * interrupts from the kernel.
2122 **/
2123static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2124{
2125 struct net_device *netdev = adapter->netdev;
2126 irqreturn_t (*handler)(int, void *);
2127 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002128 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002129
2130 /* Decrement for Other and TCP Timer vectors */
2131 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2132
2133 /* Map the Tx/Rx rings to the vectors we were allotted. */
2134 err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
2135 if (err)
2136 goto out;
2137
2138#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
Joe Perchese8e9f692010-09-07 21:34:53 +00002139 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
2140 &ixgbe_msix_clean_many)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002141 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002142 handler = SET_HANDLER(adapter->q_vector[vector]);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002143
Joe Perchese8e9f692010-09-07 21:34:53 +00002144 if (handler == &ixgbe_msix_clean_rx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002145 sprintf(adapter->name[vector], "%s-%s-%d",
2146 netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002147 } else if (handler == &ixgbe_msix_clean_tx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002148 sprintf(adapter->name[vector], "%s-%s-%d",
2149 netdev->name, "tx", ti++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002150 } else
Robert Olssoncb13fc22008-11-25 16:43:52 -08002151 sprintf(adapter->name[vector], "%s-%s-%d",
2152 netdev->name, "TxRx", vector);
2153
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002154 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002155 handler, 0, adapter->name[vector],
2156 adapter->q_vector[vector]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002157 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002158 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002159 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002160 goto free_queue_irqs;
2161 }
2162 }
2163
2164 sprintf(adapter->name[vector], "%s:lsc", netdev->name);
2165 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002166 ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002167 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002168 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002169 goto free_queue_irqs;
2170 }
2171
2172 return 0;
2173
2174free_queue_irqs:
2175 for (i = vector - 1; i >= 0; i--)
2176 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002177 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002178 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2179 pci_disable_msix(adapter->pdev);
2180 kfree(adapter->msix_entries);
2181 adapter->msix_entries = NULL;
2182out:
2183 return err;
2184}
2185
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002186static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2187{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002188 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002189 u8 current_itr;
2190 u32 new_itr = q_vector->eitr;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002191 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2192 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002193
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002194 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002195 q_vector->tx_itr,
2196 tx_ring->total_packets,
2197 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002198 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002199 q_vector->rx_itr,
2200 rx_ring->total_packets,
2201 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002202
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002203 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002204
2205 switch (current_itr) {
2206 /* counts and packets in update_itr are dependent on these numbers */
2207 case lowest_latency:
2208 new_itr = 100000;
2209 break;
2210 case low_latency:
2211 new_itr = 20000; /* aka hwitr = ~200 */
2212 break;
2213 case bulk_latency:
2214 new_itr = 8000;
2215 break;
2216 default:
2217 break;
2218 }
2219
2220 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002221 /* do an exponential smoothing */
2222 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002223
2224 /* save the algorithm value here, not the smoothed one */
2225 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002226
2227 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002228 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002229}
2230
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002231/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002232 * ixgbe_irq_enable - Enable default interrupt generation settings
2233 * @adapter: board private structure
2234 **/
2235static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
2236{
2237 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002238
2239 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002240 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2241 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002242 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2243 mask |= IXGBE_EIMS_GPI_SDP1;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002244 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002245 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002246 mask |= IXGBE_EIMS_GPI_SDP1;
2247 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002248 if (adapter->num_vfs)
2249 mask |= IXGBE_EIMS_MAILBOX;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002250 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002251 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2252 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2253 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002254
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002255 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Nelson, Shannon835462f2009-04-27 22:42:54 +00002256 ixgbe_irq_enable_queues(adapter, ~0);
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002257 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002258
2259 if (adapter->num_vfs > 32) {
2260 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2261 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2262 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002263}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002264
2265/**
2266 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002267 * @irq: interrupt number
2268 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002269 **/
2270static irqreturn_t ixgbe_intr(int irq, void *data)
2271{
2272 struct net_device *netdev = data;
2273 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2274 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002275 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002276 u32 eicr;
2277
Don Skidmore54037502009-02-21 15:42:56 -08002278 /*
2279 * Workaround for silicon errata. Mask the interrupts
2280 * before the read of EICR.
2281 */
2282 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2283
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002284 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2285 * therefore no explict interrupt disable is necessary */
2286 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002287 if (!eicr) {
2288 /* shared interrupt alert!
2289 * make sure interrupts are enabled because the read will
2290 * have disabled interrupts due to EIAM */
2291 ixgbe_irq_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002292 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002293 }
Auke Kok9a799d72007-09-15 14:07:45 -07002294
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002295 if (eicr & IXGBE_EICR_LSC)
2296 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002297
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002298 if (hw->mac.type == ixgbe_mac_82599EB)
2299 ixgbe_check_sfp_event(adapter, eicr);
2300
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002301 ixgbe_check_fan_failure(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002302 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2303 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
2304 schedule_work(&adapter->check_overtemp_task);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002305
Alexander Duyck7a921c92009-05-06 10:43:28 +00002306 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002307 adapter->tx_ring[0]->total_packets = 0;
2308 adapter->tx_ring[0]->total_bytes = 0;
2309 adapter->rx_ring[0]->total_packets = 0;
2310 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002311 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002312 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002313 }
2314
2315 return IRQ_HANDLED;
2316}
2317
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002318static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2319{
2320 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2321
2322 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002323 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002324 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2325 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2326 q_vector->rxr_count = 0;
2327 q_vector->txr_count = 0;
2328 }
2329}
2330
Auke Kok9a799d72007-09-15 14:07:45 -07002331/**
2332 * ixgbe_request_irq - initialize interrupts
2333 * @adapter: board private structure
2334 *
2335 * Attempts to configure interrupts using the best available
2336 * capabilities of the hardware and kernel.
2337 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002338static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002339{
2340 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002341 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002342
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002343 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2344 err = ixgbe_request_msix_irqs(adapter);
2345 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002346 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002347 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002348 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002349 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002350 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002351 }
2352
Auke Kok9a799d72007-09-15 14:07:45 -07002353 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002354 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002355
Auke Kok9a799d72007-09-15 14:07:45 -07002356 return err;
2357}
2358
2359static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2360{
2361 struct net_device *netdev = adapter->netdev;
2362
2363 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002364 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002365
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002366 q_vectors = adapter->num_msix_vectors;
2367
2368 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002369 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002370
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002371 i--;
2372 for (; i >= 0; i--) {
2373 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002374 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002375 }
2376
2377 ixgbe_reset_q_vectors(adapter);
2378 } else {
2379 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002380 }
2381}
2382
2383/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002384 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2385 * @adapter: board private structure
2386 **/
2387static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2388{
Nelson, Shannon835462f2009-04-27 22:42:54 +00002389 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2390 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2391 } else {
2392 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2393 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002394 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002395 if (adapter->num_vfs > 32)
2396 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002397 }
2398 IXGBE_WRITE_FLUSH(&adapter->hw);
2399 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2400 int i;
2401 for (i = 0; i < adapter->num_msix_vectors; i++)
2402 synchronize_irq(adapter->msix_entries[i].vector);
2403 } else {
2404 synchronize_irq(adapter->pdev->irq);
2405 }
2406}
2407
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002408/**
Auke Kok9a799d72007-09-15 14:07:45 -07002409 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2410 *
2411 **/
2412static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2413{
Auke Kok9a799d72007-09-15 14:07:45 -07002414 struct ixgbe_hw *hw = &adapter->hw;
2415
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002416 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002417 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002418
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002419 ixgbe_set_ivar(adapter, 0, 0, 0);
2420 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002421
2422 map_vector_to_rxq(adapter, 0, 0);
2423 map_vector_to_txq(adapter, 0, 0);
2424
Emil Tantilov396e7992010-07-01 20:05:12 +00002425 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002426}
2427
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002428/**
2429 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2430 * @adapter: board private structure
2431 * @ring: structure containing ring specific data
2432 *
2433 * Configure the Tx descriptor ring after a reset.
2434 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002435void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2436 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002437{
2438 struct ixgbe_hw *hw = &adapter->hw;
2439 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002440 int wait_loop = 10;
2441 u32 txdctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002442 u16 reg_idx = ring->reg_idx;
2443
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002444 /* disable queue to avoid issues while updating state */
2445 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2446 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2447 txdctl & ~IXGBE_TXDCTL_ENABLE);
2448 IXGBE_WRITE_FLUSH(hw);
2449
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002450 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002451 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002452 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2453 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2454 ring->count * sizeof(union ixgbe_adv_tx_desc));
2455 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2456 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2457 ring->head = IXGBE_TDH(reg_idx);
2458 ring->tail = IXGBE_TDT(reg_idx);
2459
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002460 /* configure fetching thresholds */
2461 if (adapter->rx_itr_setting == 0) {
2462 /* cannot set wthresh when itr==0 */
2463 txdctl &= ~0x007F0000;
2464 } else {
2465 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2466 txdctl |= (8 << 16);
2467 }
2468 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2469 /* PThresh workaround for Tx hang with DFP enabled. */
2470 txdctl |= 32;
2471 }
2472
2473 /* reinitialize flowdirector state */
2474 set_bit(__IXGBE_FDIR_INIT_DONE, &ring->reinit_state);
2475
2476 /* enable queue */
2477 txdctl |= IXGBE_TXDCTL_ENABLE;
2478 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2479
2480 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2481 if (hw->mac.type == ixgbe_mac_82598EB &&
2482 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2483 return;
2484
2485 /* poll to verify queue is enabled */
2486 do {
2487 msleep(1);
2488 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2489 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2490 if (!wait_loop)
2491 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002492}
2493
Alexander Duyck120ff942010-08-19 13:34:50 +00002494static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2495{
2496 struct ixgbe_hw *hw = &adapter->hw;
2497 u32 rttdcs;
2498 u32 mask;
2499
2500 if (hw->mac.type == ixgbe_mac_82598EB)
2501 return;
2502
2503 /* disable the arbiter while setting MTQC */
2504 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2505 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2506 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2507
2508 /* set transmit pool layout */
2509 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2510 switch (adapter->flags & mask) {
2511
2512 case (IXGBE_FLAG_SRIOV_ENABLED):
2513 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2514 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2515 break;
2516
2517 case (IXGBE_FLAG_DCB_ENABLED):
2518 /* We enable 8 traffic classes, DCB only */
2519 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2520 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2521 break;
2522
2523 default:
2524 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2525 break;
2526 }
2527
2528 /* re-enable the arbiter */
2529 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2530 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2531}
2532
Auke Kok9a799d72007-09-15 14:07:45 -07002533/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002534 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002535 * @adapter: board private structure
2536 *
2537 * Configure the Tx unit of the MAC after a reset.
2538 **/
2539static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2540{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002541 struct ixgbe_hw *hw = &adapter->hw;
2542 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002543 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002544
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002545 ixgbe_setup_mtqc(adapter);
2546
2547 if (hw->mac.type != ixgbe_mac_82598EB) {
2548 /* DMATXCTL.EN must be before Tx queues are enabled */
2549 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2550 dmatxctl |= IXGBE_DMATXCTL_TE;
2551 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2552 }
2553
Auke Kok9a799d72007-09-15 14:07:45 -07002554 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002555 for (i = 0; i < adapter->num_tx_queues; i++)
2556 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002557}
2558
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002559#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002560
Yi Zoua6616b42009-08-06 13:05:23 +00002561static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002562 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002563{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002564 u32 srrctl;
Yi Zoua6616b42009-08-06 13:05:23 +00002565 int index;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002566 struct ixgbe_ring_feature *feature = adapter->ring_feature;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002567
Yi Zoua6616b42009-08-06 13:05:23 +00002568 index = rx_ring->reg_idx;
2569 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2570 unsigned long mask;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002571 mask = (unsigned long) feature[RING_F_RSS].mask;
Alexander Duyck3be1adf2008-08-30 00:29:10 -07002572 index = index & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002573 }
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002574 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
2575
2576 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2577 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002578 if (adapter->num_vfs)
2579 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002580
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002581 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2582 IXGBE_SRRCTL_BSIZEHDR_MASK;
2583
Yi Zou6e455b892009-08-06 13:05:44 +00002584 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002585#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2586 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2587#else
2588 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2589#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002590 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002591 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002592 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2593 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002594 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002595 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002596
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002597 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
2598}
2599
Alexander Duyck05abb122010-08-19 13:35:41 +00002600static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002601{
Alexander Duyck05abb122010-08-19 13:35:41 +00002602 struct ixgbe_hw *hw = &adapter->hw;
2603 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002604 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2605 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002606 u32 mrqc = 0, reta = 0;
2607 u32 rxcsum;
2608 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002609 int mask;
2610
Alexander Duyck05abb122010-08-19 13:35:41 +00002611 /* Fill out hash function seeds */
2612 for (i = 0; i < 10; i++)
2613 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002614
Alexander Duyck05abb122010-08-19 13:35:41 +00002615 /* Fill out redirection table */
2616 for (i = 0, j = 0; i < 128; i++, j++) {
2617 if (j == adapter->ring_feature[RING_F_RSS].indices)
2618 j = 0;
2619 /* reta = 4-byte sliding window of
2620 * 0x00..(indices-1)(indices-1)00..etc. */
2621 reta = (reta << 8) | (j * 0x11);
2622 if ((i & 3) == 3)
2623 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2624 }
2625
2626 /* Disable indicating checksum in descriptor, enables RSS hash */
2627 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2628 rxcsum |= IXGBE_RXCSUM_PCSD;
2629 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2630
2631 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2632 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2633 else
2634 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002635#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002636 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002637#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002638 | IXGBE_FLAG_SRIOV_ENABLED
2639 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002640
2641 switch (mask) {
2642 case (IXGBE_FLAG_RSS_ENABLED):
2643 mrqc = IXGBE_MRQC_RSSEN;
2644 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002645 case (IXGBE_FLAG_SRIOV_ENABLED):
2646 mrqc = IXGBE_MRQC_VMDQEN;
2647 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002648#ifdef CONFIG_IXGBE_DCB
2649 case (IXGBE_FLAG_DCB_ENABLED):
2650 mrqc = IXGBE_MRQC_RT8TCEN;
2651 break;
2652#endif /* CONFIG_IXGBE_DCB */
2653 default:
2654 break;
2655 }
2656
Alexander Duyck05abb122010-08-19 13:35:41 +00002657 /* Perform hash on these packet types */
2658 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2659 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2660 | IXGBE_MRQC_RSS_FIELD_IPV6
2661 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2662
2663 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002664}
2665
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002666/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002667 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2668 * @adapter: address of board private structure
2669 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002670 **/
Alexander Duyck73670962010-08-19 13:38:34 +00002671static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2672 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002673{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002674 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002675 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002676 int rx_buf_len;
Alexander Duyck73670962010-08-19 13:38:34 +00002677 u16 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002678
Alexander Duyck73670962010-08-19 13:38:34 +00002679 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
2680 return;
2681
2682 rx_buf_len = ring->rx_buf_len;
2683 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002684 rscctrl |= IXGBE_RSCCTL_RSCEN;
2685 /*
2686 * we must limit the number of descriptors so that the
2687 * total size of max desc * buf_len is not greater
2688 * than 65535
2689 */
Alexander Duyck73670962010-08-19 13:38:34 +00002690 if (ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002691#if (MAX_SKB_FRAGS > 16)
2692 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2693#elif (MAX_SKB_FRAGS > 8)
2694 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2695#elif (MAX_SKB_FRAGS > 4)
2696 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2697#else
2698 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2699#endif
2700 } else {
2701 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2702 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2703 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2704 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2705 else
2706 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2707 }
Alexander Duyck73670962010-08-19 13:38:34 +00002708 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002709}
2710
Alexander Duyck9e10e042010-08-19 13:40:06 +00002711/**
2712 * ixgbe_set_uta - Set unicast filter table address
2713 * @adapter: board private structure
2714 *
2715 * The unicast table address is a register array of 32-bit registers.
2716 * The table is meant to be used in a way similar to how the MTA is used
2717 * however due to certain limitations in the hardware it is necessary to
2718 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2719 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2720 **/
2721static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2722{
2723 struct ixgbe_hw *hw = &adapter->hw;
2724 int i;
2725
2726 /* The UTA table only exists on 82599 hardware and newer */
2727 if (hw->mac.type < ixgbe_mac_82599EB)
2728 return;
2729
2730 /* we only need to do this if VMDq is enabled */
2731 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2732 return;
2733
2734 for (i = 0; i < 128; i++)
2735 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2736}
2737
2738#define IXGBE_MAX_RX_DESC_POLL 10
2739static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2740 struct ixgbe_ring *ring)
2741{
2742 struct ixgbe_hw *hw = &adapter->hw;
2743 int reg_idx = ring->reg_idx;
2744 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2745 u32 rxdctl;
2746
2747 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2748 if (hw->mac.type == ixgbe_mac_82598EB &&
2749 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2750 return;
2751
2752 do {
2753 msleep(1);
2754 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2755 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2756
2757 if (!wait_loop) {
2758 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2759 "the polling period\n", reg_idx);
2760 }
2761}
2762
Alexander Duyck84418e32010-08-19 13:40:54 +00002763void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2764 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002765{
2766 struct ixgbe_hw *hw = &adapter->hw;
2767 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002768 u32 rxdctl;
Alexander Duyckacd37172010-08-19 13:36:05 +00002769 u16 reg_idx = ring->reg_idx;
2770
Alexander Duyck9e10e042010-08-19 13:40:06 +00002771 /* disable queue to avoid issues while updating state */
2772 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2773 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
2774 rxdctl & ~IXGBE_RXDCTL_ENABLE);
2775 IXGBE_WRITE_FLUSH(hw);
2776
Alexander Duyckacd37172010-08-19 13:36:05 +00002777 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2778 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2779 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2780 ring->count * sizeof(union ixgbe_adv_rx_desc));
2781 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2782 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2783 ring->head = IXGBE_RDH(reg_idx);
2784 ring->tail = IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002785
2786 ixgbe_configure_srrctl(adapter, ring);
2787 ixgbe_configure_rscctl(adapter, ring);
2788
2789 if (hw->mac.type == ixgbe_mac_82598EB) {
2790 /*
2791 * enable cache line friendly hardware writes:
2792 * PTHRESH=32 descriptors (half the internal cache),
2793 * this also removes ugly rx_no_buffer_count increment
2794 * HTHRESH=4 descriptors (to minimize latency on fetch)
2795 * WTHRESH=8 burst writeback up to two cache lines
2796 */
2797 rxdctl &= ~0x3FFFFF;
2798 rxdctl |= 0x080420;
2799 }
2800
2801 /* enable receive descriptor ring */
2802 rxdctl |= IXGBE_RXDCTL_ENABLE;
2803 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2804
2805 ixgbe_rx_desc_queue_enable(adapter, ring);
2806 ixgbe_alloc_rx_buffers(adapter, ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002807}
2808
Alexander Duyck48654522010-08-19 13:36:27 +00002809static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2810{
2811 struct ixgbe_hw *hw = &adapter->hw;
2812 int p;
2813
2814 /* PSRTYPE must be initialized in non 82598 adapters */
2815 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002816 IXGBE_PSRTYPE_UDPHDR |
2817 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002818 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002819 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002820
2821 if (hw->mac.type == ixgbe_mac_82598EB)
2822 return;
2823
2824 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2825 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2826
2827 for (p = 0; p < adapter->num_rx_pools; p++)
2828 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2829 psrtype);
2830}
2831
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002832static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2833{
2834 struct ixgbe_hw *hw = &adapter->hw;
2835 u32 gcr_ext;
2836 u32 vt_reg_bits;
2837 u32 reg_offset, vf_shift;
2838 u32 vmdctl;
2839
2840 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2841 return;
2842
2843 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2844 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2845 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2846 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2847
2848 vf_shift = adapter->num_vfs % 32;
2849 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2850
2851 /* Enable only the PF's pool for Tx/Rx */
2852 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2853 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2854 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2855 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2856 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2857
2858 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2859 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2860
2861 /*
2862 * Set up VF register offsets for selected VT Mode,
2863 * i.e. 32 or 64 VFs for SR-IOV
2864 */
2865 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2866 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2867 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2868 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2869
2870 /* enable Tx loopback for VF/PF communication */
2871 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2872}
2873
Alexander Duyck477de6e2010-08-19 13:38:11 +00002874static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002875{
Auke Kok9a799d72007-09-15 14:07:45 -07002876 struct ixgbe_hw *hw = &adapter->hw;
2877 struct net_device *netdev = adapter->netdev;
2878 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002879 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002880 struct ixgbe_ring *rx_ring;
2881 int i;
2882 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002883
Auke Kok9a799d72007-09-15 14:07:45 -07002884 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002885 /* Do not use packet split if we're in SR-IOV Mode */
2886 if (!adapter->num_vfs)
2887 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002888
2889 /* Set the RX buffer length according to the mode */
2890 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002891 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002892 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002893 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00002894 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002895 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002896 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00002897 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2898 }
2899
2900#ifdef IXGBE_FCOE
2901 /* adjust max frame to be able to do baby jumbo for FCoE */
2902 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2903 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2904 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2905
2906#endif /* IXGBE_FCOE */
2907 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2908 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2909 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2910 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2911
2912 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002913 }
2914
Auke Kok9a799d72007-09-15 14:07:45 -07002915 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002916 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2917 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002918 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2919
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002920 /*
2921 * Setup the HW Rx Head and Tail Descriptor Pointers and
2922 * the Base and Length of the Rx Descriptor Ring
2923 */
Auke Kok9a799d72007-09-15 14:07:45 -07002924 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002925 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002926 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002927
Yi Zou6e455b892009-08-06 13:05:44 +00002928 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
2929 rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002930 else
2931 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002932
Yi Zou63f39bd2009-05-17 12:34:35 +00002933#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002934 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002935 struct ixgbe_ring_feature *f;
2936 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002937 if ((i >= f->mask) && (i < f->mask + f->indices)) {
2938 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2939 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2940 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002941 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002942 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002943 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002944#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002945 }
2946
2947}
2948
Alexander Duyck73670962010-08-19 13:38:34 +00002949static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2950{
2951 struct ixgbe_hw *hw = &adapter->hw;
2952 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2953
2954 switch (hw->mac.type) {
2955 case ixgbe_mac_82598EB:
2956 /*
2957 * For VMDq support of different descriptor types or
2958 * buffer sizes through the use of multiple SRRCTL
2959 * registers, RDRXCTL.MVMEN must be set to 1
2960 *
2961 * also, the manual doesn't mention it clearly but DCA hints
2962 * will only use queue 0's tags unless this bit is set. Side
2963 * effects of setting this bit are only that SRRCTL must be
2964 * fully programmed [0..15]
2965 */
2966 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2967 break;
2968 case ixgbe_mac_82599EB:
2969 /* Disable RSC for ACK packets */
2970 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2971 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2972 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2973 /* hardware requires some bits to be set by default */
2974 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2975 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2976 break;
2977 default:
2978 /* We should do nothing since we don't know this hardware */
2979 return;
2980 }
2981
2982 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2983}
2984
Alexander Duyck477de6e2010-08-19 13:38:11 +00002985/**
2986 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
2987 * @adapter: board private structure
2988 *
2989 * Configure the Rx unit of the MAC after a reset.
2990 **/
2991static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
2992{
2993 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002994 int i;
2995 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002996
2997 /* disable receives while setting up the descriptors */
2998 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
2999 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3000
3001 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003002 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003003
Alexander Duyck9e10e042010-08-19 13:40:06 +00003004 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003005 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003006
Alexander Duyck9e10e042010-08-19 13:40:06 +00003007 ixgbe_set_uta(adapter);
3008
Alexander Duyck477de6e2010-08-19 13:38:11 +00003009 /* set_rx_buffer_len must be called before ring initialization */
3010 ixgbe_set_rx_buffer_len(adapter);
3011
3012 /*
3013 * Setup the HW Rx Head and Tail Descriptor Pointers and
3014 * the Base and Length of the Rx Descriptor Ring
3015 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003016 for (i = 0; i < adapter->num_rx_queues; i++)
3017 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003018
Alexander Duyck9e10e042010-08-19 13:40:06 +00003019 /* disable drop enable for 82598 parts */
3020 if (hw->mac.type == ixgbe_mac_82598EB)
3021 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3022
3023 /* enable all receives */
3024 rxctrl |= IXGBE_RXCTRL_RXEN;
3025 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003026}
3027
Auke Kok9a799d72007-09-15 14:07:45 -07003028static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3029{
3030 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003031 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003032 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003033
3034 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003035 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003036}
3037
3038static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3039{
3040 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003041 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003042 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003043
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003044 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3045 ixgbe_irq_disable(adapter);
3046
Auke Kok9a799d72007-09-15 14:07:45 -07003047 vlan_group_set_device(adapter->vlgrp, vid, NULL);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003048
3049 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3050 ixgbe_irq_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003051
3052 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003053 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Auke Kok9a799d72007-09-15 14:07:45 -07003054}
3055
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003056/**
3057 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3058 * @adapter: driver data
3059 */
3060static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3061{
3062 struct ixgbe_hw *hw = &adapter->hw;
3063 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3064 int i, j;
3065
3066 switch (hw->mac.type) {
3067 case ixgbe_mac_82598EB:
Yi Zou38e0bd92010-05-18 16:00:08 +00003068 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
3069#ifdef CONFIG_IXGBE_DCB
3070 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3071 vlnctrl &= ~IXGBE_VLNCTRL_VME;
3072#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003073 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3074 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3075 break;
3076 case ixgbe_mac_82599EB:
3077 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
3078 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3079 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
Yi Zou38e0bd92010-05-18 16:00:08 +00003080#ifdef CONFIG_IXGBE_DCB
3081 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
3082 break;
3083#endif
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003084 for (i = 0; i < adapter->num_rx_queues; i++) {
3085 j = adapter->rx_ring[i]->reg_idx;
3086 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3087 vlnctrl &= ~IXGBE_RXDCTL_VME;
3088 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3089 }
3090 break;
3091 default:
3092 break;
3093 }
3094}
3095
3096/**
3097 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3098 * @adapter: driver data
3099 */
3100static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3101{
3102 struct ixgbe_hw *hw = &adapter->hw;
3103 u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3104 int i, j;
3105
3106 switch (hw->mac.type) {
3107 case ixgbe_mac_82598EB:
3108 vlnctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
3109 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3110 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3111 break;
3112 case ixgbe_mac_82599EB:
3113 vlnctrl |= IXGBE_VLNCTRL_VFE;
3114 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3115 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3116 for (i = 0; i < adapter->num_rx_queues; i++) {
3117 j = adapter->rx_ring[i]->reg_idx;
3118 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3119 vlnctrl |= IXGBE_RXDCTL_VME;
3120 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3121 }
3122 break;
3123 default:
3124 break;
3125 }
3126}
3127
Don Skidmore068c89b2009-01-19 16:54:36 -08003128static void ixgbe_vlan_rx_register(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00003129 struct vlan_group *grp)
Don Skidmore068c89b2009-01-19 16:54:36 -08003130{
3131 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore068c89b2009-01-19 16:54:36 -08003132
3133 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3134 ixgbe_irq_disable(adapter);
3135 adapter->vlgrp = grp;
3136
3137 /*
3138 * For a DCB driver, always enable VLAN tag stripping so we can
3139 * still receive traffic from a DCB-enabled host even if we're
3140 * not in DCB mode.
3141 */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003142 ixgbe_vlan_filter_enable(adapter);
Alexander Duyckdc63d372009-11-23 06:32:57 +00003143
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003144 ixgbe_vlan_rx_add_vid(netdev, 0);
Don Skidmore068c89b2009-01-19 16:54:36 -08003145
3146 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3147 ixgbe_irq_enable(adapter);
3148}
3149
Auke Kok9a799d72007-09-15 14:07:45 -07003150static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3151{
3152 ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
3153
3154 if (adapter->vlgrp) {
3155 u16 vid;
3156 for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
3157 if (!vlan_group_get_device(adapter->vlgrp, vid))
3158 continue;
3159 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3160 }
3161 }
3162}
3163
3164/**
Alexander Duyck28500622010-06-15 09:25:48 +00003165 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3166 * @netdev: network interface device structure
3167 *
3168 * Writes unicast address list to the RAR table.
3169 * Returns: -ENOMEM on failure/insufficient address space
3170 * 0 on no addresses written
3171 * X on writing X addresses to the RAR table
3172 **/
3173static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3174{
3175 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3176 struct ixgbe_hw *hw = &adapter->hw;
3177 unsigned int vfn = adapter->num_vfs;
3178 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3179 int count = 0;
3180
3181 /* return ENOMEM indicating insufficient memory for addresses */
3182 if (netdev_uc_count(netdev) > rar_entries)
3183 return -ENOMEM;
3184
3185 if (!netdev_uc_empty(netdev) && rar_entries) {
3186 struct netdev_hw_addr *ha;
3187 /* return error if we do not support writing to RAR table */
3188 if (!hw->mac.ops.set_rar)
3189 return -ENOMEM;
3190
3191 netdev_for_each_uc_addr(ha, netdev) {
3192 if (!rar_entries)
3193 break;
3194 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3195 vfn, IXGBE_RAH_AV);
3196 count++;
3197 }
3198 }
3199 /* write the addresses in reverse order to avoid write combining */
3200 for (; rar_entries > 0 ; rar_entries--)
3201 hw->mac.ops.clear_rar(hw, rar_entries);
3202
3203 return count;
3204}
3205
3206/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003207 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003208 * @netdev: network interface device structure
3209 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003210 * The set_rx_method entry point is called whenever the unicast/multicast
3211 * address list or the network interface flags are updated. This routine is
3212 * responsible for configuring the hardware for proper unicast, multicast and
3213 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003214 **/
Greg Rose7f870472010-01-09 02:25:29 +00003215void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003216{
3217 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3218 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003219 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3220 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003221
3222 /* Check for Promiscuous and All Multicast modes */
3223
3224 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3225
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003226 /* set all bits that we expect to always be set */
3227 fctrl |= IXGBE_FCTRL_BAM;
3228 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3229 fctrl |= IXGBE_FCTRL_PMCF;
3230
Alexander Duyck28500622010-06-15 09:25:48 +00003231 /* clear the bits we are changing the status of */
3232 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3233
Auke Kok9a799d72007-09-15 14:07:45 -07003234 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003235 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003236 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003237 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003238 /* don't hardware filter vlans in promisc mode */
3239 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003240 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003241 if (netdev->flags & IFF_ALLMULTI) {
3242 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003243 vmolr |= IXGBE_VMOLR_MPE;
3244 } else {
3245 /*
3246 * Write addresses to the MTA, if the attempt fails
3247 * then we should just turn on promiscous mode so
3248 * that we can at least receive multicast traffic
3249 */
3250 hw->mac.ops.update_mc_addr_list(hw, netdev);
3251 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003252 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003253 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003254 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003255 /*
3256 * Write addresses to available RAR registers, if there is not
3257 * sufficient space to store all the addresses then enable
3258 * unicast promiscous mode
3259 */
3260 count = ixgbe_write_uc_addr_list(netdev);
3261 if (count < 0) {
3262 fctrl |= IXGBE_FCTRL_UPE;
3263 vmolr |= IXGBE_VMOLR_ROPE;
3264 }
3265 }
3266
3267 if (adapter->num_vfs) {
3268 ixgbe_restore_vf_multicasts(adapter);
3269 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3270 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3271 IXGBE_VMOLR_ROPE);
3272 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003273 }
3274
3275 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003276}
3277
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003278static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3279{
3280 int q_idx;
3281 struct ixgbe_q_vector *q_vector;
3282 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3283
3284 /* legacy and MSI only use one vector */
3285 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3286 q_vectors = 1;
3287
3288 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003289 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003290 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003291 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003292 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3293 if (!q_vector->rxr_count || !q_vector->txr_count) {
3294 if (q_vector->txr_count == 1)
3295 napi->poll = &ixgbe_clean_txonly;
3296 else if (q_vector->rxr_count == 1)
3297 napi->poll = &ixgbe_clean_rxonly;
3298 }
3299 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003300
3301 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003302 }
3303}
3304
3305static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3306{
3307 int q_idx;
3308 struct ixgbe_q_vector *q_vector;
3309 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3310
3311 /* legacy and MSI only use one vector */
3312 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3313 q_vectors = 1;
3314
3315 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003316 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003317 napi_disable(&q_vector->napi);
3318 }
3319}
3320
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003321#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003322/*
3323 * ixgbe_configure_dcb - Configure DCB hardware
3324 * @adapter: ixgbe adapter struct
3325 *
3326 * This is called by the driver on open to configure the DCB hardware.
3327 * This is also called by the gennetlink interface when reconfiguring
3328 * the DCB state.
3329 */
3330static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3331{
3332 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003333 u32 txdctl;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003334 int i, j;
3335
Alexander Duyck67ebd792010-08-19 13:34:04 +00003336 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3337 if (hw->mac.type == ixgbe_mac_82598EB)
3338 netif_set_gso_max_size(adapter->netdev, 65536);
3339 return;
3340 }
3341
3342 if (hw->mac.type == ixgbe_mac_82598EB)
3343 netif_set_gso_max_size(adapter->netdev, 32768);
3344
Alexander Duyck2f90b862008-11-20 20:52:10 -08003345 ixgbe_dcb_check_config(&adapter->dcb_cfg);
3346 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_TX_CONFIG);
3347 ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_RX_CONFIG);
3348
3349 /* reconfigure the hardware */
3350 ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);
3351
3352 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003353 j = adapter->tx_ring[i]->reg_idx;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003354 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3355 /* PThresh workaround for Tx hang with DFP enabled. */
3356 txdctl |= 32;
3357 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3358 }
3359 /* Enable VLAN tag insert/strip */
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003360 ixgbe_vlan_filter_enable(adapter);
3361
Alexander Duyck2f90b862008-11-20 20:52:10 -08003362 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3363}
3364
3365#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003366static void ixgbe_configure(struct ixgbe_adapter *adapter)
3367{
3368 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003369 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003370 int i;
3371
Christopher Leech2c5645c2008-08-26 04:27:02 -07003372 ixgbe_set_rx_mode(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07003373
3374 ixgbe_restore_vlan(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003375#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003376 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003377#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003378
Yi Zoueacd73f2009-05-13 13:11:06 +00003379#ifdef IXGBE_FCOE
3380 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3381 ixgbe_configure_fcoe(adapter);
3382
3383#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003384 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3385 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003386 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003387 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003388 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3389 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3390 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3391 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003392 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003393
Auke Kok9a799d72007-09-15 14:07:45 -07003394 ixgbe_configure_tx(adapter);
3395 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003396}
3397
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003398static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3399{
3400 switch (hw->phy.type) {
3401 case ixgbe_phy_sfp_avago:
3402 case ixgbe_phy_sfp_ftl:
3403 case ixgbe_phy_sfp_intel:
3404 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003405 case ixgbe_phy_sfp_passive_tyco:
3406 case ixgbe_phy_sfp_passive_unknown:
3407 case ixgbe_phy_sfp_active_unknown:
3408 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003409 return true;
3410 default:
3411 return false;
3412 }
3413}
3414
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003415/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003416 * ixgbe_sfp_link_config - set up SFP+ link
3417 * @adapter: pointer to private adapter struct
3418 **/
3419static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3420{
3421 struct ixgbe_hw *hw = &adapter->hw;
3422
3423 if (hw->phy.multispeed_fiber) {
3424 /*
3425 * In multispeed fiber setups, the device may not have
3426 * had a physical connection when the driver loaded.
3427 * If that's the case, the initial link configuration
3428 * couldn't get the MAC into 10G or 1G mode, so we'll
3429 * never have a link status change interrupt fire.
3430 * We need to try and force an autonegotiation
3431 * session, then bring up link.
3432 */
3433 hw->mac.ops.setup_sfp(hw);
3434 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3435 schedule_work(&adapter->multispeed_fiber_task);
3436 } else {
3437 /*
3438 * Direct Attach Cu and non-multispeed fiber modules
3439 * still need to be configured properly prior to
3440 * attempting link.
3441 */
3442 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3443 schedule_work(&adapter->sfp_config_module_task);
3444 }
3445}
3446
3447/**
3448 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003449 * @hw: pointer to private hardware struct
3450 *
3451 * Returns 0 on success, negative on failure
3452 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003453static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003454{
3455 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003456 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003457 u32 ret = IXGBE_ERR_LINK_SETUP;
3458
3459 if (hw->mac.ops.check_link)
3460 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3461
3462 if (ret)
3463 goto link_cfg_out;
3464
3465 if (hw->mac.ops.get_link_capabilities)
Joe Perchese8e9f692010-09-07 21:34:53 +00003466 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3467 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003468 if (ret)
3469 goto link_cfg_out;
3470
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003471 if (hw->mac.ops.setup_link)
3472 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003473link_cfg_out:
3474 return ret;
3475}
3476
Alexander Duycka34bcff2010-08-19 13:39:20 +00003477static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003478{
Auke Kok9a799d72007-09-15 14:07:45 -07003479 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003480 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003481
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003482 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003483 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3484 IXGBE_GPIE_OCD;
3485 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003486 /*
3487 * use EIAM to auto-mask when MSI-X interrupt is asserted
3488 * this saves a register write for every interrupt
3489 */
3490 switch (hw->mac.type) {
3491 case ixgbe_mac_82598EB:
3492 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3493 break;
3494 default:
3495 case ixgbe_mac_82599EB:
3496 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3497 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3498 break;
3499 }
3500 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003501 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3502 * specifically only auto mask tx and rx interrupts */
3503 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003504 }
3505
Alexander Duycka34bcff2010-08-19 13:39:20 +00003506 /* XXX: to interrupt immediately for EICS writes, enable this */
3507 /* gpie |= IXGBE_GPIE_EIMEN; */
3508
3509 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3510 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3511 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003512 }
3513
Alexander Duycka34bcff2010-08-19 13:39:20 +00003514 /* Enable fan failure interrupt */
3515 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003516 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003517
Alexander Duycka34bcff2010-08-19 13:39:20 +00003518 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003519 gpie |= IXGBE_SDP1_GPIEN;
3520 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003521
3522 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3523}
3524
3525static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3526{
3527 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003528 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003529 u32 ctrl_ext;
3530
3531 ixgbe_get_hw_control(adapter);
3532 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003533
Auke Kok9a799d72007-09-15 14:07:45 -07003534 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3535 ixgbe_configure_msix(adapter);
3536 else
3537 ixgbe_configure_msi_and_legacy(adapter);
3538
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003539 /* enable the optics */
3540 if (hw->phy.multispeed_fiber)
3541 hw->mac.ops.enable_tx_laser(hw);
3542
Auke Kok9a799d72007-09-15 14:07:45 -07003543 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003544 ixgbe_napi_enable_all(adapter);
3545
3546 /* clear any pending interrupts, may auto mask */
3547 IXGBE_READ_REG(hw, IXGBE_EICR);
Auke Kok9a799d72007-09-15 14:07:45 -07003548 ixgbe_irq_enable(adapter);
3549
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003550 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003551 * If this adapter has a fan, check to see if we had a failure
3552 * before we enabled the interrupt.
3553 */
3554 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3555 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3556 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003557 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003558 }
3559
3560 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003561 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003562 * arrived before interrupts were enabled but after probe. Such
3563 * devices wouldn't have their type identified yet. We need to
3564 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003565 * If we're not hot-pluggable SFP+, we just need to configure link
3566 * and bring it up.
3567 */
Don Skidmore19343de2009-07-02 12:50:31 +00003568 if (hw->phy.type == ixgbe_phy_unknown) {
3569 err = hw->phy.ops.identify(hw);
3570 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore5da43c12009-07-02 12:50:52 +00003571 /*
3572 * Take the device down and schedule the sfp tasklet
3573 * which will unregister_netdev and log it.
3574 */
Don Skidmore19343de2009-07-02 12:50:31 +00003575 ixgbe_down(adapter);
Don Skidmore5da43c12009-07-02 12:50:52 +00003576 schedule_work(&adapter->sfp_config_module_task);
Don Skidmore19343de2009-07-02 12:50:31 +00003577 return err;
3578 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003579 }
3580
3581 if (ixgbe_is_sfp(hw)) {
3582 ixgbe_sfp_link_config(adapter);
3583 } else {
3584 err = ixgbe_non_sfp_link_config(hw);
3585 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00003586 e_err(probe, "link_config FAILED %d\n", err);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003587 }
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003588
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003589 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003590 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003591
Auke Kok9a799d72007-09-15 14:07:45 -07003592 /* bring the link up in the watchdog, this could race with our first
3593 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003594 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3595 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003596 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003597
3598 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3599 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3600 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3601 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3602
Auke Kok9a799d72007-09-15 14:07:45 -07003603 return 0;
3604}
3605
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003606void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3607{
3608 WARN_ON(in_interrupt());
3609 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3610 msleep(1);
3611 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003612 /*
3613 * If SR-IOV enabled then wait a bit before bringing the adapter
3614 * back up to give the VFs time to respond to the reset. The
3615 * two second wait is based upon the watchdog timer cycle in
3616 * the VF driver.
3617 */
3618 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3619 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003620 ixgbe_up(adapter);
3621 clear_bit(__IXGBE_RESETTING, &adapter->state);
3622}
3623
Auke Kok9a799d72007-09-15 14:07:45 -07003624int ixgbe_up(struct ixgbe_adapter *adapter)
3625{
3626 /* hardware has been reset, we need to reload some things */
3627 ixgbe_configure(adapter);
3628
3629 return ixgbe_up_complete(adapter);
3630}
3631
3632void ixgbe_reset(struct ixgbe_adapter *adapter)
3633{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003634 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003635 int err;
3636
3637 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003638 switch (err) {
3639 case 0:
3640 case IXGBE_ERR_SFP_NOT_PRESENT:
3641 break;
3642 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003643 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003644 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003645 case IXGBE_ERR_EEPROM_VERSION:
3646 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003647 e_dev_warn("This device is a pre-production adapter/LOM. "
3648 "Please be aware there may be issuesassociated with "
3649 "your hardware. If you are experiencing problems "
3650 "please contact your Intel or hardware "
3651 "representative who provided you with this "
3652 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003653 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003654 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003655 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003656 }
Auke Kok9a799d72007-09-15 14:07:45 -07003657
3658 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003659 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3660 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003661}
3662
Auke Kok9a799d72007-09-15 14:07:45 -07003663/**
3664 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
3665 * @adapter: board private structure
3666 * @rx_ring: ring to free buffers from
3667 **/
3668static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003669 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003670{
3671 struct pci_dev *pdev = adapter->pdev;
3672 unsigned long size;
3673 unsigned int i;
3674
Alexander Duyck84418e32010-08-19 13:40:54 +00003675 /* ring already cleared, nothing to do */
3676 if (!rx_ring->rx_buffer_info)
3677 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003678
Alexander Duyck84418e32010-08-19 13:40:54 +00003679 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003680 for (i = 0; i < rx_ring->count; i++) {
3681 struct ixgbe_rx_buffer *rx_buffer_info;
3682
3683 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3684 if (rx_buffer_info->dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003685 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003686 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003687 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003688 rx_buffer_info->dma = 0;
3689 }
3690 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003691 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003692 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003693 do {
3694 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003695 if (IXGBE_RSC_CB(this)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00003696 dma_unmap_single(&pdev->dev,
3697 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003698 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003699 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003700 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003701 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003702 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003703 skb = skb->prev;
3704 dev_kfree_skb(this);
3705 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003706 }
3707 if (!rx_buffer_info->page)
3708 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003709 if (rx_buffer_info->page_dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003710 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
3711 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003712 rx_buffer_info->page_dma = 0;
3713 }
Auke Kok9a799d72007-09-15 14:07:45 -07003714 put_page(rx_buffer_info->page);
3715 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003716 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003717 }
3718
3719 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3720 memset(rx_ring->rx_buffer_info, 0, size);
3721
3722 /* Zero out the descriptor ring */
3723 memset(rx_ring->desc, 0, rx_ring->size);
3724
3725 rx_ring->next_to_clean = 0;
3726 rx_ring->next_to_use = 0;
3727
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003728 if (rx_ring->head)
3729 writel(0, adapter->hw.hw_addr + rx_ring->head);
3730 if (rx_ring->tail)
3731 writel(0, adapter->hw.hw_addr + rx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003732}
3733
3734/**
3735 * ixgbe_clean_tx_ring - Free Tx Buffers
3736 * @adapter: board private structure
3737 * @tx_ring: ring to be cleaned
3738 **/
3739static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003740 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003741{
3742 struct ixgbe_tx_buffer *tx_buffer_info;
3743 unsigned long size;
3744 unsigned int i;
3745
Alexander Duyck84418e32010-08-19 13:40:54 +00003746 /* ring already cleared, nothing to do */
3747 if (!tx_ring->tx_buffer_info)
3748 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003749
Alexander Duyck84418e32010-08-19 13:40:54 +00003750 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003751 for (i = 0; i < tx_ring->count; i++) {
3752 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3753 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
3754 }
3755
3756 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3757 memset(tx_ring->tx_buffer_info, 0, size);
3758
3759 /* Zero out the descriptor ring */
3760 memset(tx_ring->desc, 0, tx_ring->size);
3761
3762 tx_ring->next_to_use = 0;
3763 tx_ring->next_to_clean = 0;
3764
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003765 if (tx_ring->head)
3766 writel(0, adapter->hw.hw_addr + tx_ring->head);
3767 if (tx_ring->tail)
3768 writel(0, adapter->hw.hw_addr + tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003769}
3770
3771/**
Auke Kok9a799d72007-09-15 14:07:45 -07003772 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3773 * @adapter: board private structure
3774 **/
3775static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3776{
3777 int i;
3778
3779 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003780 ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003781}
3782
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003783/**
3784 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3785 * @adapter: board private structure
3786 **/
3787static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3788{
3789 int i;
3790
3791 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003792 ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003793}
3794
Auke Kok9a799d72007-09-15 14:07:45 -07003795void ixgbe_down(struct ixgbe_adapter *adapter)
3796{
3797 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003798 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003799 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003800 u32 txdctl;
3801 int i, j;
Auke Kok9a799d72007-09-15 14:07:45 -07003802
3803 /* signal that we are down to the interrupt handler */
3804 set_bit(__IXGBE_DOWN, &adapter->state);
3805
Greg Rose767081a2010-01-22 22:46:40 +00003806 /* disable receive for all VFs and wait one second */
3807 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00003808 /* ping all the active vfs to let them know we are going down */
3809 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003810
Greg Rose767081a2010-01-22 22:46:40 +00003811 /* Disable all VFTE/VFRE TX/RX */
3812 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003813
3814 /* Mark all the VFs as inactive */
3815 for (i = 0 ; i < adapter->num_vfs; i++)
3816 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00003817 }
3818
Auke Kok9a799d72007-09-15 14:07:45 -07003819 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003820 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3821 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003822
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003823 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07003824 msleep(10);
3825
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003826 netif_tx_stop_all_queues(netdev);
3827
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003828 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
3829 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07003830 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003831 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07003832
John Fastabendc0dfb902010-04-27 02:13:39 +00003833 netif_carrier_off(netdev);
3834 netif_tx_disable(netdev);
3835
3836 ixgbe_irq_disable(adapter);
3837
3838 ixgbe_napi_disable_all(adapter);
3839
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003840 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3841 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3842 cancel_work_sync(&adapter->fdir_reinit_task);
3843
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003844 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3845 cancel_work_sync(&adapter->check_overtemp_task);
3846
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003847 /* disable transmits in the hardware now that interrupts are off */
3848 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003849 j = adapter->tx_ring[i]->reg_idx;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003850 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3851 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
Joe Perchese8e9f692010-09-07 21:34:53 +00003852 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003853 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00003854 /* Disable the Tx DMA engine on 82599 */
3855 if (hw->mac.type == ixgbe_mac_82599EB)
3856 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003857 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3858 ~IXGBE_DMATXCTL_TE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003859
John Fastabend9f756f02010-06-29 18:28:36 +00003860 /* power down the optics */
3861 if (hw->phy.multispeed_fiber)
3862 hw->mac.ops.disable_tx_laser(hw);
3863
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00003864 /* clear n-tuple filters that are cached */
3865 ethtool_ntuple_flush(netdev);
3866
Paul Larson6f4a0e42008-06-24 17:00:56 -07003867 if (!pci_channel_offline(adapter->pdev))
3868 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003869 ixgbe_clean_all_tx_rings(adapter);
3870 ixgbe_clean_all_rx_rings(adapter);
3871
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003872#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003873 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003874 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003875#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003876}
3877
Auke Kok9a799d72007-09-15 14:07:45 -07003878/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003879 * ixgbe_poll - NAPI Rx polling callback
3880 * @napi: structure for representing this polling device
3881 * @budget: how many packets driver is allowed to clean
3882 *
3883 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003884 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003885static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003886{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003887 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003888 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003889 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003890 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003891
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003892#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003893 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003894 ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
3895 ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003896 }
3897#endif
3898
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003899 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
3900 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07003901
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003902 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003903 work_done = budget;
3904
David S. Miller53e52c72008-01-07 21:06:12 -08003905 /* If budget not fully consumed, exit the polling mode */
3906 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003907 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00003908 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08003909 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003910 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00003911 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003912 }
Auke Kok9a799d72007-09-15 14:07:45 -07003913 return work_done;
3914}
3915
3916/**
3917 * ixgbe_tx_timeout - Respond to a Tx Hang
3918 * @netdev: network interface device structure
3919 **/
3920static void ixgbe_tx_timeout(struct net_device *netdev)
3921{
3922 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3923
3924 /* Do the reset outside of interrupt context */
3925 schedule_work(&adapter->reset_task);
3926}
3927
3928static void ixgbe_reset_task(struct work_struct *work)
3929{
3930 struct ixgbe_adapter *adapter;
3931 adapter = container_of(work, struct ixgbe_adapter, reset_task);
3932
Alexander Duyck2f90b862008-11-20 20:52:10 -08003933 /* If we're already down or resetting, just bail */
3934 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
3935 test_bit(__IXGBE_RESETTING, &adapter->state))
3936 return;
3937
Auke Kok9a799d72007-09-15 14:07:45 -07003938 adapter->tx_timeout_count++;
3939
Taku Izumidcd79ae2010-04-27 14:39:53 +00003940 ixgbe_dump(adapter);
3941 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003942 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003943}
3944
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003945#ifdef CONFIG_IXGBE_DCB
3946static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003947{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003948 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003949 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003950
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003951 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3952 return ret;
3953
3954 f->mask = 0x7 << 3;
3955 adapter->num_rx_queues = f->indices;
3956 adapter->num_tx_queues = f->indices;
3957 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003958
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003959 return ret;
3960}
3961#endif
3962
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003963/**
3964 * ixgbe_set_rss_queues: Allocate queues for RSS
3965 * @adapter: board private structure to initialize
3966 *
3967 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
3968 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
3969 *
3970 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003971static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
3972{
3973 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003974 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003975
3976 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003977 f->mask = 0xF;
3978 adapter->num_rx_queues = f->indices;
3979 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003980 ret = true;
3981 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003982 ret = false;
3983 }
3984
3985 return ret;
3986}
3987
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003988/**
3989 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
3990 * @adapter: board private structure to initialize
3991 *
3992 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
3993 * to the original CPU that initiated the Tx session. This runs in addition
3994 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
3995 * Rx load across CPUs using RSS.
3996 *
3997 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00003998static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003999{
4000 bool ret = false;
4001 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4002
4003 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4004 f_fdir->mask = 0;
4005
4006 /* Flow Director must have RSS enabled */
4007 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4008 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4009 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4010 adapter->num_tx_queues = f_fdir->indices;
4011 adapter->num_rx_queues = f_fdir->indices;
4012 ret = true;
4013 } else {
4014 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4015 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4016 }
4017 return ret;
4018}
4019
Yi Zou0331a832009-05-17 12:33:52 +00004020#ifdef IXGBE_FCOE
4021/**
4022 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4023 * @adapter: board private structure to initialize
4024 *
4025 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4026 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4027 * rx queues out of the max number of rx queues, instead, it is used as the
4028 * index of the first rx queue used by FCoE.
4029 *
4030 **/
4031static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4032{
4033 bool ret = false;
4034 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4035
4036 f->indices = min((int)num_online_cpus(), f->indices);
4037 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004038 adapter->num_rx_queues = 1;
4039 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004040#ifdef CONFIG_IXGBE_DCB
4041 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004042 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004043 ixgbe_set_dcb_queues(adapter);
4044 }
4045#endif
4046 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004047 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004048 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4049 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4050 ixgbe_set_fdir_queues(adapter);
4051 else
4052 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004053 }
4054 /* adding FCoE rx rings to the end */
4055 f->mask = adapter->num_rx_queues;
4056 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004057 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004058
4059 ret = true;
4060 }
4061
4062 return ret;
4063}
4064
4065#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004066/**
4067 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4068 * @adapter: board private structure to initialize
4069 *
4070 * IOV doesn't actually use anything, so just NAK the
4071 * request for now and let the other queue routines
4072 * figure out what to do.
4073 */
4074static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4075{
4076 return false;
4077}
4078
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004079/*
4080 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4081 * @adapter: board private structure to initialize
4082 *
4083 * This is the top level queue allocation routine. The order here is very
4084 * important, starting with the "most" number of features turned on at once,
4085 * and ending with the smallest set of features. This way large combinations
4086 * can be allocated if they're turned on, and smaller combinations are the
4087 * fallthrough conditions.
4088 *
4089 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004090static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4091{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004092 /* Start with base case */
4093 adapter->num_rx_queues = 1;
4094 adapter->num_tx_queues = 1;
4095 adapter->num_rx_pools = adapter->num_rx_queues;
4096 adapter->num_rx_queues_per_pool = 1;
4097
4098 if (ixgbe_set_sriov_queues(adapter))
4099 return;
4100
Yi Zou0331a832009-05-17 12:33:52 +00004101#ifdef IXGBE_FCOE
4102 if (ixgbe_set_fcoe_queues(adapter))
4103 goto done;
4104
4105#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004106#ifdef CONFIG_IXGBE_DCB
4107 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004108 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004109
4110#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004111 if (ixgbe_set_fdir_queues(adapter))
4112 goto done;
4113
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004114 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004115 goto done;
4116
4117 /* fallback to base case */
4118 adapter->num_rx_queues = 1;
4119 adapter->num_tx_queues = 1;
4120
4121done:
4122 /* Notify the stack of the (possibly) reduced Tx Queue count. */
John Fastabendf0796d52010-07-01 13:21:57 +00004123 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004124}
4125
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004126static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004127 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004128{
4129 int err, vector_threshold;
4130
4131 /* We'll want at least 3 (vector_threshold):
4132 * 1) TxQ[0] Cleanup
4133 * 2) RxQ[0] Cleanup
4134 * 3) Other (Link Status Change, etc.)
4135 * 4) TCP Timer (optional)
4136 */
4137 vector_threshold = MIN_MSIX_COUNT;
4138
4139 /* The more we get, the more we will assign to Tx/Rx Cleanup
4140 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4141 * Right now, we simply care about how many we'll get; we'll
4142 * set them up later while requesting irq's.
4143 */
4144 while (vectors >= vector_threshold) {
4145 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004146 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004147 if (!err) /* Success in acquiring all requested vectors. */
4148 break;
4149 else if (err < 0)
4150 vectors = 0; /* Nasty failure, quit now */
4151 else /* err == number of vectors we should try again with */
4152 vectors = err;
4153 }
4154
4155 if (vectors < vector_threshold) {
4156 /* Can't allocate enough MSI-X interrupts? Oh well.
4157 * This just means we'll go with either a single MSI
4158 * vector or fall back to legacy interrupts.
4159 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004160 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4161 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004162 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4163 kfree(adapter->msix_entries);
4164 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004165 } else {
4166 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004167 /*
4168 * Adjust for only the vectors we'll use, which is minimum
4169 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4170 * vectors we were allocated.
4171 */
4172 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004173 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004174 }
4175}
4176
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004177/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004178 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004179 * @adapter: board private structure to initialize
4180 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004181 * Cache the descriptor ring offsets for RSS to the assigned rings.
4182 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004183 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004184static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004185{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004186 int i;
4187 bool ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004188
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004189 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4190 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004191 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004192 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004193 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004194 ret = true;
4195 } else {
4196 ret = false;
4197 }
4198
4199 return ret;
4200}
4201
4202#ifdef CONFIG_IXGBE_DCB
4203/**
4204 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4205 * @adapter: board private structure to initialize
4206 *
4207 * Cache the descriptor ring offsets for DCB to the assigned rings.
4208 *
4209 **/
4210static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4211{
4212 int i;
4213 bool ret = false;
4214 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4215
4216 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4217 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyck2f90b862008-11-20 20:52:10 -08004218 /* the number of queues is assumed to be symmetric */
4219 for (i = 0; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004220 adapter->rx_ring[i]->reg_idx = i << 3;
4221 adapter->tx_ring[i]->reg_idx = i << 2;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004222 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004223 ret = true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004224 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004225 if (dcb_i == 8) {
4226 /*
4227 * Tx TC0 starts at: descriptor queue 0
4228 * Tx TC1 starts at: descriptor queue 32
4229 * Tx TC2 starts at: descriptor queue 64
4230 * Tx TC3 starts at: descriptor queue 80
4231 * Tx TC4 starts at: descriptor queue 96
4232 * Tx TC5 starts at: descriptor queue 104
4233 * Tx TC6 starts at: descriptor queue 112
4234 * Tx TC7 starts at: descriptor queue 120
4235 *
4236 * Rx TC0-TC7 are offset by 16 queues each
4237 */
4238 for (i = 0; i < 3; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004239 adapter->tx_ring[i]->reg_idx = i << 5;
4240 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004241 }
4242 for ( ; i < 5; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004243 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004244 ((i + 2) << 4);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004245 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004246 }
4247 for ( ; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004248 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004249 ((i + 8) << 3);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004250 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004251 }
4252
4253 ret = true;
4254 } else if (dcb_i == 4) {
4255 /*
4256 * Tx TC0 starts at: descriptor queue 0
4257 * Tx TC1 starts at: descriptor queue 64
4258 * Tx TC2 starts at: descriptor queue 96
4259 * Tx TC3 starts at: descriptor queue 112
4260 *
4261 * Rx TC0-TC3 are offset by 32 queues each
4262 */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004263 adapter->tx_ring[0]->reg_idx = 0;
4264 adapter->tx_ring[1]->reg_idx = 64;
4265 adapter->tx_ring[2]->reg_idx = 96;
4266 adapter->tx_ring[3]->reg_idx = 112;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004267 for (i = 0 ; i < dcb_i; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004268 adapter->rx_ring[i]->reg_idx = i << 5;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004269
4270 ret = true;
4271 } else {
4272 ret = false;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004273 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004274 } else {
4275 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004276 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004277 } else {
4278 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004279 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004280
4281 return ret;
4282}
4283#endif
4284
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004285/**
4286 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4287 * @adapter: board private structure to initialize
4288 *
4289 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4290 *
4291 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004292static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004293{
4294 int i;
4295 bool ret = false;
4296
4297 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4298 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4299 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4300 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004301 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004302 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004303 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004304 ret = true;
4305 }
4306
4307 return ret;
4308}
4309
Yi Zou0331a832009-05-17 12:33:52 +00004310#ifdef IXGBE_FCOE
4311/**
4312 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4313 * @adapter: board private structure to initialize
4314 *
4315 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4316 *
4317 */
4318static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4319{
Yi Zou8de8b2e2009-09-03 14:55:50 +00004320 int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004321 bool ret = false;
4322 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4323
4324 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4325#ifdef CONFIG_IXGBE_DCB
4326 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004327 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4328
Yi Zou0331a832009-05-17 12:33:52 +00004329 ixgbe_cache_ring_dcb(adapter);
Yi Zou8de8b2e2009-09-03 14:55:50 +00004330 /* find out queues in TC for FCoE */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004331 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4332 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004333 /*
4334 * In 82599, the number of Tx queues for each traffic
4335 * class for both 8-TC and 4-TC modes are:
4336 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4337 * 8 TCs: 32 32 16 16 8 8 8 8
4338 * 4 TCs: 64 64 32 32
4339 * We have max 8 queues for FCoE, where 8 the is
4340 * FCoE redirection table size. If TC for FCoE is
4341 * less than or equal to TC3, we have enough queues
4342 * to add max of 8 queues for FCoE, so we start FCoE
4343 * tx descriptor from the next one, i.e., reg_idx + 1.
4344 * If TC for FCoE is above TC3, implying 8 TC mode,
4345 * and we need 8 for FCoE, we have to take all queues
4346 * in that traffic class for FCoE.
4347 */
4348 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4349 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004350 }
4351#endif /* CONFIG_IXGBE_DCB */
4352 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Yi Zou8faa2a72009-07-09 02:29:50 +00004353 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4354 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4355 ixgbe_cache_ring_fdir(adapter);
4356 else
4357 ixgbe_cache_ring_rss(adapter);
4358
Yi Zou8de8b2e2009-09-03 14:55:50 +00004359 fcoe_rx_i = f->mask;
4360 fcoe_tx_i = f->mask;
Yi Zou0331a832009-05-17 12:33:52 +00004361 }
Yi Zou8de8b2e2009-09-03 14:55:50 +00004362 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004363 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4364 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004365 }
Yi Zou0331a832009-05-17 12:33:52 +00004366 ret = true;
4367 }
4368 return ret;
4369}
4370
4371#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004372/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004373 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4374 * @adapter: board private structure to initialize
4375 *
4376 * SR-IOV doesn't use any descriptor rings but changes the default if
4377 * no other mapping is used.
4378 *
4379 */
4380static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4381{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004382 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4383 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004384 if (adapter->num_vfs)
4385 return true;
4386 else
4387 return false;
4388}
4389
4390/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004391 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4392 * @adapter: board private structure to initialize
4393 *
4394 * Once we know the feature-set enabled for the device, we'll cache
4395 * the register offset the descriptor ring is assigned to.
4396 *
4397 * Note, the order the various feature calls is important. It must start with
4398 * the "most" features enabled at the same time, then trickle down to the
4399 * least amount of features turned on at once.
4400 **/
4401static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4402{
4403 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004404 adapter->rx_ring[0]->reg_idx = 0;
4405 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004406
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004407 if (ixgbe_cache_ring_sriov(adapter))
4408 return;
4409
Yi Zou0331a832009-05-17 12:33:52 +00004410#ifdef IXGBE_FCOE
4411 if (ixgbe_cache_ring_fcoe(adapter))
4412 return;
4413
4414#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004415#ifdef CONFIG_IXGBE_DCB
4416 if (ixgbe_cache_ring_dcb(adapter))
4417 return;
4418
4419#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004420 if (ixgbe_cache_ring_fdir(adapter))
4421 return;
4422
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004423 if (ixgbe_cache_ring_rss(adapter))
4424 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004425}
4426
Auke Kok9a799d72007-09-15 14:07:45 -07004427/**
4428 * ixgbe_alloc_queues - Allocate memory for all rings
4429 * @adapter: board private structure to initialize
4430 *
4431 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004432 * number of queues at compile-time. The polling_netdev array is
4433 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004434 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004435static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004436{
4437 int i;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004438 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004439
4440 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004441 struct ixgbe_ring *ring = adapter->tx_ring[i];
4442 if (orig_node == -1) {
4443 int cur_node = next_online_node(adapter->node);
4444 if (cur_node == MAX_NUMNODES)
4445 cur_node = first_online_node;
4446 adapter->node = cur_node;
4447 }
4448 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004449 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004450 if (!ring)
4451 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4452 if (!ring)
4453 goto err_tx_ring_allocation;
4454 ring->count = adapter->tx_ring_count;
4455 ring->queue_index = i;
4456 ring->numa_node = adapter->node;
4457
4458 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004459 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004460
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004461 /* Restore the adapter's original node */
4462 adapter->node = orig_node;
4463
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004464 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004465 struct ixgbe_ring *ring = adapter->rx_ring[i];
4466 if (orig_node == -1) {
4467 int cur_node = next_online_node(adapter->node);
4468 if (cur_node == MAX_NUMNODES)
4469 cur_node = first_online_node;
4470 adapter->node = cur_node;
4471 }
4472 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004473 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004474 if (!ring)
4475 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4476 if (!ring)
4477 goto err_rx_ring_allocation;
4478 ring->count = adapter->rx_ring_count;
4479 ring->queue_index = i;
4480 ring->numa_node = adapter->node;
4481
4482 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004483 }
4484
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004485 /* Restore the adapter's original node */
4486 adapter->node = orig_node;
4487
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004488 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004489
4490 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004491
4492err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004493 for (i = 0; i < adapter->num_tx_queues; i++)
4494 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004495err_tx_ring_allocation:
4496 return -ENOMEM;
4497}
4498
4499/**
4500 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4501 * @adapter: board private structure to initialize
4502 *
4503 * Attempt to configure the interrupts using the best available
4504 * capabilities of the hardware and the kernel.
4505 **/
Al Virofeea6a52008-11-27 15:34:07 -08004506static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004507{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004508 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004509 int err = 0;
4510 int vector, v_budget;
4511
4512 /*
4513 * It's easy to be greedy for MSI-X vectors, but it really
4514 * doesn't do us much good if we have a lot more vectors
4515 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004516 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004517 */
4518 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004519 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004520
4521 /*
4522 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004523 * hw.mac->max_msix_vectors vectors. With features
4524 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4525 * descriptor queues supported by our device. Thus, we cap it off in
4526 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004527 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004528 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004529
4530 /* A failure in MSI-X entry allocation isn't fatal, but it does
4531 * mean we disable MSI-X capabilities of the adapter. */
4532 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004533 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004534 if (adapter->msix_entries) {
4535 for (vector = 0; vector < v_budget; vector++)
4536 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004537
Alexander Duyck7a921c92009-05-06 10:43:28 +00004538 ixgbe_acquire_msix_vectors(adapter, v_budget);
4539
4540 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4541 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004542 }
David S. Miller26d27842010-05-03 15:18:22 -07004543
Alexander Duyck7a921c92009-05-06 10:43:28 +00004544 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4545 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004546 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4547 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4548 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004549 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4550 ixgbe_disable_sriov(adapter);
4551
Alexander Duyck7a921c92009-05-06 10:43:28 +00004552 ixgbe_set_num_queues(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004553
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004554 err = pci_enable_msi(adapter->pdev);
4555 if (!err) {
4556 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4557 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004558 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4559 "Unable to allocate MSI interrupt, "
4560 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004561 /* reset err */
4562 err = 0;
4563 }
4564
4565out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004566 return err;
4567}
4568
Alexander Duyck7a921c92009-05-06 10:43:28 +00004569/**
4570 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4571 * @adapter: board private structure to initialize
4572 *
4573 * We allocate one q_vector per queue interrupt. If allocation fails we
4574 * return -ENOMEM.
4575 **/
4576static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4577{
4578 int q_idx, num_q_vectors;
4579 struct ixgbe_q_vector *q_vector;
4580 int napi_vectors;
4581 int (*poll)(struct napi_struct *, int);
4582
4583 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4584 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4585 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004586 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004587 } else {
4588 num_q_vectors = 1;
4589 napi_vectors = 1;
4590 poll = &ixgbe_poll;
4591 }
4592
4593 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004594 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004595 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004596 if (!q_vector)
4597 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004598 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004599 if (!q_vector)
4600 goto err_out;
4601 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004602 if (q_vector->txr_count && !q_vector->rxr_count)
4603 q_vector->eitr = adapter->tx_eitr_param;
4604 else
4605 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004606 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004607 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004608 adapter->q_vector[q_idx] = q_vector;
4609 }
4610
4611 return 0;
4612
4613err_out:
4614 while (q_idx) {
4615 q_idx--;
4616 q_vector = adapter->q_vector[q_idx];
4617 netif_napi_del(&q_vector->napi);
4618 kfree(q_vector);
4619 adapter->q_vector[q_idx] = NULL;
4620 }
4621 return -ENOMEM;
4622}
4623
4624/**
4625 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4626 * @adapter: board private structure to initialize
4627 *
4628 * This function frees the memory allocated to the q_vectors. In addition if
4629 * NAPI is enabled it will delete any references to the NAPI struct prior
4630 * to freeing the q_vector.
4631 **/
4632static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4633{
4634 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004635
Alexander Duyck91281fd2009-06-04 16:00:27 +00004636 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004637 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004638 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004639 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004640
4641 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4642 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004643 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004644 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004645 kfree(q_vector);
4646 }
4647}
4648
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004649static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004650{
4651 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4652 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4653 pci_disable_msix(adapter->pdev);
4654 kfree(adapter->msix_entries);
4655 adapter->msix_entries = NULL;
4656 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4657 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4658 pci_disable_msi(adapter->pdev);
4659 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004660}
4661
4662/**
4663 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4664 * @adapter: board private structure to initialize
4665 *
4666 * We determine which interrupt scheme to use based on...
4667 * - Kernel support (MSI, MSI-X)
4668 * - which can be user-defined (via MODULE_PARAM)
4669 * - Hardware queue count (num_*_queues)
4670 * - defined by miscellaneous hardware support/features (RSS, etc.)
4671 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004672int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004673{
4674 int err;
4675
4676 /* Number of supported queues */
4677 ixgbe_set_num_queues(adapter);
4678
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004679 err = ixgbe_set_interrupt_capability(adapter);
4680 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004681 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004682 goto err_set_interrupt;
4683 }
4684
Alexander Duyck7a921c92009-05-06 10:43:28 +00004685 err = ixgbe_alloc_q_vectors(adapter);
4686 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004687 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004688 goto err_alloc_q_vectors;
4689 }
4690
4691 err = ixgbe_alloc_queues(adapter);
4692 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004693 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004694 goto err_alloc_queues;
4695 }
4696
Emil Tantilov849c4542010-06-03 16:53:41 +00004697 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004698 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4699 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004700
4701 set_bit(__IXGBE_DOWN, &adapter->state);
4702
4703 return 0;
4704
Alexander Duyck7a921c92009-05-06 10:43:28 +00004705err_alloc_queues:
4706 ixgbe_free_q_vectors(adapter);
4707err_alloc_q_vectors:
4708 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004709err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004710 return err;
4711}
4712
4713/**
4714 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4715 * @adapter: board private structure to clear interrupt scheme on
4716 *
4717 * We go through and clear interrupt specific resources and reset the structure
4718 * to pre-load conditions
4719 **/
4720void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4721{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004722 int i;
4723
4724 for (i = 0; i < adapter->num_tx_queues; i++) {
4725 kfree(adapter->tx_ring[i]);
4726 adapter->tx_ring[i] = NULL;
4727 }
4728 for (i = 0; i < adapter->num_rx_queues; i++) {
4729 kfree(adapter->rx_ring[i]);
4730 adapter->rx_ring[i] = NULL;
4731 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004732
4733 ixgbe_free_q_vectors(adapter);
4734 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004735}
4736
4737/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004738 * ixgbe_sfp_timer - worker thread to find a missing module
4739 * @data: pointer to our adapter struct
4740 **/
4741static void ixgbe_sfp_timer(unsigned long data)
4742{
4743 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4744
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004745 /*
4746 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004747 * delays that sfp+ detection requires
4748 */
4749 schedule_work(&adapter->sfp_task);
4750}
4751
4752/**
4753 * ixgbe_sfp_task - worker thread to find a missing module
4754 * @work: pointer to work_struct containing our data
4755 **/
4756static void ixgbe_sfp_task(struct work_struct *work)
4757{
4758 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00004759 struct ixgbe_adapter,
4760 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004761 struct ixgbe_hw *hw = &adapter->hw;
4762
4763 if ((hw->phy.type == ixgbe_phy_nl) &&
4764 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4765 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004766 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004767 goto reschedule;
4768 ret = hw->phy.ops.reset(hw);
4769 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004770 e_dev_err("failed to initialize because an unsupported "
4771 "SFP+ module type was detected.\n");
4772 e_dev_err("Reload the driver after installing a "
4773 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004774 unregister_netdev(adapter->netdev);
4775 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00004776 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004777 }
4778 /* don't need this routine any more */
4779 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4780 }
4781 return;
4782reschedule:
4783 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
4784 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00004785 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08004786}
4787
4788/**
Auke Kok9a799d72007-09-15 14:07:45 -07004789 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4790 * @adapter: board private structure to initialize
4791 *
4792 * ixgbe_sw_init initializes the Adapter private data structure.
4793 * Fields are initialized based on PCI device information and
4794 * OS network device settings (MTU size).
4795 **/
4796static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4797{
4798 struct ixgbe_hw *hw = &adapter->hw;
4799 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004800 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004801 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004802#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004803 int j;
4804 struct tc_configuration *tc;
4805#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004806
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004807 /* PCI config space info */
4808
4809 hw->vendor_id = pdev->vendor;
4810 hw->device_id = pdev->device;
4811 hw->revision_id = pdev->revision;
4812 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4813 hw->subsystem_device_id = pdev->subsystem_device;
4814
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004815 /* Set capability flags */
4816 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4817 adapter->ring_feature[RING_F_RSS].indices = rss;
4818 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004819 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Don Skidmorebf069c92009-05-07 10:39:54 +00004820 if (hw->mac.type == ixgbe_mac_82598EB) {
4821 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4822 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004823 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Don Skidmorebf069c92009-05-07 10:39:54 +00004824 } else if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004825 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004826 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4827 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004828 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4829 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004830 if (dev->features & NETIF_F_NTUPLE) {
4831 /* Flow Director perfect filter enabled */
4832 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4833 adapter->atr_sample_rate = 0;
4834 spin_lock_init(&adapter->fdir_perfect_lock);
4835 } else {
4836 /* Flow Director hash filters enabled */
4837 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4838 adapter->atr_sample_rate = 20;
4839 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004840 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004841 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004842 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00004843#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004844 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4845 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4846 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004847#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004848 /* Default traffic class to use for FCoE */
4849 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00004850 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004851#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004852#endif /* IXGBE_FCOE */
Alexander Duyckf8212f92009-04-27 22:42:37 +00004853 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004854
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004855#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004856 /* Configure DCB traffic classes */
4857 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4858 tc = &adapter->dcb_cfg.tc_config[j];
4859 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4860 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4861 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4862 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4863 tc->dcb_pfc = pfc_disabled;
4864 }
4865 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4866 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4867 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004868 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004869 adapter->dcb_cfg.round_robin_enable = false;
4870 adapter->dcb_set_bitmap = 0x00;
4871 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00004872 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004873
4874#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004875
4876 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004877 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004878 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004879#ifdef CONFIG_DCB
4880 adapter->last_lfc_mode = hw->fc.current_mode;
4881#endif
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004882 hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
4883 hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
4884 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4885 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004886 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004887
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004888 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004889 adapter->rx_itr_setting = 1;
4890 adapter->rx_eitr_param = 20000;
4891 adapter->tx_itr_setting = 1;
4892 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004893
4894 /* set defaults for eitr in MegaBytes */
4895 adapter->eitr_low = 10;
4896 adapter->eitr_high = 20;
4897
4898 /* set default ring sizes */
4899 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4900 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4901
Auke Kok9a799d72007-09-15 14:07:45 -07004902 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004903 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004904 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004905 return -EIO;
4906 }
4907
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004908 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004909 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4910
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004911 /* get assigned NUMA node */
4912 adapter->node = dev_to_node(&pdev->dev);
4913
Auke Kok9a799d72007-09-15 14:07:45 -07004914 set_bit(__IXGBE_DOWN, &adapter->state);
4915
4916 return 0;
4917}
4918
4919/**
4920 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4921 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004922 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004923 *
4924 * Return 0 on success, negative on failure
4925 **/
4926int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004927 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004928{
4929 struct pci_dev *pdev = adapter->pdev;
4930 int size;
4931
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004932 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004933 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004934 if (!tx_ring->tx_buffer_info)
4935 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004936 if (!tx_ring->tx_buffer_info)
4937 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004938 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07004939
4940 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004941 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004942 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004943
Nick Nunley1b507732010-04-27 13:10:27 +00004944 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
4945 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004946 if (!tx_ring->desc)
4947 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004948
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004949 tx_ring->next_to_use = 0;
4950 tx_ring->next_to_clean = 0;
4951 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07004952 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004953
4954err:
4955 vfree(tx_ring->tx_buffer_info);
4956 tx_ring->tx_buffer_info = NULL;
Emil Tantilov396e7992010-07-01 20:05:12 +00004957 e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004958 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004959}
4960
4961/**
Alexander Duyck69888672008-09-11 20:05:39 -07004962 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4963 * @adapter: board private structure
4964 *
4965 * If this function returns with an error, then it's possible one or
4966 * more of the rings is populated (while the rest are not). It is the
4967 * callers duty to clean those orphaned rings.
4968 *
4969 * Return 0 on success, negative on failure
4970 **/
4971static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4972{
4973 int i, err = 0;
4974
4975 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004976 err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004977 if (!err)
4978 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004979 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004980 break;
4981 }
4982
4983 return err;
4984}
4985
4986/**
Auke Kok9a799d72007-09-15 14:07:45 -07004987 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4988 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004989 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004990 *
4991 * Returns 0 on success, negative on failure
4992 **/
4993int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004994 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004995{
4996 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004997 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004998
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004999 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005000 rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
5001 if (!rx_ring->rx_buffer_info)
5002 rx_ring->rx_buffer_info = vmalloc(size);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005003 if (!rx_ring->rx_buffer_info) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005004 e_err(probe, "vmalloc allocation failed for the Rx "
5005 "descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005006 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005007 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005008 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005009
Auke Kok9a799d72007-09-15 14:07:45 -07005010 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005011 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5012 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005013
Nick Nunley1b507732010-04-27 13:10:27 +00005014 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
5015 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005016
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005017 if (!rx_ring->desc) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005018 e_err(probe, "Memory allocation failed for the Rx "
5019 "descriptor ring\n");
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005020 vfree(rx_ring->rx_buffer_info);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005021 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005022 }
5023
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005024 rx_ring->next_to_clean = 0;
5025 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005026
5027 return 0;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005028
5029alloc_failed:
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005030 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005031}
5032
5033/**
Alexander Duyck69888672008-09-11 20:05:39 -07005034 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5035 * @adapter: board private structure
5036 *
5037 * If this function returns with an error, then it's possible one or
5038 * more of the rings is populated (while the rest are not). It is the
5039 * callers duty to clean those orphaned rings.
5040 *
5041 * Return 0 on success, negative on failure
5042 **/
5043
5044static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5045{
5046 int i, err = 0;
5047
5048 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005049 err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005050 if (!err)
5051 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005052 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005053 break;
5054 }
5055
5056 return err;
5057}
5058
5059/**
Auke Kok9a799d72007-09-15 14:07:45 -07005060 * ixgbe_free_tx_resources - Free Tx Resources per Queue
5061 * @adapter: board private structure
5062 * @tx_ring: Tx descriptor ring for a specific queue
5063 *
5064 * Free all transmit software resources
5065 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005066void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005067 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005068{
5069 struct pci_dev *pdev = adapter->pdev;
5070
5071 ixgbe_clean_tx_ring(adapter, tx_ring);
5072
5073 vfree(tx_ring->tx_buffer_info);
5074 tx_ring->tx_buffer_info = NULL;
5075
Nick Nunley1b507732010-04-27 13:10:27 +00005076 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
5077 tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005078
5079 tx_ring->desc = NULL;
5080}
5081
5082/**
5083 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5084 * @adapter: board private structure
5085 *
5086 * Free all transmit software resources
5087 **/
5088static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5089{
5090 int i;
5091
5092 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005093 if (adapter->tx_ring[i]->desc)
5094 ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005095}
5096
5097/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005098 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005099 * @adapter: board private structure
5100 * @rx_ring: ring to clean the resources from
5101 *
5102 * Free all receive software resources
5103 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005104void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005105 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005106{
5107 struct pci_dev *pdev = adapter->pdev;
5108
5109 ixgbe_clean_rx_ring(adapter, rx_ring);
5110
5111 vfree(rx_ring->rx_buffer_info);
5112 rx_ring->rx_buffer_info = NULL;
5113
Nick Nunley1b507732010-04-27 13:10:27 +00005114 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
5115 rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005116
5117 rx_ring->desc = NULL;
5118}
5119
5120/**
5121 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5122 * @adapter: board private structure
5123 *
5124 * Free all receive software resources
5125 **/
5126static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5127{
5128 int i;
5129
5130 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005131 if (adapter->rx_ring[i]->desc)
5132 ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005133}
5134
5135/**
Auke Kok9a799d72007-09-15 14:07:45 -07005136 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5137 * @netdev: network interface device structure
5138 * @new_mtu: new value for maximum frame size
5139 *
5140 * Returns 0 on success, negative on failure
5141 **/
5142static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5143{
5144 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5145 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5146
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005147 /* MTU < 68 is an error and causes problems on some kernels */
5148 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005149 return -EINVAL;
5150
Emil Tantilov396e7992010-07-01 20:05:12 +00005151 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005152 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005153 netdev->mtu = new_mtu;
5154
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005155 if (netif_running(netdev))
5156 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005157
5158 return 0;
5159}
5160
5161/**
5162 * ixgbe_open - Called when a network interface is made active
5163 * @netdev: network interface device structure
5164 *
5165 * Returns 0 on success, negative value on failure
5166 *
5167 * The open entry point is called when a network interface is made
5168 * active by the system (IFF_UP). At this point all resources needed
5169 * for transmit and receive operations are allocated, the interrupt
5170 * handler is registered with the OS, the watchdog timer is started,
5171 * and the stack is notified that the interface is ready.
5172 **/
5173static int ixgbe_open(struct net_device *netdev)
5174{
5175 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5176 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005177
Auke Kok4bebfaa2008-02-11 09:26:01 -08005178 /* disallow open during test */
5179 if (test_bit(__IXGBE_TESTING, &adapter->state))
5180 return -EBUSY;
5181
Jesse Brandeburg54386462009-04-17 20:44:27 +00005182 netif_carrier_off(netdev);
5183
Auke Kok9a799d72007-09-15 14:07:45 -07005184 /* allocate transmit descriptors */
5185 err = ixgbe_setup_all_tx_resources(adapter);
5186 if (err)
5187 goto err_setup_tx;
5188
Auke Kok9a799d72007-09-15 14:07:45 -07005189 /* allocate receive descriptors */
5190 err = ixgbe_setup_all_rx_resources(adapter);
5191 if (err)
5192 goto err_setup_rx;
5193
5194 ixgbe_configure(adapter);
5195
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005196 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005197 if (err)
5198 goto err_req_irq;
5199
Auke Kok9a799d72007-09-15 14:07:45 -07005200 err = ixgbe_up_complete(adapter);
5201 if (err)
5202 goto err_up;
5203
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005204 netif_tx_start_all_queues(netdev);
5205
Auke Kok9a799d72007-09-15 14:07:45 -07005206 return 0;
5207
5208err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005209 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005210 ixgbe_free_irq(adapter);
5211err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005212err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005213 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005214err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005215 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005216 ixgbe_reset(adapter);
5217
5218 return err;
5219}
5220
5221/**
5222 * ixgbe_close - Disables a network interface
5223 * @netdev: network interface device structure
5224 *
5225 * Returns 0, this is not allowed to fail
5226 *
5227 * The close entry point is called when an interface is de-activated
5228 * by the OS. The hardware is still under the drivers control, but
5229 * needs to be disabled. A global MAC reset is issued to stop the
5230 * hardware, and all transmit and receive resources are freed.
5231 **/
5232static int ixgbe_close(struct net_device *netdev)
5233{
5234 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005235
5236 ixgbe_down(adapter);
5237 ixgbe_free_irq(adapter);
5238
5239 ixgbe_free_all_tx_resources(adapter);
5240 ixgbe_free_all_rx_resources(adapter);
5241
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005242 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005243
5244 return 0;
5245}
5246
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005247#ifdef CONFIG_PM
5248static int ixgbe_resume(struct pci_dev *pdev)
5249{
5250 struct net_device *netdev = pci_get_drvdata(pdev);
5251 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5252 u32 err;
5253
5254 pci_set_power_state(pdev, PCI_D0);
5255 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005256 /*
5257 * pci_restore_state clears dev->state_saved so call
5258 * pci_save_state to restore it.
5259 */
5260 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005261
5262 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005263 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005264 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005265 return err;
5266 }
5267 pci_set_master(pdev);
5268
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005269 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005270
5271 err = ixgbe_init_interrupt_scheme(adapter);
5272 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005273 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005274 return err;
5275 }
5276
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005277 ixgbe_reset(adapter);
5278
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005279 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5280
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005281 if (netif_running(netdev)) {
5282 err = ixgbe_open(adapter->netdev);
5283 if (err)
5284 return err;
5285 }
5286
5287 netif_device_attach(netdev);
5288
5289 return 0;
5290}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005291#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005292
5293static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005294{
5295 struct net_device *netdev = pci_get_drvdata(pdev);
5296 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005297 struct ixgbe_hw *hw = &adapter->hw;
5298 u32 ctrl, fctrl;
5299 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005300#ifdef CONFIG_PM
5301 int retval = 0;
5302#endif
5303
5304 netif_device_detach(netdev);
5305
5306 if (netif_running(netdev)) {
5307 ixgbe_down(adapter);
5308 ixgbe_free_irq(adapter);
5309 ixgbe_free_all_tx_resources(adapter);
5310 ixgbe_free_all_rx_resources(adapter);
5311 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005312
5313#ifdef CONFIG_PM
5314 retval = pci_save_state(pdev);
5315 if (retval)
5316 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005317
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005318#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005319 if (wufc) {
5320 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005321
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005322 /* turn on all-multi mode if wake on multicast is enabled */
5323 if (wufc & IXGBE_WUFC_MC) {
5324 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5325 fctrl |= IXGBE_FCTRL_MPE;
5326 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5327 }
5328
5329 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5330 ctrl |= IXGBE_CTRL_GIO_DIS;
5331 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5332
5333 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5334 } else {
5335 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5336 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5337 }
5338
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005339 if (wufc && hw->mac.type == ixgbe_mac_82599EB)
5340 pci_wake_from_d3(pdev, true);
5341 else
5342 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005343
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005344 *enable_wake = !!wufc;
5345
Andy Gospodarekfa378132010-06-29 18:28:12 +00005346 ixgbe_clear_interrupt_scheme(adapter);
5347
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005348 ixgbe_release_hw_control(adapter);
5349
5350 pci_disable_device(pdev);
5351
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005352 return 0;
5353}
5354
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005355#ifdef CONFIG_PM
5356static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5357{
5358 int retval;
5359 bool wake;
5360
5361 retval = __ixgbe_shutdown(pdev, &wake);
5362 if (retval)
5363 return retval;
5364
5365 if (wake) {
5366 pci_prepare_to_sleep(pdev);
5367 } else {
5368 pci_wake_from_d3(pdev, false);
5369 pci_set_power_state(pdev, PCI_D3hot);
5370 }
5371
5372 return 0;
5373}
5374#endif /* CONFIG_PM */
5375
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005376static void ixgbe_shutdown(struct pci_dev *pdev)
5377{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005378 bool wake;
5379
5380 __ixgbe_shutdown(pdev, &wake);
5381
5382 if (system_state == SYSTEM_POWER_OFF) {
5383 pci_wake_from_d3(pdev, wake);
5384 pci_set_power_state(pdev, PCI_D3hot);
5385 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005386}
5387
5388/**
Auke Kok9a799d72007-09-15 14:07:45 -07005389 * ixgbe_update_stats - Update the board statistics counters.
5390 * @adapter: board private structure
5391 **/
5392void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5393{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005394 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005395 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005396 u64 total_mpc = 0;
5397 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005398 u64 non_eop_descs = 0, restart_queue = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005399
Don Skidmored08935c2010-06-11 13:20:29 +00005400 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5401 test_bit(__IXGBE_RESETTING, &adapter->state))
5402 return;
5403
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005404 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005405 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005406 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005407 for (i = 0; i < 16; i++)
5408 adapter->hw_rx_no_dma_resources +=
Joe Perchese8e9f692010-09-07 21:34:53 +00005409 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005410 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005411 rsc_count += adapter->rx_ring[i]->rsc_count;
5412 rsc_flush += adapter->rx_ring[i]->rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005413 }
5414 adapter->rsc_total_count = rsc_count;
5415 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005416 }
5417
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005418 /* gather some stats to the adapter struct that are per queue */
5419 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005420 restart_queue += adapter->tx_ring[i]->restart_queue;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005421 adapter->restart_queue = restart_queue;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005422
5423 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005424 non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005425 adapter->non_eop_descs = non_eop_descs;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005426
Auke Kok9a799d72007-09-15 14:07:45 -07005427 adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005428 for (i = 0; i < 8; i++) {
5429 /* for packet buffers not used, the register should read 0 */
5430 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5431 missed_rx += mpc;
5432 adapter->stats.mpc[i] += mpc;
5433 total_mpc += adapter->stats.mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005434 if (hw->mac.type == ixgbe_mac_82598EB)
5435 adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005436 adapter->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5437 adapter->stats.qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5438 adapter->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5439 adapter->stats.qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005440 if (hw->mac.type == ixgbe_mac_82599EB) {
5441 adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005442 IXGBE_PXONRXCNT(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005443 adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005444 IXGBE_PXOFFRXCNT(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005445 adapter->stats.qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005446 } else {
5447 adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005448 IXGBE_PXONRXC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005449 adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005450 IXGBE_PXOFFRXC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005451 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005452 adapter->stats.pxontxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005453 IXGBE_PXONTXC(i));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005454 adapter->stats.pxofftxc[i] += IXGBE_READ_REG(hw,
Joe Perchese8e9f692010-09-07 21:34:53 +00005455 IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005456 }
5457 adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5458 /* work around hardware counting issue */
5459 adapter->stats.gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005460
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005461 /* 82598 hardware only has a 32 bit counter in the high register */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005462 if (hw->mac.type == ixgbe_mac_82599EB) {
Ben Greearaad71912009-09-30 12:08:16 +00005463 u64 tmp;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005464 adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005465 tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF;
5466 /* 4 high bits of GORC */
Ben Greearaad71912009-09-30 12:08:16 +00005467 adapter->stats.gorc += (tmp << 32);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005468 adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005469 tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF;
5470 /* 4 high bits of GOTC */
Ben Greearaad71912009-09-30 12:08:16 +00005471 adapter->stats.gotc += (tmp << 32);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005472 adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005473 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005474 adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5475 adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005476 adapter->stats.fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5477 adapter->stats.fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005478#ifdef IXGBE_FCOE
5479 adapter->stats.fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5480 adapter->stats.fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5481 adapter->stats.fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5482 adapter->stats.fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5483 adapter->stats.fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5484 adapter->stats.fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5485#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005486 } else {
5487 adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5488 adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5489 adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5490 adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5491 adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5492 }
Auke Kok9a799d72007-09-15 14:07:45 -07005493 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5494 adapter->stats.bprc += bprc;
5495 adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005496 if (hw->mac.type == ixgbe_mac_82598EB)
5497 adapter->stats.mprc -= bprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005498 adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5499 adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5500 adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5501 adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5502 adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5503 adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5504 adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
Auke Kok9a799d72007-09-15 14:07:45 -07005505 adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005506 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5507 adapter->stats.lxontxc += lxon;
5508 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5509 adapter->stats.lxofftxc += lxoff;
Auke Kok9a799d72007-09-15 14:07:45 -07005510 adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5511 adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005512 adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5513 /*
5514 * 82598 errata - tx of flow control packets is included in tx counters
5515 */
5516 xon_off_tot = lxon + lxoff;
5517 adapter->stats.gptc -= xon_off_tot;
5518 adapter->stats.mptc -= xon_off_tot;
5519 adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
Auke Kok9a799d72007-09-15 14:07:45 -07005520 adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5521 adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5522 adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
Auke Kok9a799d72007-09-15 14:07:45 -07005523 adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5524 adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005525 adapter->stats.ptc64 -= xon_off_tot;
Auke Kok9a799d72007-09-15 14:07:45 -07005526 adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5527 adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5528 adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5529 adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5530 adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
Auke Kok9a799d72007-09-15 14:07:45 -07005531 adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5532
5533 /* Fill out the OS statistics structure */
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005534 netdev->stats.multicast = adapter->stats.mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005535
5536 /* Rx Errors */
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005537 netdev->stats.rx_errors = adapter->stats.crcerrs +
Joe Perchese8e9f692010-09-07 21:34:53 +00005538 adapter->stats.rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005539 netdev->stats.rx_dropped = 0;
5540 netdev->stats.rx_length_errors = adapter->stats.rlec;
5541 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
5542 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005543}
5544
5545/**
5546 * ixgbe_watchdog - Timer Call-back
5547 * @data: pointer to adapter cast into an unsigned long
5548 **/
5549static void ixgbe_watchdog(unsigned long data)
5550{
5551 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005552 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005553 u64 eics = 0;
5554 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005555
Alexander Duyckfe49f042009-06-04 16:00:09 +00005556 /*
5557 * Do the watchdog outside of interrupt context due to the lovely
5558 * delays that some of the newer hardware requires
5559 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005560
Alexander Duyckfe49f042009-06-04 16:00:09 +00005561 if (test_bit(__IXGBE_DOWN, &adapter->state))
5562 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005563
Alexander Duyckfe49f042009-06-04 16:00:09 +00005564 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5565 /*
5566 * for legacy and MSI interrupts don't set any bits
5567 * that are enabled for EIAM, because this operation
5568 * would set *both* EIMS and EICS for any bit in EIAM
5569 */
5570 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5571 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5572 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005573 }
5574
Alexander Duyckfe49f042009-06-04 16:00:09 +00005575 /* get one bit for every active tx/rx interrupt vector */
5576 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5577 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5578 if (qv->rxr_count || qv->txr_count)
5579 eics |= ((u64)1 << i);
5580 }
5581
5582 /* Cause software interrupt to ensure rx rings are cleaned */
5583 ixgbe_irq_rearm_queues(adapter, eics);
5584
5585watchdog_reschedule:
5586 /* Reset the timer */
5587 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5588
5589watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005590 schedule_work(&adapter->watchdog_task);
5591}
5592
5593/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005594 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5595 * @work: pointer to work_struct containing our data
5596 **/
5597static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5598{
5599 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005600 struct ixgbe_adapter,
5601 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005602 struct ixgbe_hw *hw = &adapter->hw;
5603 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005604 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005605
5606 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005607 autoneg = hw->phy.autoneg_advertised;
5608 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005609 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005610 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005611 if (hw->mac.ops.setup_link)
5612 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005613 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5614 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5615}
5616
5617/**
5618 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5619 * @work: pointer to work_struct containing our data
5620 **/
5621static void ixgbe_sfp_config_module_task(struct work_struct *work)
5622{
5623 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005624 struct ixgbe_adapter,
5625 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005626 struct ixgbe_hw *hw = &adapter->hw;
5627 u32 err;
5628
5629 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005630
5631 /* Time for electrical oscillations to settle down */
5632 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005633 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005634
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005635 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005636 e_dev_err("failed to initialize because an unsupported SFP+ "
5637 "module type was detected.\n");
5638 e_dev_err("Reload the driver after installing a supported "
5639 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005640 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005641 return;
5642 }
5643 hw->mac.ops.setup_sfp(hw);
5644
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005645 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005646 /* This will also work for DA Twinax connections */
5647 schedule_work(&adapter->multispeed_fiber_task);
5648 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5649}
5650
5651/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005652 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5653 * @work: pointer to work_struct containing our data
5654 **/
5655static void ixgbe_fdir_reinit_task(struct work_struct *work)
5656{
5657 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005658 struct ixgbe_adapter,
5659 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005660 struct ixgbe_hw *hw = &adapter->hw;
5661 int i;
5662
5663 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5664 for (i = 0; i < adapter->num_tx_queues; i++)
5665 set_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00005666 &(adapter->tx_ring[i]->reinit_state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005667 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005668 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005669 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005670 }
5671 /* Done FDIR Re-initialization, enable transmits */
5672 netif_tx_start_all_queues(adapter->netdev);
5673}
5674
John Fastabend10eec952010-02-03 14:23:32 +00005675static DEFINE_MUTEX(ixgbe_watchdog_lock);
5676
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005677/**
Alexander Duyck69888672008-09-11 20:05:39 -07005678 * ixgbe_watchdog_task - worker thread to bring link up
5679 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005680 **/
5681static void ixgbe_watchdog_task(struct work_struct *work)
5682{
5683 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005684 struct ixgbe_adapter,
5685 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005686 struct net_device *netdev = adapter->netdev;
5687 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005688 u32 link_speed;
5689 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005690 int i;
5691 struct ixgbe_ring *tx_ring;
5692 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005693
John Fastabend10eec952010-02-03 14:23:32 +00005694 mutex_lock(&ixgbe_watchdog_lock);
5695
5696 link_up = adapter->link_up;
5697 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005698
5699 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5700 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005701 if (link_up) {
5702#ifdef CONFIG_DCB
5703 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5704 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005705 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005706 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005707 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005708 }
5709#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005710 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005711#endif
5712 }
5713
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005714 if (link_up ||
5715 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00005716 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005717 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005718 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005719 }
5720 adapter->link_up = link_up;
5721 adapter->link_speed = link_speed;
5722 }
Auke Kok9a799d72007-09-15 14:07:45 -07005723
5724 if (link_up) {
5725 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005726 bool flow_rx, flow_tx;
5727
5728 if (hw->mac.type == ixgbe_mac_82599EB) {
5729 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5730 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005731 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5732 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005733 } else {
5734 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5735 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005736 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5737 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005738 }
5739
Emil Tantilov396e7992010-07-01 20:05:12 +00005740 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08005741 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00005742 "10 Gbps" :
5743 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5744 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005745 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00005746 (flow_rx ? "RX" :
5747 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07005748
5749 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005750 } else {
5751 /* Force detection of hung controller */
5752 adapter->detect_tx_hung = true;
5753 }
5754 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005755 adapter->link_up = false;
5756 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005757 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005758 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005759 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005760 }
5761 }
5762
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005763 if (!netif_carrier_ok(netdev)) {
5764 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005765 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005766 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5767 some_tx_pending = 1;
5768 break;
5769 }
5770 }
5771
5772 if (some_tx_pending) {
5773 /* We've lost link, so the controller stops DMA,
5774 * but we've got queued Tx work that's never going
5775 * to get done, so reset controller to flush Tx.
5776 * (Do the reset outside of interrupt context).
5777 */
5778 schedule_work(&adapter->reset_task);
5779 }
5780 }
5781
Auke Kok9a799d72007-09-15 14:07:45 -07005782 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005783 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07005784}
5785
Auke Kok9a799d72007-09-15 14:07:45 -07005786static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005787 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5788 u32 tx_flags, u8 *hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07005789{
5790 struct ixgbe_adv_tx_context_desc *context_desc;
5791 unsigned int i;
5792 int err;
5793 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005794 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
5795 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005796
5797 if (skb_is_gso(skb)) {
5798 if (skb_header_cloned(skb)) {
5799 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5800 if (err)
5801 return err;
5802 }
5803 l4len = tcp_hdrlen(skb);
5804 *hdr_len += l4len;
5805
Al Viro8327d002007-12-10 18:54:12 +00005806 if (skb->protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005807 struct iphdr *iph = ip_hdr(skb);
5808 iph->tot_len = 0;
5809 iph->check = 0;
5810 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005811 iph->daddr, 0,
5812 IPPROTO_TCP,
5813 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005814 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005815 ipv6_hdr(skb)->payload_len = 0;
5816 tcp_hdr(skb)->check =
5817 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005818 &ipv6_hdr(skb)->daddr,
5819 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07005820 }
5821
5822 i = tx_ring->next_to_use;
5823
5824 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005825 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005826
5827 /* VLAN MACLEN IPLEN */
5828 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5829 vlan_macip_lens |=
5830 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5831 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005832 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005833 *hdr_len += skb_network_offset(skb);
5834 vlan_macip_lens |=
5835 (skb_transport_header(skb) - skb_network_header(skb));
5836 *hdr_len +=
5837 (skb_transport_header(skb) - skb_network_header(skb));
5838 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5839 context_desc->seqnum_seed = 0;
5840
5841 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005842 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005843 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005844
Al Viro8327d002007-12-10 18:54:12 +00005845 if (skb->protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07005846 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
5847 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5848 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5849
5850 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005851 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07005852 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
5853 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005854 /* use index 1 for TSO */
5855 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005856 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
5857
5858 tx_buffer_info->time_stamp = jiffies;
5859 tx_buffer_info->next_to_watch = i;
5860
5861 i++;
5862 if (i == tx_ring->count)
5863 i = 0;
5864 tx_ring->next_to_use = i;
5865
5866 return true;
5867 }
5868 return false;
5869}
5870
5871static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005872 struct ixgbe_ring *tx_ring,
5873 struct sk_buff *skb, u32 tx_flags)
Auke Kok9a799d72007-09-15 14:07:45 -07005874{
5875 struct ixgbe_adv_tx_context_desc *context_desc;
5876 unsigned int i;
5877 struct ixgbe_tx_buffer *tx_buffer_info;
5878 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
5879
5880 if (skb->ip_summed == CHECKSUM_PARTIAL ||
5881 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
5882 i = tx_ring->next_to_use;
5883 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005884 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005885
5886 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5887 vlan_macip_lens |=
5888 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5889 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005890 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005891 if (skb->ip_summed == CHECKSUM_PARTIAL)
5892 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00005893 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07005894
5895 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5896 context_desc->seqnum_seed = 0;
5897
5898 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005899 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005900
5901 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Gurucharan Shettyca553982009-12-15 13:00:31 +00005902 __be16 protocol;
5903
5904 if (skb->protocol == cpu_to_be16(ETH_P_8021Q)) {
5905 const struct vlan_ethhdr *vhdr =
5906 (const struct vlan_ethhdr *)skb->data;
5907
5908 protocol = vhdr->h_vlan_encapsulated_proto;
5909 } else {
5910 protocol = skb->protocol;
5911 }
5912
5913 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08005914 case cpu_to_be16(ETH_P_IP):
Auke Kok9a799d72007-09-15 14:07:45 -07005915 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
Auke Kok41825d72008-02-12 15:20:33 -08005916 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5917 type_tucmd_mlhl |=
Joe Perchese8e9f692010-09-07 21:34:53 +00005918 IXGBE_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00005919 else if (ip_hdr(skb)->protocol == IPPROTO_SCTP)
5920 type_tucmd_mlhl |=
Joe Perchese8e9f692010-09-07 21:34:53 +00005921 IXGBE_ADVTXD_TUCMD_L4T_SCTP;
Auke Kok41825d72008-02-12 15:20:33 -08005922 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08005923 case cpu_to_be16(ETH_P_IPV6):
Auke Kok41825d72008-02-12 15:20:33 -08005924 /* XXX what about other V6 headers?? */
5925 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5926 type_tucmd_mlhl |=
Joe Perchese8e9f692010-09-07 21:34:53 +00005927 IXGBE_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00005928 else if (ipv6_hdr(skb)->nexthdr == IPPROTO_SCTP)
5929 type_tucmd_mlhl |=
Joe Perchese8e9f692010-09-07 21:34:53 +00005930 IXGBE_ADVTXD_TUCMD_L4T_SCTP;
Auke Kok41825d72008-02-12 15:20:33 -08005931 break;
Auke Kok41825d72008-02-12 15:20:33 -08005932 default:
5933 if (unlikely(net_ratelimit())) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005934 e_warn(probe, "partial checksum "
5935 "but proto=%x!\n",
5936 skb->protocol);
Auke Kok41825d72008-02-12 15:20:33 -08005937 }
5938 break;
5939 }
Auke Kok9a799d72007-09-15 14:07:45 -07005940 }
5941
5942 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005943 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07005944 context_desc->mss_l4len_idx = 0;
5945
5946 tx_buffer_info->time_stamp = jiffies;
5947 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005948
Auke Kok9a799d72007-09-15 14:07:45 -07005949 i++;
5950 if (i == tx_ring->count)
5951 i = 0;
5952 tx_ring->next_to_use = i;
5953
5954 return true;
5955 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005956
Auke Kok9a799d72007-09-15 14:07:45 -07005957 return false;
5958}
5959
5960static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005961 struct ixgbe_ring *tx_ring,
5962 struct sk_buff *skb, u32 tx_flags,
5963 unsigned int first)
Auke Kok9a799d72007-09-15 14:07:45 -07005964{
Alexander Duycke5a43542009-12-02 16:46:56 +00005965 struct pci_dev *pdev = adapter->pdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005966 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00005967 unsigned int len;
5968 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07005969 unsigned int offset = 0, size, count = 0, i;
5970 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
5971 unsigned int f;
Auke Kok9a799d72007-09-15 14:07:45 -07005972
5973 i = tx_ring->next_to_use;
5974
Yi Zoueacd73f2009-05-13 13:11:06 +00005975 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
5976 /* excluding fcoe_crc_eof for FCoE */
5977 total -= sizeof(struct fcoe_crc_eof);
5978
5979 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07005980 while (len) {
5981 tx_buffer_info = &tx_ring->tx_buffer_info[i];
5982 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
5983
5984 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00005985 tx_buffer_info->mapped_as_page = false;
Nick Nunley1b507732010-04-27 13:10:27 +00005986 tx_buffer_info->dma = dma_map_single(&pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00005987 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00005988 size, DMA_TO_DEVICE);
5989 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00005990 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07005991 tx_buffer_info->time_stamp = jiffies;
5992 tx_buffer_info->next_to_watch = i;
5993
5994 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00005995 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07005996 offset += size;
5997 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00005998
5999 if (len) {
6000 i++;
6001 if (i == tx_ring->count)
6002 i = 0;
6003 }
Auke Kok9a799d72007-09-15 14:07:45 -07006004 }
6005
6006 for (f = 0; f < nr_frags; f++) {
6007 struct skb_frag_struct *frag;
6008
6009 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006010 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006011 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006012
6013 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006014 i++;
6015 if (i == tx_ring->count)
6016 i = 0;
6017
Auke Kok9a799d72007-09-15 14:07:45 -07006018 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6019 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6020
6021 tx_buffer_info->length = size;
Nick Nunley1b507732010-04-27 13:10:27 +00006022 tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006023 frag->page,
6024 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006025 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006026 tx_buffer_info->mapped_as_page = true;
Nick Nunley1b507732010-04-27 13:10:27 +00006027 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006028 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006029 tx_buffer_info->time_stamp = jiffies;
6030 tx_buffer_info->next_to_watch = i;
6031
6032 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006033 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006034 offset += size;
6035 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006036 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006037 if (total == 0)
6038 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006039 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006040
Auke Kok9a799d72007-09-15 14:07:45 -07006041 tx_ring->tx_buffer_info[i].skb = skb;
6042 tx_ring->tx_buffer_info[first].next_to_watch = i;
6043
6044 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006045
6046dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006047 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006048
6049 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6050 tx_buffer_info->dma = 0;
6051 tx_buffer_info->time_stamp = 0;
6052 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006053 if (count)
6054 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006055
6056 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006057 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006058 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006059 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006060 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006061 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6062 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
6063 }
6064
Anton Blancharde44d38e2010-02-03 13:12:51 +00006065 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006066}
6067
6068static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006069 struct ixgbe_ring *tx_ring,
6070 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006071{
6072 union ixgbe_adv_tx_desc *tx_desc = NULL;
6073 struct ixgbe_tx_buffer *tx_buffer_info;
6074 u32 olinfo_status = 0, cmd_type_len = 0;
6075 unsigned int i;
6076 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6077
6078 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6079
6080 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6081
6082 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6083 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6084
6085 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6086 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6087
6088 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006089 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006090
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006091 /* use index 1 context for tso */
6092 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006093 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6094 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006095 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006096
6097 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6098 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006099 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006100
Yi Zoueacd73f2009-05-13 13:11:06 +00006101 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6102 olinfo_status |= IXGBE_ADVTXD_CC;
6103 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6104 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6105 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6106 }
6107
Auke Kok9a799d72007-09-15 14:07:45 -07006108 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6109
6110 i = tx_ring->next_to_use;
6111 while (count--) {
6112 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006113 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006114 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6115 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006116 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006117 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006118 i++;
6119 if (i == tx_ring->count)
6120 i = 0;
6121 }
6122
6123 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6124
6125 /*
6126 * Force memory writes to complete before letting h/w
6127 * know there are new descriptors to fetch. (Only
6128 * applicable for weak-ordered memory model archs,
6129 * such as IA-64).
6130 */
6131 wmb();
6132
6133 tx_ring->next_to_use = i;
6134 writel(i, adapter->hw.hw_addr + tx_ring->tail);
6135}
6136
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006137static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
Joe Perchese8e9f692010-09-07 21:34:53 +00006138 int queue, u32 tx_flags)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006139{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006140 struct ixgbe_atr_input atr_input;
6141 struct tcphdr *th;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006142 struct iphdr *iph = ip_hdr(skb);
6143 struct ethhdr *eth = (struct ethhdr *)skb->data;
6144 u16 vlan_id, src_port, dst_port, flex_bytes;
6145 u32 src_ipv4_addr, dst_ipv4_addr;
6146 u8 l4type = 0;
6147
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006148 /* Right now, we support IPv4 only */
6149 if (skb->protocol != htons(ETH_P_IP))
6150 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006151 /* check if we're UDP or TCP */
6152 if (iph->protocol == IPPROTO_TCP) {
6153 th = tcp_hdr(skb);
6154 src_port = th->source;
6155 dst_port = th->dest;
6156 l4type |= IXGBE_ATR_L4TYPE_TCP;
6157 /* l4type IPv4 type is 0, no need to assign */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006158 } else {
6159 /* Unsupported L4 header, just bail here */
6160 return;
6161 }
6162
6163 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6164
6165 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
Joe Perchese8e9f692010-09-07 21:34:53 +00006166 IXGBE_TX_FLAGS_VLAN_SHIFT;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006167 src_ipv4_addr = iph->saddr;
6168 dst_ipv4_addr = iph->daddr;
6169 flex_bytes = eth->h_proto;
6170
6171 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6172 ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
6173 ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
6174 ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
6175 ixgbe_atr_set_l4type_82599(&atr_input, l4type);
6176 /* src and dst are inverted, think how the receiver sees them */
6177 ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
6178 ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);
6179
6180 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6181 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6182}
6183
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006184static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006185 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006186{
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006187 netif_stop_subqueue(netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006188 /* Herbert's original patch had:
6189 * smp_mb__after_netif_stop_queue();
6190 * but since that doesn't exist yet, just open code it. */
6191 smp_mb();
6192
6193 /* We need to check again in a case another CPU has just
6194 * made room available. */
6195 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6196 return -EBUSY;
6197
6198 /* A reprieve! - use start_queue because it doesn't call schedule */
Jesse Brandeburgaf721662008-09-11 19:54:23 -07006199 netif_start_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00006200 ++tx_ring->restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006201 return 0;
6202}
6203
6204static int ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006205 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006206{
6207 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6208 return 0;
6209 return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
6210}
6211
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006212static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6213{
6214 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006215 int txq = smp_processor_id();
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006216
John Fastabend56075a92010-07-26 20:41:31 +00006217#ifdef IXGBE_FCOE
6218 if ((skb->protocol == htons(ETH_P_FCOE)) ||
6219 (skb->protocol == htons(ETH_P_FIP))) {
6220 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6221 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6222 txq += adapter->ring_feature[RING_F_FCOE].mask;
6223 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006224#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006225 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6226 txq = adapter->fcoe.up;
6227 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006228#endif
John Fastabend56075a92010-07-26 20:41:31 +00006229 }
6230 }
6231#endif
6232
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006233 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6234 while (unlikely(txq >= dev->real_num_tx_queues))
6235 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006236 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006237 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006238
John Fastabend2ea186a2010-02-27 03:28:24 -08006239 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6240 if (skb->priority == TC_PRIO_CONTROL)
6241 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6242 else
6243 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6244 >> 13;
6245 return txq;
6246 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006247
6248 return skb_tx_hash(dev, skb);
6249}
6250
Alexander Duyck84418e32010-08-19 13:40:54 +00006251netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, struct net_device *netdev,
6252 struct ixgbe_adapter *adapter,
6253 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006254{
Eric Dumazet60d51132009-12-08 07:22:03 +00006255 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006256 unsigned int first;
6257 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006258 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006259 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006260 int count = 0;
6261 unsigned int f;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006262
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006263 if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
6264 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006265 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6266 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006267 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006268 }
6269 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6270 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006271 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6272 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006273 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6274 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6275 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006276 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006277
Yi Zou09ad1cc2009-09-03 14:56:10 +00006278#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006279 /* for FCoE with DCB, we force the priority to what
6280 * was specified by the switch */
6281 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6282 (skb->protocol == htons(ETH_P_FCOE) ||
6283 skb->protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006284#ifdef CONFIG_IXGBE_DCB
6285 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6286 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6287 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6288 tx_flags |= ((adapter->fcoe.up << 13)
6289 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6290 }
6291#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006292 /* flag for FCoE offloads */
6293 if (skb->protocol == htons(ETH_P_FCOE))
6294 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006295 }
Robert Loveca77cd52010-03-24 12:45:00 +00006296#endif
6297
Yi Zoueacd73f2009-05-13 13:11:06 +00006298 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006299 if (skb_is_gso(skb) ||
6300 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006301 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6302 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006303 count++;
6304
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006305 count += TXD_USE_COUNT(skb_headlen(skb));
6306 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006307 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6308
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006309 if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006310 adapter->tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006311 return NETDEV_TX_BUSY;
6312 }
Auke Kok9a799d72007-09-15 14:07:45 -07006313
Auke Kok9a799d72007-09-15 14:07:45 -07006314 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006315 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6316#ifdef IXGBE_FCOE
6317 /* setup tx offload for FCoE */
6318 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6319 if (tso < 0) {
6320 dev_kfree_skb_any(skb);
6321 return NETDEV_TX_OK;
6322 }
6323 if (tso)
6324 tx_flags |= IXGBE_TX_FLAGS_FSO;
6325#endif /* IXGBE_FCOE */
6326 } else {
6327 if (skb->protocol == htons(ETH_P_IP))
6328 tx_flags |= IXGBE_TX_FLAGS_IPV4;
6329 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6330 if (tso < 0) {
6331 dev_kfree_skb_any(skb);
6332 return NETDEV_TX_OK;
6333 }
6334
6335 if (tso)
6336 tx_flags |= IXGBE_TX_FLAGS_TSO;
6337 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
6338 (skb->ip_summed == CHECKSUM_PARTIAL))
6339 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006340 }
6341
Yi Zoueacd73f2009-05-13 13:11:06 +00006342 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006343 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006344 /* add the ATR filter if ATR is on */
6345 if (tx_ring->atr_sample_rate) {
6346 ++tx_ring->atr_count;
6347 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
Joe Perchese8e9f692010-09-07 21:34:53 +00006348 test_bit(__IXGBE_FDIR_INIT_DONE,
6349 &tx_ring->reinit_state)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006350 ixgbe_atr(adapter, skb, tx_ring->queue_index,
Joe Perchese8e9f692010-09-07 21:34:53 +00006351 tx_flags);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006352 tx_ring->atr_count = 0;
6353 }
6354 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006355 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6356 txq->tx_bytes += skb->len;
6357 txq->tx_packets++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006358 ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
Joe Perchese8e9f692010-09-07 21:34:53 +00006359 hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006360 ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006361
Alexander Duyck44df32c2009-03-31 21:34:23 +00006362 } else {
6363 dev_kfree_skb_any(skb);
6364 tx_ring->tx_buffer_info[first].time_stamp = 0;
6365 tx_ring->next_to_use = first;
6366 }
Auke Kok9a799d72007-09-15 14:07:45 -07006367
6368 return NETDEV_TX_OK;
6369}
6370
Alexander Duyck84418e32010-08-19 13:40:54 +00006371static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6372{
6373 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6374 struct ixgbe_ring *tx_ring;
6375
6376 tx_ring = adapter->tx_ring[skb->queue_mapping];
6377 return ixgbe_xmit_frame_ring(skb, netdev, adapter, tx_ring);
6378}
6379
Auke Kok9a799d72007-09-15 14:07:45 -07006380/**
Auke Kok9a799d72007-09-15 14:07:45 -07006381 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6382 * @netdev: network interface device structure
6383 * @p: pointer to an address structure
6384 *
6385 * Returns 0 on success, negative on failure
6386 **/
6387static int ixgbe_set_mac(struct net_device *netdev, void *p)
6388{
6389 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006390 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006391 struct sockaddr *addr = p;
6392
6393 if (!is_valid_ether_addr(addr->sa_data))
6394 return -EADDRNOTAVAIL;
6395
6396 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006397 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006398
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006399 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6400 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006401
6402 return 0;
6403}
6404
Ben Hutchings6b73e102009-04-29 08:08:58 +00006405static int
6406ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6407{
6408 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6409 struct ixgbe_hw *hw = &adapter->hw;
6410 u16 value;
6411 int rc;
6412
6413 if (prtad != hw->phy.mdio.prtad)
6414 return -EINVAL;
6415 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6416 if (!rc)
6417 rc = value;
6418 return rc;
6419}
6420
6421static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6422 u16 addr, u16 value)
6423{
6424 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6425 struct ixgbe_hw *hw = &adapter->hw;
6426
6427 if (prtad != hw->phy.mdio.prtad)
6428 return -EINVAL;
6429 return hw->phy.ops.write_reg(hw, addr, devad, value);
6430}
6431
6432static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6433{
6434 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6435
6436 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6437}
6438
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006439/**
6440 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006441 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006442 * @netdev: network interface device structure
6443 *
6444 * Returns non-zero on failure
6445 **/
6446static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6447{
6448 int err = 0;
6449 struct ixgbe_adapter *adapter = netdev_priv(dev);
6450 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6451
6452 if (is_valid_ether_addr(mac->san_addr)) {
6453 rtnl_lock();
6454 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6455 rtnl_unlock();
6456 }
6457 return err;
6458}
6459
6460/**
6461 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006462 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006463 * @netdev: network interface device structure
6464 *
6465 * Returns non-zero on failure
6466 **/
6467static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6468{
6469 int err = 0;
6470 struct ixgbe_adapter *adapter = netdev_priv(dev);
6471 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6472
6473 if (is_valid_ether_addr(mac->san_addr)) {
6474 rtnl_lock();
6475 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6476 rtnl_unlock();
6477 }
6478 return err;
6479}
6480
Auke Kok9a799d72007-09-15 14:07:45 -07006481#ifdef CONFIG_NET_POLL_CONTROLLER
6482/*
6483 * Polling 'interrupt' - used by things like netconsole to send skbs
6484 * without having to re-enable interrupts. It's not called while
6485 * the interrupt routine is executing.
6486 */
6487static void ixgbe_netpoll(struct net_device *netdev)
6488{
6489 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006490 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006491
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006492 /* if interface is down do nothing */
6493 if (test_bit(__IXGBE_DOWN, &adapter->state))
6494 return;
6495
Auke Kok9a799d72007-09-15 14:07:45 -07006496 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006497 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6498 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6499 for (i = 0; i < num_q_vectors; i++) {
6500 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6501 ixgbe_msix_clean_many(0, q_vector);
6502 }
6503 } else {
6504 ixgbe_intr(adapter->pdev->irq, netdev);
6505 }
Auke Kok9a799d72007-09-15 14:07:45 -07006506 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006507}
6508#endif
6509
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006510static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006511 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006512 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006513 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006514 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006515 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006516 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6517 .ndo_validate_addr = eth_validate_addr,
6518 .ndo_set_mac_address = ixgbe_set_mac,
6519 .ndo_change_mtu = ixgbe_change_mtu,
6520 .ndo_tx_timeout = ixgbe_tx_timeout,
6521 .ndo_vlan_rx_register = ixgbe_vlan_rx_register,
6522 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6523 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006524 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006525 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6526 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6527 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6528 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006529#ifdef CONFIG_NET_POLL_CONTROLLER
6530 .ndo_poll_controller = ixgbe_netpoll,
6531#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006532#ifdef IXGBE_FCOE
6533 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6534 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006535 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6536 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006537 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006538#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006539};
6540
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006541static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6542 const struct ixgbe_info *ii)
6543{
6544#ifdef CONFIG_PCI_IOV
6545 struct ixgbe_hw *hw = &adapter->hw;
6546 int err;
6547
6548 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6549 return;
6550
6551 /* The 82599 supports up to 64 VFs per physical function
6552 * but this implementation limits allocation to 63 so that
6553 * basic networking resources are still available to the
6554 * physical function
6555 */
6556 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6557 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6558 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6559 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006560 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006561 goto err_novfs;
6562 }
6563 /* If call to enable VFs succeeded then allocate memory
6564 * for per VF control structures.
6565 */
6566 adapter->vfinfo =
6567 kcalloc(adapter->num_vfs,
6568 sizeof(struct vf_data_storage), GFP_KERNEL);
6569 if (adapter->vfinfo) {
6570 /* Now that we're sure SR-IOV is enabled
6571 * and memory allocated set up the mailbox parameters
6572 */
6573 ixgbe_init_mbx_params_pf(hw);
6574 memcpy(&hw->mbx.ops, ii->mbx_ops,
6575 sizeof(hw->mbx.ops));
6576
6577 /* Disable RSC when in SR-IOV mode */
6578 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6579 IXGBE_FLAG2_RSC_ENABLED);
6580 return;
6581 }
6582
6583 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00006584 e_err(probe, "Unable to allocate memory for VF Data Storage - "
6585 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006586 pci_disable_sriov(adapter->pdev);
6587
6588err_novfs:
6589 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6590 adapter->num_vfs = 0;
6591#endif /* CONFIG_PCI_IOV */
6592}
6593
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006594/**
Auke Kok9a799d72007-09-15 14:07:45 -07006595 * ixgbe_probe - Device Initialization Routine
6596 * @pdev: PCI device information struct
6597 * @ent: entry in ixgbe_pci_tbl
6598 *
6599 * Returns 0 on success, negative on failure
6600 *
6601 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6602 * The OS initialization, configuring of the adapter private structure,
6603 * and a hardware reset occur.
6604 **/
6605static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006606 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006607{
6608 struct net_device *netdev;
6609 struct ixgbe_adapter *adapter = NULL;
6610 struct ixgbe_hw *hw;
6611 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006612 static int cards_found;
6613 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006614 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006615#ifdef IXGBE_FCOE
6616 u16 device_caps;
6617#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006618 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006619
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006620 /* Catch broken hardware that put the wrong VF device ID in
6621 * the PCIe SR-IOV capability.
6622 */
6623 if (pdev->is_virtfn) {
6624 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6625 pci_name(pdev), pdev->vendor, pdev->device);
6626 return -EINVAL;
6627 }
6628
gouji-new9ce77662009-05-06 10:44:45 +00006629 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006630 if (err)
6631 return err;
6632
Nick Nunley1b507732010-04-27 13:10:27 +00006633 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6634 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006635 pci_using_dac = 1;
6636 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006637 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006638 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006639 err = dma_set_coherent_mask(&pdev->dev,
6640 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006641 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006642 dev_err(&pdev->dev,
6643 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006644 goto err_dma;
6645 }
6646 }
6647 pci_using_dac = 0;
6648 }
6649
gouji-new9ce77662009-05-06 10:44:45 +00006650 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006651 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006652 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006653 dev_err(&pdev->dev,
6654 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006655 goto err_pci_reg;
6656 }
6657
Frans Pop19d5afd2009-10-02 10:04:12 -07006658 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006659
Auke Kok9a799d72007-09-15 14:07:45 -07006660 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006661 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006662
John Fastabendc85a2612010-02-25 23:15:21 +00006663 if (ii->mac == ixgbe_mac_82598EB)
6664 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6665 else
6666 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6667
6668 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6669#ifdef IXGBE_FCOE
6670 indices += min_t(unsigned int, num_possible_cpus(),
6671 IXGBE_MAX_FCOE_INDICES);
6672#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006673 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006674 if (!netdev) {
6675 err = -ENOMEM;
6676 goto err_alloc_etherdev;
6677 }
6678
Auke Kok9a799d72007-09-15 14:07:45 -07006679 SET_NETDEV_DEV(netdev, &pdev->dev);
6680
6681 pci_set_drvdata(pdev, netdev);
6682 adapter = netdev_priv(netdev);
6683
6684 adapter->netdev = netdev;
6685 adapter->pdev = pdev;
6686 hw = &adapter->hw;
6687 hw->back = adapter;
6688 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6689
Jeff Kirsher05857982008-09-11 19:57:00 -07006690 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006691 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006692 if (!hw->hw_addr) {
6693 err = -EIO;
6694 goto err_ioremap;
6695 }
6696
6697 for (i = 1; i <= 5; i++) {
6698 if (pci_resource_len(pdev, i) == 0)
6699 continue;
6700 }
6701
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006702 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006703 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006704 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07006705 strcpy(netdev->name, pci_name(pdev));
6706
Auke Kok9a799d72007-09-15 14:07:45 -07006707 adapter->bd_number = cards_found;
6708
Auke Kok9a799d72007-09-15 14:07:45 -07006709 /* Setup hw api */
6710 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006711 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006712
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006713 /* EEPROM */
6714 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6715 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6716 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6717 if (!(eec & (1 << 8)))
6718 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6719
6720 /* PHY */
6721 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006722 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006723 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6724 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6725 hw->phy.mdio.mmds = 0;
6726 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6727 hw->phy.mdio.dev = netdev;
6728 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6729 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006730
6731 /* set up this timer and work struct before calling get_invariants
6732 * which might start the timer
6733 */
6734 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006735 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006736 adapter->sfp_timer.data = (unsigned long) adapter;
6737
6738 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006739
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006740 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
6741 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
6742
6743 /* a new SFP+ module arrival, called from GPI SDP2 context */
6744 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00006745 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006746
Don Skidmore8ca783a2009-05-26 20:40:47 -07006747 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006748
6749 /* setup the private structure */
6750 err = ixgbe_sw_init(adapter);
6751 if (err)
6752 goto err_sw_init;
6753
Don Skidmoree86bff02010-02-11 04:14:08 +00006754 /* Make it possible the adapter to be woken up via WOL */
6755 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6756 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6757
Don Skidmorebf069c92009-05-07 10:39:54 +00006758 /*
6759 * If there is a fan on this device and it has failed log the
6760 * failure.
6761 */
6762 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6763 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6764 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00006765 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00006766 }
6767
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006768 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006769 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006770 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006771 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006772 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6773 hw->mac.type == ixgbe_mac_82598EB) {
6774 /*
6775 * Start a kernel thread to watch for a module to arrive.
6776 * Only do this for 82598, since 82599 will generate
6777 * interrupts on module arrival.
6778 */
6779 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6780 mod_timer(&adapter->sfp_timer,
6781 round_jiffies(jiffies + (2 * HZ)));
6782 err = 0;
6783 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006784 e_dev_err("failed to initialize because an unsupported SFP+ "
6785 "module type was detected.\n");
6786 e_dev_err("Reload the driver after installing a supported "
6787 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006788 goto err_sw_init;
6789 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006790 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006791 goto err_sw_init;
6792 }
6793
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006794 ixgbe_probe_vf(adapter, ii);
6795
Emil Tantilov396e7992010-07-01 20:05:12 +00006796 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00006797 NETIF_F_IP_CSUM |
6798 NETIF_F_HW_VLAN_TX |
6799 NETIF_F_HW_VLAN_RX |
6800 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07006801
Jesse Brandeburge9990a92008-08-26 04:27:24 -07006802 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006803 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07006804 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08006805 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006806
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006807 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6808 netdev->features |= NETIF_F_SCTP_CSUM;
6809
Jeff Kirsherad31c402008-06-05 04:05:30 -07006810 netdev->vlan_features |= NETIF_F_TSO;
6811 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07006812 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00006813 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006814 netdev->vlan_features |= NETIF_F_SG;
6815
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006816 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6817 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
6818 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006819 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6820 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
6821
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08006822#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08006823 netdev->dcbnl_ops = &dcbnl_ops;
6824#endif
6825
Yi Zoueacd73f2009-05-13 13:11:06 +00006826#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00006827 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00006828 if (hw->mac.ops.get_device_caps) {
6829 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00006830 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
6831 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00006832 }
6833 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00006834 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6835 netdev->vlan_features |= NETIF_F_FCOE_CRC;
6836 netdev->vlan_features |= NETIF_F_FSO;
6837 netdev->vlan_features |= NETIF_F_FCOE_MTU;
6838 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006839#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07006840 if (pci_using_dac)
6841 netdev->features |= NETIF_F_HIGHDMA;
6842
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00006843 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00006844 netdev->features |= NETIF_F_LRO;
6845
Auke Kok9a799d72007-09-15 14:07:45 -07006846 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006847 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006848 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006849 err = -EIO;
6850 goto err_eeprom;
6851 }
6852
6853 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
6854 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
6855
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006856 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006857 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006858 err = -EIO;
6859 goto err_eeprom;
6860 }
6861
Peter Waskiewicz61fac742010-04-27 00:38:15 +00006862 /* power down the optics */
6863 if (hw->phy.multispeed_fiber)
6864 hw->mac.ops.disable_tx_laser(hw);
6865
Auke Kok9a799d72007-09-15 14:07:45 -07006866 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006867 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07006868 adapter->watchdog_timer.data = (unsigned long)adapter;
6869
6870 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006871 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006872
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006873 err = ixgbe_init_interrupt_scheme(adapter);
6874 if (err)
6875 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07006876
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006877 switch (pdev->device) {
6878 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00006879 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00006880 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006881 break;
6882 default:
6883 adapter->wol = 0;
6884 break;
6885 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006886 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
6887
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006888 /* pick up the PCI bus settings for reporting later */
6889 hw->mac.ops.get_bus_info(hw);
6890
Auke Kok9a799d72007-09-15 14:07:45 -07006891 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00006892 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00006893 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
6894 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
6895 "Unknown"),
6896 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
6897 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
6898 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
6899 "Unknown"),
6900 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006901 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006902 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Emil Tantilov849c4542010-06-03 16:53:41 +00006903 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
6904 "PBA No: %06x-%03x\n",
6905 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
6906 (part_num >> 8), (part_num & 0xff));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006907 else
Emil Tantilov849c4542010-06-03 16:53:41 +00006908 e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
6909 hw->mac.type, hw->phy.type,
6910 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07006911
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006912 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006913 e_dev_warn("PCI-Express bandwidth available for this card is "
6914 "not sufficient for optimal performance.\n");
6915 e_dev_warn("For optimal performance a x8 PCI-Express slot "
6916 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08006917 }
6918
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08006919 /* save off EEPROM version number */
6920 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
6921
Auke Kok9a799d72007-09-15 14:07:45 -07006922 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006923 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006924
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006925 if (err == IXGBE_ERR_EEPROM_VERSION) {
6926 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00006927 e_dev_warn("This device is a pre-production adapter/LOM. "
6928 "Please be aware there may be issues associated "
6929 "with your hardware. If you are experiencing "
6930 "problems please contact your Intel or hardware "
6931 "representative who provided you with this "
6932 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00006933 }
Auke Kok9a799d72007-09-15 14:07:45 -07006934 strcpy(netdev->name, "eth%d");
6935 err = register_netdev(netdev);
6936 if (err)
6937 goto err_register;
6938
Jesse Brandeburg54386462009-04-17 20:44:27 +00006939 /* carrier off reporting is important to ethtool even BEFORE open */
6940 netif_carrier_off(netdev);
6941
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006942 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
6943 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
6944 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
6945
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006946 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00006947 INIT_WORK(&adapter->check_overtemp_task,
6948 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04006949#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03006950 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08006951 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08006952 ixgbe_setup_dca(adapter);
6953 }
6954#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006955 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006956 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006957 for (i = 0; i < adapter->num_vfs; i++)
6958 ixgbe_vf_configuration(pdev, (i | 0x10000000));
6959 }
6960
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006961 /* add san mac addr to netdev */
6962 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006963
Emil Tantilov849c4542010-06-03 16:53:41 +00006964 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006965 cards_found++;
6966 return 0;
6967
6968err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08006969 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00006970 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006971err_sw_init:
6972err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006973 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6974 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08006975 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6976 del_timer_sync(&adapter->sfp_timer);
6977 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006978 cancel_work_sync(&adapter->multispeed_fiber_task);
6979 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006980 iounmap(hw->hw_addr);
6981err_ioremap:
6982 free_netdev(netdev);
6983err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00006984 pci_release_selected_regions(pdev,
6985 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07006986err_pci_reg:
6987err_dma:
6988 pci_disable_device(pdev);
6989 return err;
6990}
6991
6992/**
6993 * ixgbe_remove - Device Removal Routine
6994 * @pdev: PCI device information struct
6995 *
6996 * ixgbe_remove is called by the PCI subsystem to alert the driver
6997 * that it should release a PCI device. The could be caused by a
6998 * Hot-Plug event, or because the driver is going to be removed from
6999 * memory.
7000 **/
7001static void __devexit ixgbe_remove(struct pci_dev *pdev)
7002{
7003 struct net_device *netdev = pci_get_drvdata(pdev);
7004 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7005
7006 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007007 /* clear the module not found bit to make sure the worker won't
7008 * reschedule
7009 */
7010 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007011 del_timer_sync(&adapter->watchdog_timer);
7012
Donald Skidmorec4900be2008-11-20 21:11:42 -08007013 del_timer_sync(&adapter->sfp_timer);
7014 cancel_work_sync(&adapter->watchdog_task);
7015 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007016 cancel_work_sync(&adapter->multispeed_fiber_task);
7017 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007018 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7019 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7020 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007021 flush_scheduled_work();
7022
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007023#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007024 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7025 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7026 dca_remove_requester(&pdev->dev);
7027 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7028 }
7029
7030#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007031#ifdef IXGBE_FCOE
7032 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7033 ixgbe_cleanup_fcoe(adapter);
7034
7035#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007036
7037 /* remove the added san mac */
7038 ixgbe_del_sanmac_netdev(netdev);
7039
Donald Skidmorec4900be2008-11-20 21:11:42 -08007040 if (netdev->reg_state == NETREG_REGISTERED)
7041 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007042
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007043 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7044 ixgbe_disable_sriov(adapter);
7045
Alexander Duyck7a921c92009-05-06 10:43:28 +00007046 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007047
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007048 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007049
7050 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007051 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007052 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007053
Emil Tantilov849c4542010-06-03 16:53:41 +00007054 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007055
Auke Kok9a799d72007-09-15 14:07:45 -07007056 free_netdev(netdev);
7057
Frans Pop19d5afd2009-10-02 10:04:12 -07007058 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007059
Auke Kok9a799d72007-09-15 14:07:45 -07007060 pci_disable_device(pdev);
7061}
7062
7063/**
7064 * ixgbe_io_error_detected - called when PCI error is detected
7065 * @pdev: Pointer to PCI device
7066 * @state: The current pci connection state
7067 *
7068 * This function is called after a PCI bus error affecting
7069 * this device has been detected.
7070 */
7071static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007072 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007073{
7074 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007075 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007076
7077 netif_device_detach(netdev);
7078
Breno Leitao3044b8d2009-05-06 10:44:26 +00007079 if (state == pci_channel_io_perm_failure)
7080 return PCI_ERS_RESULT_DISCONNECT;
7081
Auke Kok9a799d72007-09-15 14:07:45 -07007082 if (netif_running(netdev))
7083 ixgbe_down(adapter);
7084 pci_disable_device(pdev);
7085
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007086 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007087 return PCI_ERS_RESULT_NEED_RESET;
7088}
7089
7090/**
7091 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7092 * @pdev: Pointer to PCI device
7093 *
7094 * Restart the card from scratch, as if from a cold-boot.
7095 */
7096static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7097{
7098 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007099 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007100 pci_ers_result_t result;
7101 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007102
gouji-new9ce77662009-05-06 10:44:45 +00007103 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007104 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007105 result = PCI_ERS_RESULT_DISCONNECT;
7106 } else {
7107 pci_set_master(pdev);
7108 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007109 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007110
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007111 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007112
7113 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007114 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007115 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007116 }
Auke Kok9a799d72007-09-15 14:07:45 -07007117
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007118 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7119 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007120 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7121 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007122 /* non-fatal, continue */
7123 }
Auke Kok9a799d72007-09-15 14:07:45 -07007124
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007125 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007126}
7127
7128/**
7129 * ixgbe_io_resume - called when traffic can start flowing again.
7130 * @pdev: Pointer to PCI device
7131 *
7132 * This callback is called when the error recovery driver tells us that
7133 * its OK to resume normal operation.
7134 */
7135static void ixgbe_io_resume(struct pci_dev *pdev)
7136{
7137 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007138 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007139
7140 if (netif_running(netdev)) {
7141 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007142 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007143 return;
7144 }
7145 }
7146
7147 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007148}
7149
7150static struct pci_error_handlers ixgbe_err_handler = {
7151 .error_detected = ixgbe_io_error_detected,
7152 .slot_reset = ixgbe_io_slot_reset,
7153 .resume = ixgbe_io_resume,
7154};
7155
7156static struct pci_driver ixgbe_driver = {
7157 .name = ixgbe_driver_name,
7158 .id_table = ixgbe_pci_tbl,
7159 .probe = ixgbe_probe,
7160 .remove = __devexit_p(ixgbe_remove),
7161#ifdef CONFIG_PM
7162 .suspend = ixgbe_suspend,
7163 .resume = ixgbe_resume,
7164#endif
7165 .shutdown = ixgbe_shutdown,
7166 .err_handler = &ixgbe_err_handler
7167};
7168
7169/**
7170 * ixgbe_init_module - Driver Registration Routine
7171 *
7172 * ixgbe_init_module is the first routine called when the driver is
7173 * loaded. All it does is register with the PCI subsystem.
7174 **/
7175static int __init ixgbe_init_module(void)
7176{
7177 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007178 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007179 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007180
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007181#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007182 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007183#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007184
Auke Kok9a799d72007-09-15 14:07:45 -07007185 ret = pci_register_driver(&ixgbe_driver);
7186 return ret;
7187}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007188
Auke Kok9a799d72007-09-15 14:07:45 -07007189module_init(ixgbe_init_module);
7190
7191/**
7192 * ixgbe_exit_module - Driver Exit Cleanup Routine
7193 *
7194 * ixgbe_exit_module is called just before the driver is removed
7195 * from memory.
7196 **/
7197static void __exit ixgbe_exit_module(void)
7198{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007199#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007200 dca_unregister_notify(&dca_notifier);
7201#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007202 pci_unregister_driver(&ixgbe_driver);
7203}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007204
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007205#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007206static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007207 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007208{
7209 int ret_val;
7210
7211 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007212 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007213
7214 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7215}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007216
Alexander Duyckb4533682009-03-31 21:32:42 +00007217#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007218
Alexander Duyckb4533682009-03-31 21:32:42 +00007219/**
Emil Tantilov849c4542010-06-03 16:53:41 +00007220 * ixgbe_get_hw_dev return device
Alexander Duyckb4533682009-03-31 21:32:42 +00007221 * used by hardware layer to print debugging information
7222 **/
Emil Tantilov849c4542010-06-03 16:53:41 +00007223struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
Alexander Duyckb4533682009-03-31 21:32:42 +00007224{
7225 struct ixgbe_adapter *adapter = hw->back;
Emil Tantilov849c4542010-06-03 16:53:41 +00007226 return adapter->netdev;
Alexander Duyckb4533682009-03-31 21:32:42 +00007227}
7228
Auke Kok9a799d72007-09-15 14:07:45 -07007229module_exit(ixgbe_exit_module);
7230
7231/* ixgbe_main.c */