Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 1 | |
| 2 | #include <drm/drmP.h> |
| 3 | #include <drm/drm_dp_mst_helper.h> |
| 4 | #include <drm/drm_fb_helper.h> |
| 5 | |
| 6 | #include "radeon.h" |
| 7 | #include "atom.h" |
| 8 | #include "ni_reg.h" |
| 9 | |
| 10 | static struct radeon_encoder *radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector); |
| 11 | |
| 12 | static int radeon_atom_set_enc_offset(int id) |
| 13 | { |
| 14 | static const int offsets[] = { EVERGREEN_CRTC0_REGISTER_OFFSET, |
| 15 | EVERGREEN_CRTC1_REGISTER_OFFSET, |
| 16 | EVERGREEN_CRTC2_REGISTER_OFFSET, |
| 17 | EVERGREEN_CRTC3_REGISTER_OFFSET, |
| 18 | EVERGREEN_CRTC4_REGISTER_OFFSET, |
| 19 | EVERGREEN_CRTC5_REGISTER_OFFSET, |
| 20 | 0x13830 - 0x7030 }; |
| 21 | |
| 22 | return offsets[id]; |
| 23 | } |
| 24 | |
| 25 | static int radeon_dp_mst_set_be_cntl(struct radeon_encoder *primary, |
| 26 | struct radeon_encoder_mst *mst_enc, |
| 27 | enum radeon_hpd_id hpd, bool enable) |
| 28 | { |
| 29 | struct drm_device *dev = primary->base.dev; |
| 30 | struct radeon_device *rdev = dev->dev_private; |
| 31 | uint32_t reg; |
| 32 | int retries = 0; |
| 33 | uint32_t temp; |
| 34 | |
| 35 | reg = RREG32(NI_DIG_BE_CNTL + primary->offset); |
| 36 | |
| 37 | /* set MST mode */ |
| 38 | reg &= ~NI_DIG_FE_DIG_MODE(7); |
| 39 | reg |= NI_DIG_FE_DIG_MODE(NI_DIG_MODE_DP_MST); |
| 40 | |
| 41 | if (enable) |
| 42 | reg |= NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe); |
| 43 | else |
| 44 | reg &= ~NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe); |
| 45 | |
| 46 | reg |= NI_DIG_HPD_SELECT(hpd); |
| 47 | DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DIG_BE_CNTL + primary->offset, reg); |
| 48 | WREG32(NI_DIG_BE_CNTL + primary->offset, reg); |
| 49 | |
| 50 | if (enable) { |
| 51 | uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe); |
| 52 | |
| 53 | do { |
| 54 | temp = RREG32(NI_DIG_FE_CNTL + offset); |
| 55 | } while ((temp & NI_DIG_SYMCLK_FE_ON) && retries++ < 10000); |
| 56 | if (retries == 10000) |
| 57 | DRM_ERROR("timed out waiting for FE %d %d\n", primary->offset, mst_enc->fe); |
| 58 | } |
| 59 | return 0; |
| 60 | } |
| 61 | |
| 62 | static int radeon_dp_mst_set_stream_attrib(struct radeon_encoder *primary, |
| 63 | int stream_number, |
| 64 | int fe, |
| 65 | int slots) |
| 66 | { |
| 67 | struct drm_device *dev = primary->base.dev; |
| 68 | struct radeon_device *rdev = dev->dev_private; |
| 69 | u32 temp, val; |
| 70 | int retries = 0; |
| 71 | int satreg, satidx; |
| 72 | |
| 73 | satreg = stream_number >> 1; |
| 74 | satidx = stream_number & 1; |
| 75 | |
| 76 | temp = RREG32(NI_DP_MSE_SAT0 + satreg + primary->offset); |
| 77 | |
| 78 | val = NI_DP_MSE_SAT_SLOT_COUNT0(slots) | NI_DP_MSE_SAT_SRC0(fe); |
| 79 | |
| 80 | val <<= (16 * satidx); |
| 81 | |
| 82 | temp &= ~(0xffff << (16 * satidx)); |
| 83 | |
| 84 | temp |= val; |
| 85 | |
| 86 | DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DP_MSE_SAT0 + satreg + primary->offset, temp); |
| 87 | WREG32(NI_DP_MSE_SAT0 + satreg + primary->offset, temp); |
| 88 | |
| 89 | WREG32(NI_DP_MSE_SAT_UPDATE + primary->offset, 1); |
| 90 | |
| 91 | do { |
| 92 | temp = RREG32(NI_DP_MSE_SAT_UPDATE + primary->offset); |
| 93 | } while ((temp & 0x1) && retries++ < 10000); |
| 94 | |
| 95 | if (retries == 10000) |
| 96 | DRM_ERROR("timed out waitin for SAT update %d\n", primary->offset); |
| 97 | |
| 98 | /* MTP 16 ? */ |
| 99 | return 0; |
| 100 | } |
| 101 | |
| 102 | static int radeon_dp_mst_update_stream_attribs(struct radeon_connector *mst_conn, |
| 103 | struct radeon_encoder *primary) |
| 104 | { |
| 105 | struct drm_device *dev = mst_conn->base.dev; |
| 106 | struct stream_attribs new_attribs[6]; |
| 107 | int i; |
| 108 | int idx = 0; |
| 109 | struct radeon_connector *radeon_connector; |
| 110 | struct drm_connector *connector; |
| 111 | |
| 112 | memset(new_attribs, 0, sizeof(new_attribs)); |
| 113 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 114 | struct radeon_encoder *subenc; |
| 115 | struct radeon_encoder_mst *mst_enc; |
| 116 | |
| 117 | radeon_connector = to_radeon_connector(connector); |
| 118 | if (!radeon_connector->is_mst_connector) |
| 119 | continue; |
| 120 | |
| 121 | if (radeon_connector->mst_port != mst_conn) |
| 122 | continue; |
| 123 | |
| 124 | subenc = radeon_connector->mst_encoder; |
| 125 | mst_enc = subenc->enc_priv; |
| 126 | |
| 127 | if (!mst_enc->enc_active) |
| 128 | continue; |
| 129 | |
| 130 | new_attribs[idx].fe = mst_enc->fe; |
| 131 | new_attribs[idx].slots = drm_dp_mst_get_vcpi_slots(&mst_conn->mst_mgr, mst_enc->port); |
| 132 | idx++; |
| 133 | } |
| 134 | |
| 135 | for (i = 0; i < idx; i++) { |
| 136 | if (new_attribs[i].fe != mst_conn->cur_stream_attribs[i].fe || |
| 137 | new_attribs[i].slots != mst_conn->cur_stream_attribs[i].slots) { |
| 138 | radeon_dp_mst_set_stream_attrib(primary, i, new_attribs[i].fe, new_attribs[i].slots); |
| 139 | mst_conn->cur_stream_attribs[i].fe = new_attribs[i].fe; |
| 140 | mst_conn->cur_stream_attribs[i].slots = new_attribs[i].slots; |
| 141 | } |
| 142 | } |
| 143 | |
| 144 | for (i = idx; i < mst_conn->enabled_attribs; i++) { |
| 145 | radeon_dp_mst_set_stream_attrib(primary, i, 0, 0); |
| 146 | mst_conn->cur_stream_attribs[i].fe = 0; |
| 147 | mst_conn->cur_stream_attribs[i].slots = 0; |
| 148 | } |
| 149 | mst_conn->enabled_attribs = idx; |
| 150 | return 0; |
| 151 | } |
| 152 | |
| 153 | static int radeon_dp_mst_set_vcp_size(struct radeon_encoder *mst, uint32_t x, uint32_t y) |
| 154 | { |
| 155 | struct drm_device *dev = mst->base.dev; |
| 156 | struct radeon_device *rdev = dev->dev_private; |
| 157 | struct radeon_encoder_mst *mst_enc = mst->enc_priv; |
| 158 | uint32_t val, temp; |
| 159 | uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe); |
| 160 | int retries = 0; |
| 161 | |
| 162 | val = NI_DP_MSE_RATE_X(x) | NI_DP_MSE_RATE_Y(y); |
| 163 | |
| 164 | WREG32(NI_DP_MSE_RATE_CNTL + offset, val); |
| 165 | |
| 166 | do { |
| 167 | temp = RREG32(NI_DP_MSE_RATE_UPDATE + offset); |
| 168 | } while ((temp & 0x1) && (retries++ < 10000)); |
| 169 | |
| 170 | if (retries >= 10000) |
| 171 | DRM_ERROR("timed out wait for rate cntl %d\n", mst_enc->fe); |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | static int radeon_dp_mst_get_ddc_modes(struct drm_connector *connector) |
| 176 | { |
| 177 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 178 | struct radeon_connector *master = radeon_connector->mst_port; |
| 179 | struct edid *edid; |
| 180 | int ret = 0; |
| 181 | |
| 182 | edid = drm_dp_mst_get_edid(connector, &master->mst_mgr, radeon_connector->port); |
| 183 | radeon_connector->edid = edid; |
| 184 | DRM_DEBUG_KMS("edid retrieved %p\n", edid); |
| 185 | if (radeon_connector->edid) { |
| 186 | drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid); |
| 187 | ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid); |
| 188 | drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid); |
| 189 | return ret; |
| 190 | } |
| 191 | drm_mode_connector_update_edid_property(&radeon_connector->base, NULL); |
| 192 | |
| 193 | return ret; |
| 194 | } |
| 195 | |
| 196 | static int radeon_dp_mst_get_modes(struct drm_connector *connector) |
| 197 | { |
| 198 | return radeon_dp_mst_get_ddc_modes(connector); |
| 199 | } |
| 200 | |
| 201 | static enum drm_mode_status |
| 202 | radeon_dp_mst_mode_valid(struct drm_connector *connector, |
| 203 | struct drm_display_mode *mode) |
| 204 | { |
| 205 | /* TODO - validate mode against available PBN for link */ |
| 206 | if (mode->clock < 10000) |
| 207 | return MODE_CLOCK_LOW; |
| 208 | |
| 209 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 210 | return MODE_H_ILLEGAL; |
| 211 | |
| 212 | return MODE_OK; |
| 213 | } |
| 214 | |
| 215 | struct drm_encoder *radeon_mst_best_encoder(struct drm_connector *connector) |
| 216 | { |
| 217 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 218 | |
| 219 | return &radeon_connector->mst_encoder->base; |
| 220 | } |
| 221 | |
| 222 | static const struct drm_connector_helper_funcs radeon_dp_mst_connector_helper_funcs = { |
| 223 | .get_modes = radeon_dp_mst_get_modes, |
| 224 | .mode_valid = radeon_dp_mst_mode_valid, |
| 225 | .best_encoder = radeon_mst_best_encoder, |
| 226 | }; |
| 227 | |
| 228 | static enum drm_connector_status |
| 229 | radeon_dp_mst_detect(struct drm_connector *connector, bool force) |
| 230 | { |
| 231 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 232 | struct radeon_connector *master = radeon_connector->mst_port; |
| 233 | |
| 234 | return drm_dp_mst_detect_port(connector, &master->mst_mgr, radeon_connector->port); |
| 235 | } |
| 236 | |
| 237 | static void |
| 238 | radeon_dp_mst_connector_destroy(struct drm_connector *connector) |
| 239 | { |
| 240 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 241 | struct radeon_encoder *radeon_encoder = radeon_connector->mst_encoder; |
| 242 | |
| 243 | drm_encoder_cleanup(&radeon_encoder->base); |
| 244 | kfree(radeon_encoder); |
| 245 | drm_connector_cleanup(connector); |
| 246 | kfree(radeon_connector); |
| 247 | } |
| 248 | |
Maarten Lankhorst | 9a69a9a | 2015-07-21 11:34:55 +0200 | [diff] [blame] | 249 | static int radeon_connector_dpms(struct drm_connector *connector, int mode) |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 250 | { |
| 251 | DRM_DEBUG_KMS("\n"); |
Maarten Lankhorst | 9a69a9a | 2015-07-21 11:34:55 +0200 | [diff] [blame] | 252 | return 0; |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 253 | } |
| 254 | |
| 255 | static const struct drm_connector_funcs radeon_dp_mst_connector_funcs = { |
| 256 | .dpms = radeon_connector_dpms, |
| 257 | .detect = radeon_dp_mst_detect, |
| 258 | .fill_modes = drm_helper_probe_single_connector_modes, |
| 259 | .destroy = radeon_dp_mst_connector_destroy, |
| 260 | }; |
| 261 | |
| 262 | static struct drm_connector *radeon_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, |
| 263 | struct drm_dp_mst_port *port, |
| 264 | const char *pathprop) |
| 265 | { |
| 266 | struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); |
| 267 | struct drm_device *dev = master->base.dev; |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 268 | struct radeon_connector *radeon_connector; |
| 269 | struct drm_connector *connector; |
| 270 | |
| 271 | radeon_connector = kzalloc(sizeof(*radeon_connector), GFP_KERNEL); |
| 272 | if (!radeon_connector) |
| 273 | return NULL; |
| 274 | |
| 275 | radeon_connector->is_mst_connector = true; |
| 276 | connector = &radeon_connector->base; |
| 277 | radeon_connector->port = port; |
| 278 | radeon_connector->mst_port = master; |
| 279 | DRM_DEBUG_KMS("\n"); |
| 280 | |
| 281 | drm_connector_init(dev, connector, &radeon_dp_mst_connector_funcs, DRM_MODE_CONNECTOR_DisplayPort); |
| 282 | drm_connector_helper_add(connector, &radeon_dp_mst_connector_helper_funcs); |
| 283 | radeon_connector->mst_encoder = radeon_dp_create_fake_mst_encoder(master); |
| 284 | |
| 285 | drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); |
Dave Airlie | bc8c131 | 2015-10-15 09:04:21 +1000 | [diff] [blame] | 286 | drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 287 | drm_mode_connector_set_path_property(connector, pathprop); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 288 | |
Dave Airlie | d9515c5 | 2015-09-16 17:55:23 +1000 | [diff] [blame] | 289 | return connector; |
| 290 | } |
| 291 | |
| 292 | static void radeon_dp_register_mst_connector(struct drm_connector *connector) |
| 293 | { |
| 294 | struct drm_device *dev = connector->dev; |
| 295 | struct radeon_device *rdev = dev->dev_private; |
| 296 | |
Daniel Vetter | 2ee6bcd | 2015-07-09 23:44:32 +0200 | [diff] [blame] | 297 | drm_modeset_lock_all(dev); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 298 | radeon_fb_add_connector(rdev, connector); |
Daniel Vetter | 2ee6bcd | 2015-07-09 23:44:32 +0200 | [diff] [blame] | 299 | drm_modeset_unlock_all(dev); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 300 | |
| 301 | drm_connector_register(connector); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | static void radeon_dp_destroy_mst_connector(struct drm_dp_mst_topology_mgr *mgr, |
| 305 | struct drm_connector *connector) |
| 306 | { |
| 307 | struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); |
| 308 | struct drm_device *dev = master->base.dev; |
| 309 | struct radeon_device *rdev = dev->dev_private; |
| 310 | |
| 311 | drm_connector_unregister(connector); |
| 312 | /* need to nuke the connector */ |
Daniel Vetter | 2ee6bcd | 2015-07-09 23:44:32 +0200 | [diff] [blame] | 313 | drm_modeset_lock_all(dev); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 314 | /* dpms off */ |
| 315 | radeon_fb_remove_connector(rdev, connector); |
| 316 | |
| 317 | drm_connector_cleanup(connector); |
Daniel Vetter | 2ee6bcd | 2015-07-09 23:44:32 +0200 | [diff] [blame] | 318 | drm_modeset_unlock_all(dev); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 319 | |
| 320 | kfree(connector); |
| 321 | DRM_DEBUG_KMS("\n"); |
| 322 | } |
| 323 | |
| 324 | static void radeon_dp_mst_hotplug(struct drm_dp_mst_topology_mgr *mgr) |
| 325 | { |
| 326 | struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr); |
| 327 | struct drm_device *dev = master->base.dev; |
| 328 | |
| 329 | drm_kms_helper_hotplug_event(dev); |
| 330 | } |
| 331 | |
| 332 | struct drm_dp_mst_topology_cbs mst_cbs = { |
| 333 | .add_connector = radeon_dp_add_mst_connector, |
Dave Airlie | d9515c5 | 2015-09-16 17:55:23 +1000 | [diff] [blame] | 334 | .register_connector = radeon_dp_register_mst_connector, |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 335 | .destroy_connector = radeon_dp_destroy_mst_connector, |
| 336 | .hotplug = radeon_dp_mst_hotplug, |
| 337 | }; |
| 338 | |
| 339 | struct radeon_connector *radeon_mst_find_connector(struct drm_encoder *encoder) |
| 340 | { |
| 341 | struct drm_device *dev = encoder->dev; |
| 342 | struct drm_connector *connector; |
| 343 | |
| 344 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 345 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 346 | if (!connector->encoder) |
| 347 | continue; |
| 348 | if (!radeon_connector->is_mst_connector) |
| 349 | continue; |
| 350 | |
| 351 | DRM_DEBUG_KMS("checking %p vs %p\n", connector->encoder, encoder); |
| 352 | if (connector->encoder == encoder) |
| 353 | return radeon_connector; |
| 354 | } |
| 355 | return NULL; |
| 356 | } |
| 357 | |
| 358 | void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode) |
| 359 | { |
| 360 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 361 | struct drm_device *dev = crtc->dev; |
| 362 | struct radeon_device *rdev = dev->dev_private; |
| 363 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(radeon_crtc->encoder); |
| 364 | struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv; |
| 365 | struct radeon_connector *radeon_connector = radeon_mst_find_connector(&radeon_encoder->base); |
| 366 | int dp_clock; |
| 367 | struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv; |
| 368 | |
| 369 | if (radeon_connector) { |
| 370 | radeon_connector->pixelclock_for_modeset = mode->clock; |
| 371 | if (radeon_connector->base.display_info.bpc) |
| 372 | radeon_crtc->bpc = radeon_connector->base.display_info.bpc; |
| 373 | else |
| 374 | radeon_crtc->bpc = 8; |
| 375 | } |
| 376 | |
| 377 | DRM_DEBUG_KMS("dp_clock %p %d\n", dig_connector, dig_connector->dp_clock); |
| 378 | dp_clock = dig_connector->dp_clock; |
| 379 | radeon_crtc->ss_enabled = |
| 380 | radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss, |
| 381 | ASIC_INTERNAL_SS_ON_DP, |
| 382 | dp_clock); |
| 383 | } |
| 384 | |
| 385 | static void |
| 386 | radeon_mst_encoder_dpms(struct drm_encoder *encoder, int mode) |
| 387 | { |
| 388 | struct drm_device *dev = encoder->dev; |
| 389 | struct radeon_device *rdev = dev->dev_private; |
| 390 | struct radeon_encoder *radeon_encoder, *primary; |
| 391 | struct radeon_encoder_mst *mst_enc; |
| 392 | struct radeon_encoder_atom_dig *dig_enc; |
| 393 | struct radeon_connector *radeon_connector; |
| 394 | struct drm_crtc *crtc; |
| 395 | struct radeon_crtc *radeon_crtc; |
| 396 | int ret, slots; |
| 397 | |
| 398 | if (!ASIC_IS_DCE5(rdev)) { |
| 399 | DRM_ERROR("got mst dpms on non-DCE5\n"); |
| 400 | return; |
| 401 | } |
| 402 | |
| 403 | radeon_connector = radeon_mst_find_connector(encoder); |
| 404 | if (!radeon_connector) |
| 405 | return; |
| 406 | |
| 407 | radeon_encoder = to_radeon_encoder(encoder); |
| 408 | |
| 409 | mst_enc = radeon_encoder->enc_priv; |
| 410 | |
| 411 | primary = mst_enc->primary; |
| 412 | |
| 413 | dig_enc = primary->enc_priv; |
| 414 | |
| 415 | crtc = encoder->crtc; |
| 416 | DRM_DEBUG_KMS("got connector %d\n", dig_enc->active_mst_links); |
| 417 | |
| 418 | switch (mode) { |
| 419 | case DRM_MODE_DPMS_ON: |
| 420 | dig_enc->active_mst_links++; |
| 421 | |
| 422 | radeon_crtc = to_radeon_crtc(crtc); |
| 423 | |
| 424 | if (dig_enc->active_mst_links == 1) { |
| 425 | mst_enc->fe = dig_enc->dig_encoder; |
| 426 | mst_enc->fe_from_be = true; |
| 427 | atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe); |
| 428 | |
| 429 | atombios_dig_encoder_setup(&primary->base, ATOM_ENCODER_CMD_SETUP, 0); |
| 430 | atombios_dig_transmitter_setup2(&primary->base, ATOM_TRANSMITTER_ACTION_ENABLE, |
| 431 | 0, 0, dig_enc->dig_encoder); |
| 432 | |
| 433 | if (radeon_dp_needs_link_train(mst_enc->connector) || |
| 434 | dig_enc->active_mst_links == 1) { |
| 435 | radeon_dp_link_train(&primary->base, &mst_enc->connector->base); |
| 436 | } |
| 437 | |
| 438 | } else { |
| 439 | mst_enc->fe = radeon_atom_pick_dig_encoder(encoder, radeon_crtc->crtc_id); |
| 440 | if (mst_enc->fe == -1) |
| 441 | DRM_ERROR("failed to get frontend for dig encoder\n"); |
| 442 | mst_enc->fe_from_be = false; |
| 443 | atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe); |
| 444 | } |
| 445 | |
| 446 | DRM_DEBUG_KMS("dig encoder is %d %d %d\n", dig_enc->dig_encoder, |
| 447 | dig_enc->linkb, radeon_crtc->crtc_id); |
| 448 | |
| 449 | ret = drm_dp_mst_allocate_vcpi(&radeon_connector->mst_port->mst_mgr, |
| 450 | radeon_connector->port, |
| 451 | mst_enc->pbn, &slots); |
| 452 | ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr); |
| 453 | |
| 454 | radeon_dp_mst_set_be_cntl(primary, mst_enc, |
| 455 | radeon_connector->mst_port->hpd.hpd, true); |
| 456 | |
| 457 | mst_enc->enc_active = true; |
| 458 | radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary); |
| 459 | radeon_dp_mst_set_vcp_size(radeon_encoder, slots, 0); |
| 460 | |
| 461 | atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0, |
| 462 | mst_enc->fe); |
| 463 | ret = drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr); |
| 464 | |
| 465 | ret = drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr); |
| 466 | |
| 467 | break; |
| 468 | case DRM_MODE_DPMS_STANDBY: |
| 469 | case DRM_MODE_DPMS_SUSPEND: |
| 470 | case DRM_MODE_DPMS_OFF: |
| 471 | DRM_ERROR("DPMS OFF %d\n", dig_enc->active_mst_links); |
| 472 | |
| 473 | if (!mst_enc->enc_active) |
| 474 | return; |
| 475 | |
| 476 | drm_dp_mst_reset_vcpi_slots(&radeon_connector->mst_port->mst_mgr, mst_enc->port); |
| 477 | ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr); |
| 478 | |
| 479 | drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr); |
| 480 | /* and this can also fail */ |
| 481 | drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr); |
| 482 | |
| 483 | drm_dp_mst_deallocate_vcpi(&radeon_connector->mst_port->mst_mgr, mst_enc->port); |
| 484 | |
| 485 | mst_enc->enc_active = false; |
| 486 | radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary); |
| 487 | |
| 488 | radeon_dp_mst_set_be_cntl(primary, mst_enc, |
| 489 | radeon_connector->mst_port->hpd.hpd, false); |
| 490 | atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0, |
| 491 | mst_enc->fe); |
| 492 | |
| 493 | if (!mst_enc->fe_from_be) |
| 494 | radeon_atom_release_dig_encoder(rdev, mst_enc->fe); |
| 495 | |
| 496 | mst_enc->fe_from_be = false; |
| 497 | dig_enc->active_mst_links--; |
| 498 | if (dig_enc->active_mst_links == 0) { |
| 499 | /* drop link */ |
| 500 | } |
| 501 | |
| 502 | break; |
| 503 | } |
| 504 | |
| 505 | } |
| 506 | |
| 507 | static bool radeon_mst_mode_fixup(struct drm_encoder *encoder, |
| 508 | const struct drm_display_mode *mode, |
| 509 | struct drm_display_mode *adjusted_mode) |
| 510 | { |
| 511 | struct radeon_encoder_mst *mst_enc; |
| 512 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 513 | int bpp = 24; |
| 514 | |
| 515 | mst_enc = radeon_encoder->enc_priv; |
| 516 | |
| 517 | mst_enc->pbn = drm_dp_calc_pbn_mode(adjusted_mode->clock, bpp); |
| 518 | |
| 519 | mst_enc->primary->active_device = mst_enc->primary->devices & mst_enc->connector->devices; |
| 520 | DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n", |
| 521 | mst_enc->primary->active_device, mst_enc->primary->devices, |
| 522 | mst_enc->connector->devices, mst_enc->primary->base.encoder_type); |
| 523 | |
| 524 | |
| 525 | drm_mode_set_crtcinfo(adjusted_mode, 0); |
| 526 | { |
| 527 | struct radeon_connector_atom_dig *dig_connector; |
Alex Deucher | 092c96a | 2015-12-17 10:23:34 -0500 | [diff] [blame] | 528 | int ret; |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 529 | |
| 530 | dig_connector = mst_enc->connector->con_priv; |
Alex Deucher | 092c96a | 2015-12-17 10:23:34 -0500 | [diff] [blame] | 531 | ret = radeon_dp_get_dp_link_config(&mst_enc->connector->base, |
| 532 | dig_connector->dpcd, adjusted_mode->clock, |
| 533 | &dig_connector->dp_lane_count, |
| 534 | &dig_connector->dp_clock); |
| 535 | if (ret) { |
| 536 | dig_connector->dp_lane_count = 0; |
| 537 | dig_connector->dp_clock = 0; |
| 538 | } |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 539 | DRM_DEBUG_KMS("dig clock %p %d %d\n", dig_connector, |
| 540 | dig_connector->dp_lane_count, dig_connector->dp_clock); |
| 541 | } |
| 542 | return true; |
| 543 | } |
| 544 | |
| 545 | static void radeon_mst_encoder_prepare(struct drm_encoder *encoder) |
| 546 | { |
| 547 | struct radeon_connector *radeon_connector; |
| 548 | struct radeon_encoder *radeon_encoder, *primary; |
| 549 | struct radeon_encoder_mst *mst_enc; |
| 550 | struct radeon_encoder_atom_dig *dig_enc; |
| 551 | |
| 552 | radeon_connector = radeon_mst_find_connector(encoder); |
| 553 | if (!radeon_connector) { |
| 554 | DRM_DEBUG_KMS("failed to find connector %p\n", encoder); |
| 555 | return; |
| 556 | } |
| 557 | radeon_encoder = to_radeon_encoder(encoder); |
| 558 | |
| 559 | radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); |
| 560 | |
| 561 | mst_enc = radeon_encoder->enc_priv; |
| 562 | |
| 563 | primary = mst_enc->primary; |
| 564 | |
| 565 | dig_enc = primary->enc_priv; |
| 566 | |
| 567 | mst_enc->port = radeon_connector->port; |
| 568 | |
| 569 | if (dig_enc->dig_encoder == -1) { |
| 570 | dig_enc->dig_encoder = radeon_atom_pick_dig_encoder(&primary->base, -1); |
| 571 | primary->offset = radeon_atom_set_enc_offset(dig_enc->dig_encoder); |
| 572 | atombios_set_mst_encoder_crtc_source(encoder, dig_enc->dig_encoder); |
| 573 | |
| 574 | |
| 575 | } |
| 576 | DRM_DEBUG_KMS("%d %d\n", dig_enc->dig_encoder, primary->offset); |
| 577 | } |
| 578 | |
| 579 | static void |
| 580 | radeon_mst_encoder_mode_set(struct drm_encoder *encoder, |
| 581 | struct drm_display_mode *mode, |
| 582 | struct drm_display_mode *adjusted_mode) |
| 583 | { |
| 584 | DRM_DEBUG_KMS("\n"); |
| 585 | } |
| 586 | |
| 587 | static void radeon_mst_encoder_commit(struct drm_encoder *encoder) |
| 588 | { |
| 589 | radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_ON); |
| 590 | DRM_DEBUG_KMS("\n"); |
| 591 | } |
| 592 | |
| 593 | static const struct drm_encoder_helper_funcs radeon_mst_helper_funcs = { |
| 594 | .dpms = radeon_mst_encoder_dpms, |
| 595 | .mode_fixup = radeon_mst_mode_fixup, |
| 596 | .prepare = radeon_mst_encoder_prepare, |
| 597 | .mode_set = radeon_mst_encoder_mode_set, |
| 598 | .commit = radeon_mst_encoder_commit, |
| 599 | }; |
| 600 | |
| 601 | void radeon_dp_mst_encoder_destroy(struct drm_encoder *encoder) |
| 602 | { |
| 603 | drm_encoder_cleanup(encoder); |
| 604 | kfree(encoder); |
| 605 | } |
| 606 | |
| 607 | static const struct drm_encoder_funcs radeon_dp_mst_enc_funcs = { |
| 608 | .destroy = radeon_dp_mst_encoder_destroy, |
| 609 | }; |
| 610 | |
| 611 | static struct radeon_encoder * |
| 612 | radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector) |
| 613 | { |
| 614 | struct drm_device *dev = connector->base.dev; |
| 615 | struct radeon_device *rdev = dev->dev_private; |
| 616 | struct radeon_encoder *radeon_encoder; |
| 617 | struct radeon_encoder_mst *mst_enc; |
| 618 | struct drm_encoder *encoder; |
Jani Nikula | 16bb079 | 2015-04-13 11:21:40 +0300 | [diff] [blame] | 619 | const struct drm_connector_helper_funcs *connector_funcs = connector->base.helper_private; |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 620 | struct drm_encoder *enc_master = connector_funcs->best_encoder(&connector->base); |
| 621 | |
| 622 | DRM_DEBUG_KMS("enc master is %p\n", enc_master); |
| 623 | radeon_encoder = kzalloc(sizeof(*radeon_encoder), GFP_KERNEL); |
| 624 | if (!radeon_encoder) |
| 625 | return NULL; |
| 626 | |
| 627 | radeon_encoder->enc_priv = kzalloc(sizeof(*mst_enc), GFP_KERNEL); |
| 628 | if (!radeon_encoder->enc_priv) { |
| 629 | kfree(radeon_encoder); |
| 630 | return NULL; |
| 631 | } |
| 632 | encoder = &radeon_encoder->base; |
| 633 | switch (rdev->num_crtc) { |
| 634 | case 1: |
| 635 | encoder->possible_crtcs = 0x1; |
| 636 | break; |
| 637 | case 2: |
| 638 | default: |
| 639 | encoder->possible_crtcs = 0x3; |
| 640 | break; |
| 641 | case 4: |
| 642 | encoder->possible_crtcs = 0xf; |
| 643 | break; |
| 644 | case 6: |
| 645 | encoder->possible_crtcs = 0x3f; |
| 646 | break; |
| 647 | } |
| 648 | |
| 649 | drm_encoder_init(dev, &radeon_encoder->base, &radeon_dp_mst_enc_funcs, |
Ville Syrjälä | 13a3d91 | 2015-12-09 16:20:18 +0200 | [diff] [blame] | 650 | DRM_MODE_ENCODER_DPMST, NULL); |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 651 | drm_encoder_helper_add(encoder, &radeon_mst_helper_funcs); |
| 652 | |
| 653 | mst_enc = radeon_encoder->enc_priv; |
| 654 | mst_enc->connector = connector; |
| 655 | mst_enc->primary = to_radeon_encoder(enc_master); |
| 656 | radeon_encoder->is_mst_encoder = true; |
| 657 | return radeon_encoder; |
| 658 | } |
| 659 | |
| 660 | int |
| 661 | radeon_dp_mst_init(struct radeon_connector *radeon_connector) |
| 662 | { |
| 663 | struct drm_device *dev = radeon_connector->base.dev; |
| 664 | |
| 665 | if (!radeon_connector->ddc_bus->has_aux) |
| 666 | return 0; |
| 667 | |
| 668 | radeon_connector->mst_mgr.cbs = &mst_cbs; |
| 669 | return drm_dp_mst_topology_mgr_init(&radeon_connector->mst_mgr, dev->dev, |
| 670 | &radeon_connector->ddc_bus->aux, 16, 6, |
| 671 | radeon_connector->base.base.id); |
| 672 | } |
| 673 | |
| 674 | int |
| 675 | radeon_dp_mst_probe(struct radeon_connector *radeon_connector) |
| 676 | { |
| 677 | struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; |
Dave Airlie | 7f017e5 | 2015-06-18 14:29:18 +1000 | [diff] [blame] | 678 | struct drm_device *dev = radeon_connector->base.dev; |
| 679 | struct radeon_device *rdev = dev->dev_private; |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 680 | int ret; |
| 681 | u8 msg[1]; |
| 682 | |
Dave Airlie | bed447e | 2015-05-13 09:51:01 +1000 | [diff] [blame] | 683 | if (!radeon_mst) |
| 684 | return 0; |
| 685 | |
Dave Airlie | 7f017e5 | 2015-06-18 14:29:18 +1000 | [diff] [blame] | 686 | if (!ASIC_IS_DCE5(rdev)) |
| 687 | return 0; |
| 688 | |
Dave Airlie | 9843ead | 2015-02-24 09:24:04 +1000 | [diff] [blame] | 689 | if (dig_connector->dpcd[DP_DPCD_REV] < 0x12) |
| 690 | return 0; |
| 691 | |
| 692 | ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_MSTM_CAP, msg, |
| 693 | 1); |
| 694 | if (ret) { |
| 695 | if (msg[0] & DP_MST_CAP) { |
| 696 | DRM_DEBUG_KMS("Sink is MST capable\n"); |
| 697 | dig_connector->is_mst = true; |
| 698 | } else { |
| 699 | DRM_DEBUG_KMS("Sink is not MST capable\n"); |
| 700 | dig_connector->is_mst = false; |
| 701 | } |
| 702 | |
| 703 | } |
| 704 | drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr, |
| 705 | dig_connector->is_mst); |
| 706 | return dig_connector->is_mst; |
| 707 | } |
| 708 | |
| 709 | int |
| 710 | radeon_dp_mst_check_status(struct radeon_connector *radeon_connector) |
| 711 | { |
| 712 | struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; |
| 713 | int retry; |
| 714 | |
| 715 | if (dig_connector->is_mst) { |
| 716 | u8 esi[16] = { 0 }; |
| 717 | int dret; |
| 718 | int ret = 0; |
| 719 | bool handled; |
| 720 | |
| 721 | dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, |
| 722 | DP_SINK_COUNT_ESI, esi, 8); |
| 723 | go_again: |
| 724 | if (dret == 8) { |
| 725 | DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]); |
| 726 | ret = drm_dp_mst_hpd_irq(&radeon_connector->mst_mgr, esi, &handled); |
| 727 | |
| 728 | if (handled) { |
| 729 | for (retry = 0; retry < 3; retry++) { |
| 730 | int wret; |
| 731 | wret = drm_dp_dpcd_write(&radeon_connector->ddc_bus->aux, |
| 732 | DP_SINK_COUNT_ESI + 1, &esi[1], 3); |
| 733 | if (wret == 3) |
| 734 | break; |
| 735 | } |
| 736 | |
| 737 | dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, |
| 738 | DP_SINK_COUNT_ESI, esi, 8); |
| 739 | if (dret == 8) { |
| 740 | DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]); |
| 741 | goto go_again; |
| 742 | } |
| 743 | } else |
| 744 | ret = 0; |
| 745 | |
| 746 | return ret; |
| 747 | } else { |
| 748 | DRM_DEBUG_KMS("failed to get ESI - device may have failed %d\n", ret); |
| 749 | dig_connector->is_mst = false; |
| 750 | drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr, |
| 751 | dig_connector->is_mst); |
| 752 | /* send a hotplug event */ |
| 753 | } |
| 754 | } |
| 755 | return -EINVAL; |
| 756 | } |
| 757 | |
| 758 | #if defined(CONFIG_DEBUG_FS) |
| 759 | |
| 760 | static int radeon_debugfs_mst_info(struct seq_file *m, void *data) |
| 761 | { |
| 762 | struct drm_info_node *node = (struct drm_info_node *)m->private; |
| 763 | struct drm_device *dev = node->minor->dev; |
| 764 | struct drm_connector *connector; |
| 765 | struct radeon_connector *radeon_connector; |
| 766 | struct radeon_connector_atom_dig *dig_connector; |
| 767 | int i; |
| 768 | |
| 769 | drm_modeset_lock_all(dev); |
| 770 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 771 | if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) |
| 772 | continue; |
| 773 | |
| 774 | radeon_connector = to_radeon_connector(connector); |
| 775 | dig_connector = radeon_connector->con_priv; |
| 776 | if (radeon_connector->is_mst_connector) |
| 777 | continue; |
| 778 | if (!dig_connector->is_mst) |
| 779 | continue; |
| 780 | drm_dp_mst_dump_topology(m, &radeon_connector->mst_mgr); |
| 781 | |
| 782 | for (i = 0; i < radeon_connector->enabled_attribs; i++) |
| 783 | seq_printf(m, "attrib %d: %d %d\n", i, |
| 784 | radeon_connector->cur_stream_attribs[i].fe, |
| 785 | radeon_connector->cur_stream_attribs[i].slots); |
| 786 | } |
| 787 | drm_modeset_unlock_all(dev); |
| 788 | return 0; |
| 789 | } |
| 790 | |
| 791 | static struct drm_info_list radeon_debugfs_mst_list[] = { |
| 792 | {"radeon_mst_info", &radeon_debugfs_mst_info, 0, NULL}, |
| 793 | }; |
| 794 | #endif |
| 795 | |
| 796 | int radeon_mst_debugfs_init(struct radeon_device *rdev) |
| 797 | { |
| 798 | #if defined(CONFIG_DEBUG_FS) |
| 799 | return radeon_debugfs_add_files(rdev, radeon_debugfs_mst_list, 1); |
| 800 | #endif |
| 801 | return 0; |
| 802 | } |