blob: 9f4398c88c857d24f585decaeb497cab5502eef5 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
57static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
58{
59 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
60
61 return priv_ops->macversion_supported(ah->hw_version.macVersion);
62}
63
Luis R. Rodriguez64773962010-04-15 17:38:17 -040064static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
65 struct ath9k_channel *chan)
66{
67 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
68}
69
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040070static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
71{
72 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
73 return;
74
75 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
76}
77
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040078static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
79{
80 /* You will not have this callback if using the old ANI */
81 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
82 return;
83
84 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
85}
86
Sujithf1dc5602008-10-29 10:16:30 +053087/********************/
88/* Helper Functions */
89/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053092{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070093 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 struct ath_common *common = ath9k_hw_common(ah);
95 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053096
Sujith2660b812009-02-09 13:27:26 +053097 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020098 clockrate = ATH9K_CLOCK_RATE_CCK;
99 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
100 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
101 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
102 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400103 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200104 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
105
106 if (conf_is_ht40(conf))
107 clockrate *= 2;
108
109 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujithcbe61d82009-02-09 13:27:12 +0530112static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530113{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200114 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530115
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200116 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd46382008-11-28 22:18:05 +0530131
Joe Perches226afe62010-12-02 19:12:37 -0800132 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400138EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140u32 ath9k_hw_reverse_bits(u32 val, u32 n)
141{
142 u32 retval;
143 int i;
144
145 for (i = 0, retval = 0; i < n; i++) {
146 retval = (retval << 1) | (val & 1);
147 val >>= 1;
148 }
149 return retval;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530153 u16 flags, u16 *low,
154 u16 *high)
155{
Sujith2660b812009-02-09 13:27:26 +0530156 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530157
158 if (flags & CHANNEL_5GHZ) {
159 *low = pCap->low_5ghz_chan;
160 *high = pCap->high_5ghz_chan;
161 return true;
162 }
163 if ((flags & CHANNEL_2GHZ)) {
164 *low = pCap->low_2ghz_chan;
165 *high = pCap->high_2ghz_chan;
166 return true;
167 }
168 return false;
169}
170
Sujithcbe61d82009-02-09 13:27:12 +0530171u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530173 u32 frameLen, u16 rateix,
174 bool shortPreamble)
175{
176 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530177
178 if (kbps == 0)
179 return 0;
180
Felix Fietkau545750d2009-11-23 22:21:01 +0100181 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100184 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime >>= 1;
186 numBits = frameLen << 3;
187 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
188 break;
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530190 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530191 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
192 numBits = OFDM_PLCP_BITS + (frameLen << 3);
193 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
194 txTime = OFDM_SIFS_TIME_QUARTER
195 + OFDM_PREAMBLE_TIME_QUARTER
196 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530197 } else if (ah->curchan &&
198 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME_HALF +
203 OFDM_PREAMBLE_TIME_HALF
204 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
205 } else {
206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
210 + (numSymbols * OFDM_SYMBOL_TIME);
211 }
212 break;
213 default:
Joe Perches38002762010-12-02 19:12:36 -0800214 ath_err(ath9k_hw_common(ah),
215 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530216 txTime = 0;
217 break;
218 }
219
220 return txTime;
221}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400222EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530223
Sujithcbe61d82009-02-09 13:27:12 +0530224void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530225 struct ath9k_channel *chan,
226 struct chan_centers *centers)
227{
228 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530229
230 if (!IS_CHAN_HT40(chan)) {
231 centers->ctl_center = centers->ext_center =
232 centers->synth_center = chan->channel;
233 return;
234 }
235
236 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
237 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
238 centers->synth_center =
239 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
240 extoff = 1;
241 } else {
242 centers->synth_center =
243 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
244 extoff = -1;
245 }
246
247 centers->ctl_center =
248 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530250 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700251 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530252}
253
254/******************/
255/* Chip Revisions */
256/******************/
257
Sujithcbe61d82009-02-09 13:27:12 +0530258static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530259{
260 u32 val;
261
262 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263
264 if (val == 0xFF) {
265 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion =
267 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530269 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530270 } else {
271 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530272 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530273
Sujithd535a422009-02-09 13:27:06 +0530274 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530275
Sujithd535a422009-02-09 13:27:06 +0530276 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530277 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530278 }
279}
280
Sujithf1dc5602008-10-29 10:16:30 +0530281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Sujithfeed0292009-01-29 11:37:35 +0530287 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
Sujith7d0d0df2010-04-16 11:53:57 +0530290 ENABLE_REGWRITE_BUFFER(ah);
291
Sujithf1dc5602008-10-29 10:16:30 +0530292 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
299 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
300 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301
302 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujith7d0d0df2010-04-16 11:53:57 +0530303
304 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530305}
306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530308static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530309{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700310 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530312 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800313 static const u32 patternData[4] = {
314 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
315 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400316 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530317
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400318 if (!AR_SREV_9300_20_OR_LATER(ah)) {
319 loop_max = 2;
320 regAddr[1] = AR_PHY_BASE + (8 << 2);
321 } else
322 loop_max = 1;
323
324 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530325 u32 addr = regAddr[i];
326 u32 wrData, rdData;
327
328 regHold[i] = REG_READ(ah, addr);
329 for (j = 0; j < 0x100; j++) {
330 wrData = (j << 16) | j;
331 REG_WRITE(ah, addr, wrData);
332 rdData = REG_READ(ah, addr);
333 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800334 ath_err(common,
335 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
336 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530337 return false;
338 }
339 }
340 for (j = 0; j < 4; j++) {
341 wrData = patternData[j];
342 REG_WRITE(ah, addr, wrData);
343 rdData = REG_READ(ah, addr);
344 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800345 ath_err(common,
346 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
347 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530348 return false;
349 }
350 }
351 REG_WRITE(ah, regAddr[i], regHold[i]);
352 }
353 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530354
Sujithf1dc5602008-10-29 10:16:30 +0530355 return true;
356}
357
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700358static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700359{
360 int i;
361
Sujith2660b812009-02-09 13:27:26 +0530362 ah->config.dma_beacon_response_time = 2;
363 ah->config.sw_beacon_response_time = 10;
364 ah->config.additional_swba_backoff = 0;
365 ah->config.ack_6mb = 0x0;
366 ah->config.cwm_ignore_extcca = 0;
367 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530368 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530369 ah->config.pcie_waen = 0;
370 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400371 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700372
373 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530374 ah->config.spurchans[i][0] = AR_NO_SPUR;
375 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700376 }
377
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500378 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
379 ah->config.ht_enable = 1;
380 else
381 ah->config.ht_enable = 0;
382
Sujith0ce024c2009-12-14 14:57:00 +0530383 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400384 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400385
386 /*
387 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
388 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
389 * This means we use it for all AR5416 devices, and the few
390 * minor PCI AR9280 devices out there.
391 *
392 * Serialization is required because these devices do not handle
393 * well the case of two concurrent reads/writes due to the latency
394 * involved. During one read/write another read/write can be issued
395 * on another CPU while the previous read/write may still be working
396 * on our hardware, if we hit this case the hardware poops in a loop.
397 * We prevent this by serializing reads and writes.
398 *
399 * This issue is not present on PCI-Express devices or pre-AR5416
400 * devices (legacy, 802.11abg).
401 */
402 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700403 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404}
405
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700406static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700408 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
409
410 regulatory->country_code = CTRY_DEFAULT;
411 regulatory->power_limit = MAX_RATE_POWER;
412 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith2660b812009-02-09 13:27:26 +0530417 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200418 ah->sta_id1_defaults =
419 AR_STA_ID1_CRPT_MIC_ENABLE |
420 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->beacon_interval = 100;
422 ah->enable_32kHz_clock = DONT_USE_32KHZ;
423 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530424 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200425 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426}
427
Sujithcbe61d82009-02-09 13:27:12 +0530428static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700430 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530431 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530433 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800434 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435
Sujithf1dc5602008-10-29 10:16:30 +0530436 sum = 0;
437 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400438 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530439 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700440 common->macaddr[2 * i] = eeval >> 8;
441 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 }
Sujithd8baa932009-03-30 15:28:25 +0530443 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530444 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 return 0;
447}
448
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700449static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450{
451 int ecode;
452
Sujith527d4852010-03-17 14:25:16 +0530453 if (!AR_SREV_9271(ah)) {
454 if (!ath9k_hw_chip_test(ah))
455 return -ENODEV;
456 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400458 if (!AR_SREV_9300_20_OR_LATER(ah)) {
459 ecode = ar9002_hw_rf_claim(ah);
460 if (ecode != 0)
461 return ecode;
462 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700464 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465 if (ecode != 0)
466 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530467
Joe Perches226afe62010-12-02 19:12:37 -0800468 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
469 "Eeprom VER: %d, REV: %d\n",
470 ah->eep_ops->get_eeprom_ver(ah),
471 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530472
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400473 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
474 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800475 ath_err(ath9k_hw_common(ah),
476 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530477 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400478 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400479 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
481 if (!AR_SREV_9100(ah)) {
482 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700483 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484 }
Sujithf1dc5602008-10-29 10:16:30 +0530485
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 return 0;
487}
488
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400489static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700490{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400491 if (AR_SREV_9300_20_OR_LATER(ah))
492 ar9003_hw_attach_ops(ah);
493 else
494 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700495}
496
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400497/* Called for all hardware families */
498static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700499{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700500 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700501 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700502
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400503 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
504 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700505
506 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800507 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700508 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 }
510
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400511 ath9k_hw_init_defaults(ah);
512 ath9k_hw_init_config(ah);
513
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400514 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400515
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700516 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800517 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700518 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519 }
520
521 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
522 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400523 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
524 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700525 ah->config.serialize_regmode =
526 SER_REG_MODE_ON;
527 } else {
528 ah->config.serialize_regmode =
529 SER_REG_MODE_OFF;
530 }
531 }
532
Joe Perches226afe62010-12-02 19:12:37 -0800533 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700534 ah->config.serialize_regmode);
535
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500536 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
537 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
538 else
539 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
540
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400541 if (!ath9k_hw_macversion_supported(ah)) {
Joe Perches38002762010-12-02 19:12:36 -0800542 ath_err(common,
543 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
544 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700545 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700546 }
547
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400548 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400549 ah->is_pciexpress = false;
550
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 ath9k_hw_init_cal_settings(ah);
553
554 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200555 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400557 if (!AR_SREV_9300_20_OR_LATER(ah))
558 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559
560 ath9k_hw_init_mode_regs(ah);
561
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400562 /*
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400563 * Read back AR_WA into a permanent copy and set bits 14 and 17.
564 * We need to do this to avoid RMW of this register. We cannot
565 * read the reg when chip is asleep.
566 */
567 ah->WARegVal = REG_READ(ah, AR_WA);
568 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
569 AR_WA_ASPM_TIMER_BASED_DISABLE);
570
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530572 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700573 else
574 ath9k_hw_disablepcie(ah);
575
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400576 if (!AR_SREV_9300_20_OR_LATER(ah))
577 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530578
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700579 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700581 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582
583 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100584 r = ath9k_hw_fill_cap_info(ah);
585 if (r)
586 return r;
587
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700588 r = ath9k_hw_init_macaddr(ah);
589 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800590 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700591 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592 }
593
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400594 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530595 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596 else
Sujith2660b812009-02-09 13:27:26 +0530597 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400599 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400611 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800624 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400625 break;
626 default:
627 if (common->bus_ops->ath_bus_type == ATH_USB)
628 break;
Joe Perches38002762010-12-02 19:12:36 -0800629 ath_err(common, "Hardware device ID 0x%04x not supported\n",
630 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631 return -EOPNOTSUPP;
632 }
Sujithf1dc5602008-10-29 10:16:30 +0530633
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 ret = __ath9k_hw_init(ah);
635 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800636 ath_err(common,
637 "Unable to initialize hardware; initialization status: %d\n",
638 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return ret;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530643}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530645
Sujithcbe61d82009-02-09 13:27:12 +0530646static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530647{
Sujith7d0d0df2010-04-16 11:53:57 +0530648 ENABLE_REGWRITE_BUFFER(ah);
649
Sujithf1dc5602008-10-29 10:16:30 +0530650 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
651 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
652
653 REG_WRITE(ah, AR_QOS_NO_ACK,
654 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
655 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
656 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
657
658 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
659 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
662 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530663
664 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530665}
666
Sujithcbe61d82009-02-09 13:27:12 +0530667static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530668 struct ath9k_channel *chan)
669{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800670 u32 pll;
671
672 if (AR_SREV_9485(ah))
673 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
674
675 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530676
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100677 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530678
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400679 /* Switch the core clock for ar9271 to 117Mhz */
680 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530681 udelay(500);
682 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400683 }
684
Sujithf1dc5602008-10-29 10:16:30 +0530685 udelay(RTC_PLL_SETTLE_DELAY);
686
687 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
688}
689
Sujithcbe61d82009-02-09 13:27:12 +0530690static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800691 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530692{
Pavel Roskin152d5302010-03-31 18:05:37 -0400693 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530694 AR_IMR_TXURN |
695 AR_IMR_RXERR |
696 AR_IMR_RXORN |
697 AR_IMR_BCNMISC;
698
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400699 if (AR_SREV_9300_20_OR_LATER(ah)) {
700 imr_reg |= AR_IMR_RXOK_HP;
701 if (ah->config.rx_intr_mitigation)
702 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
703 else
704 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530705
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400706 } else {
707 if (ah->config.rx_intr_mitigation)
708 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
709 else
710 imr_reg |= AR_IMR_RXOK;
711 }
712
713 if (ah->config.tx_intr_mitigation)
714 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
715 else
716 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530717
Colin McCabed97809d2008-12-01 13:38:55 -0800718 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400719 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530720
Sujith7d0d0df2010-04-16 11:53:57 +0530721 ENABLE_REGWRITE_BUFFER(ah);
722
Pavel Roskin152d5302010-03-31 18:05:37 -0400723 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500724 ah->imrs2_reg |= AR_IMR_S2_GTT;
725 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530726
727 if (!AR_SREV_9100(ah)) {
728 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
729 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
730 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
731 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400732
Sujith7d0d0df2010-04-16 11:53:57 +0530733 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530734
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400735 if (AR_SREV_9300_20_OR_LATER(ah)) {
736 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
737 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
738 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
739 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
740 }
Sujithf1dc5602008-10-29 10:16:30 +0530741}
742
Felix Fietkau0005baf2010-01-15 02:33:40 +0100743static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530744{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100745 u32 val = ath9k_hw_mac_to_clks(ah, us);
746 val = min(val, (u32) 0xFFFF);
747 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530748}
749
Felix Fietkau0005baf2010-01-15 02:33:40 +0100750static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530751{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100752 u32 val = ath9k_hw_mac_to_clks(ah, us);
753 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
754 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
755}
756
757static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
758{
759 u32 val = ath9k_hw_mac_to_clks(ah, us);
760 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
761 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530762}
763
Sujithcbe61d82009-02-09 13:27:12 +0530764static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530765{
Sujithf1dc5602008-10-29 10:16:30 +0530766 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800767 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
768 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530769 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530770 return false;
771 } else {
772 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530773 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530774 return true;
775 }
776}
777
Felix Fietkau0005baf2010-01-15 02:33:40 +0100778void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530779{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100780 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
781 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100782 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100783 int sifstime;
784
Joe Perches226afe62010-12-02 19:12:37 -0800785 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
786 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530787
Sujith2660b812009-02-09 13:27:26 +0530788 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530789 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530790 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100791
792 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
793 sifstime = 16;
794 else
795 sifstime = 10;
796
Felix Fietkaue239d852010-01-15 02:34:58 +0100797 /* As defined by IEEE 802.11-2007 17.3.8.6 */
798 slottime = ah->slottime + 3 * ah->coverage_class;
799 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100800
801 /*
802 * Workaround for early ACK timeouts, add an offset to match the
803 * initval's 64us ack timeout value.
804 * This was initially only meant to work around an issue with delayed
805 * BA frames in some implementations, but it has been found to fix ACK
806 * timeout issues in other cases as well.
807 */
808 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
809 acktimeout += 64 - sifstime - ah->slottime;
810
Felix Fietkaue239d852010-01-15 02:34:58 +0100811 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100812 ath9k_hw_set_ack_timeout(ah, acktimeout);
813 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530814 if (ah->globaltxtimeout != (u32) -1)
815 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530816}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100817EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530818
Sujith285f2dd2010-01-08 10:36:07 +0530819void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700820{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400821 struct ath_common *common = ath9k_hw_common(ah);
822
Sujith736b3a22010-03-17 14:25:24 +0530823 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400824 goto free_hw;
825
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700826 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400827
828free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400829 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830}
Sujith285f2dd2010-01-08 10:36:07 +0530831EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832
Sujithf1dc5602008-10-29 10:16:30 +0530833/*******/
834/* INI */
835/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700836
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400837u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400838{
839 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
840
841 if (IS_CHAN_B(chan))
842 ctl |= CTL_11B;
843 else if (IS_CHAN_G(chan))
844 ctl |= CTL_11G;
845 else
846 ctl |= CTL_11A;
847
848 return ctl;
849}
850
Sujithf1dc5602008-10-29 10:16:30 +0530851/****************************************/
852/* Reset and Channel Switching Routines */
853/****************************************/
854
Sujithcbe61d82009-02-09 13:27:12 +0530855static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530856{
Felix Fietkau57b32222010-04-15 17:39:22 -0400857 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530858 u32 regval;
859
Sujith7d0d0df2010-04-16 11:53:57 +0530860 ENABLE_REGWRITE_BUFFER(ah);
861
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400862 /*
863 * set AHB_MODE not to do cacheline prefetches
864 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400865 if (!AR_SREV_9300_20_OR_LATER(ah)) {
866 regval = REG_READ(ah, AR_AHB_MODE);
867 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
868 }
Sujithf1dc5602008-10-29 10:16:30 +0530869
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400870 /*
871 * let mac dma reads be in 128 byte chunks
872 */
Sujithf1dc5602008-10-29 10:16:30 +0530873 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
874 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
875
Sujith7d0d0df2010-04-16 11:53:57 +0530876 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530877
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400878 /*
879 * Restore TX Trigger Level to its pre-reset value.
880 * The initial value depends on whether aggregation is enabled, and is
881 * adjusted whenever underruns are detected.
882 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400883 if (!AR_SREV_9300_20_OR_LATER(ah))
884 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530885
Sujith7d0d0df2010-04-16 11:53:57 +0530886 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530887
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400888 /*
889 * let mac dma writes be in 128 byte chunks
890 */
Sujithf1dc5602008-10-29 10:16:30 +0530891 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
892 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
893
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400894 /*
895 * Setup receive FIFO threshold to hold off TX activities
896 */
Sujithf1dc5602008-10-29 10:16:30 +0530897 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
898
Felix Fietkau57b32222010-04-15 17:39:22 -0400899 if (AR_SREV_9300_20_OR_LATER(ah)) {
900 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
901 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
902
903 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
904 ah->caps.rx_status_len);
905 }
906
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400907 /*
908 * reduce the number of usable entries in PCU TXBUF to avoid
909 * wrap around issues.
910 */
Sujithf1dc5602008-10-29 10:16:30 +0530911 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400912 /* For AR9285 the number of Fifos are reduced to half.
913 * So set the usable tx buf size also to half to
914 * avoid data/delimiter underruns
915 */
Sujithf1dc5602008-10-29 10:16:30 +0530916 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
917 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400918 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530919 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
920 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
921 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400922
Sujith7d0d0df2010-04-16 11:53:57 +0530923 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530924
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400925 if (AR_SREV_9300_20_OR_LATER(ah))
926 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530927}
928
Sujithcbe61d82009-02-09 13:27:12 +0530929static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530930{
931 u32 val;
932
933 val = REG_READ(ah, AR_STA_ID1);
934 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
935 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800936 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530937 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
938 | AR_STA_ID1_KSRCH_MODE);
939 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
940 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800941 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400942 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530943 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
944 | AR_STA_ID1_KSRCH_MODE);
945 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
946 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800947 case NL80211_IFTYPE_STATION:
Sujithf1dc5602008-10-29 10:16:30 +0530948 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
949 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530950 default:
951 if (ah->is_monitoring)
952 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
953 break;
Sujithf1dc5602008-10-29 10:16:30 +0530954 }
955}
956
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400957void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
958 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700959{
960 u32 coef_exp, coef_man;
961
962 for (coef_exp = 31; coef_exp > 0; coef_exp--)
963 if ((coef_scaled >> coef_exp) & 0x1)
964 break;
965
966 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
967
968 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
969
970 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
971 *coef_exponent = coef_exp - 16;
972}
973
Sujithcbe61d82009-02-09 13:27:12 +0530974static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530975{
976 u32 rst_flags;
977 u32 tmpReg;
978
Sujith70768492009-02-16 13:23:12 +0530979 if (AR_SREV_9100(ah)) {
980 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
981 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
982 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
983 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
984 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
985 }
986
Sujith7d0d0df2010-04-16 11:53:57 +0530987 ENABLE_REGWRITE_BUFFER(ah);
988
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400989 if (AR_SREV_9300_20_OR_LATER(ah)) {
990 REG_WRITE(ah, AR_WA, ah->WARegVal);
991 udelay(10);
992 }
993
Sujithf1dc5602008-10-29 10:16:30 +0530994 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
995 AR_RTC_FORCE_WAKE_ON_INT);
996
997 if (AR_SREV_9100(ah)) {
998 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
999 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1000 } else {
1001 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1002 if (tmpReg &
1003 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1004 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001005 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301006 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001007
1008 val = AR_RC_HOSTIF;
1009 if (!AR_SREV_9300_20_OR_LATER(ah))
1010 val |= AR_RC_AHB;
1011 REG_WRITE(ah, AR_RC, val);
1012
1013 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301014 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301015
1016 rst_flags = AR_RTC_RC_MAC_WARM;
1017 if (type == ATH9K_RESET_COLD)
1018 rst_flags |= AR_RTC_RC_MAC_COLD;
1019 }
1020
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001021 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301022
1023 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301024
Sujithf1dc5602008-10-29 10:16:30 +05301025 udelay(50);
1026
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001027 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301028 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001029 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1030 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301031 return false;
1032 }
1033
1034 if (!AR_SREV_9100(ah))
1035 REG_WRITE(ah, AR_RC, 0);
1036
Sujithf1dc5602008-10-29 10:16:30 +05301037 if (AR_SREV_9100(ah))
1038 udelay(50);
1039
1040 return true;
1041}
1042
Sujithcbe61d82009-02-09 13:27:12 +05301043static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301044{
Sujith7d0d0df2010-04-16 11:53:57 +05301045 ENABLE_REGWRITE_BUFFER(ah);
1046
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001047 if (AR_SREV_9300_20_OR_LATER(ah)) {
1048 REG_WRITE(ah, AR_WA, ah->WARegVal);
1049 udelay(10);
1050 }
1051
Sujithf1dc5602008-10-29 10:16:30 +05301052 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1053 AR_RTC_FORCE_WAKE_ON_INT);
1054
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001055 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301056 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1057
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001058 REG_WRITE(ah, AR_RTC_RESET, 0);
Luis R. Rodriguezee031112010-06-21 18:38:51 -04001059 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301060
Sujith7d0d0df2010-04-16 11:53:57 +05301061 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301062
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001063 if (!AR_SREV_9300_20_OR_LATER(ah))
1064 udelay(2);
1065
1066 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301067 REG_WRITE(ah, AR_RC, 0);
1068
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001069 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301070
1071 if (!ath9k_hw_wait(ah,
1072 AR_RTC_STATUS,
1073 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301074 AR_RTC_STATUS_ON,
1075 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001076 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1077 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301078 return false;
1079 }
1080
1081 ath9k_hw_read_revisions(ah);
1082
1083 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1084}
1085
Sujithcbe61d82009-02-09 13:27:12 +05301086static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301087{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001088 if (AR_SREV_9300_20_OR_LATER(ah)) {
1089 REG_WRITE(ah, AR_WA, ah->WARegVal);
1090 udelay(10);
1091 }
1092
Sujithf1dc5602008-10-29 10:16:30 +05301093 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1094 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1095
1096 switch (type) {
1097 case ATH9K_RESET_POWER_ON:
1098 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301099 case ATH9K_RESET_WARM:
1100 case ATH9K_RESET_COLD:
1101 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301102 default:
1103 return false;
1104 }
1105}
1106
Sujithcbe61d82009-02-09 13:27:12 +05301107static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301108 struct ath9k_channel *chan)
1109{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301110 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301111 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1112 return false;
1113 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301114 return false;
1115
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001116 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301117 return false;
1118
Sujith2660b812009-02-09 13:27:26 +05301119 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301120 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301121 ath9k_hw_set_rfmode(ah, chan);
1122
1123 return true;
1124}
1125
Sujithcbe61d82009-02-09 13:27:12 +05301126static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001127 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301128{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001129 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001130 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001131 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001132 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001133 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301134
1135 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1136 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001137 ath_dbg(common, ATH_DBG_QUEUE,
1138 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301139 return false;
1140 }
1141 }
1142
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001143 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001144 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301145 return false;
1146 }
1147
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001148 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301149
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001150 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001151 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001152 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001153 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301154 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001155 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301156
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001157 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001158 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301159 channel->max_antenna_gain * 2,
1160 channel->max_power * 2,
1161 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001162 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301163
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001164 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301165
1166 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1167 ath9k_hw_set_delta_slope(ah, chan);
1168
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001169 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301170
Sujithf1dc5602008-10-29 10:16:30 +05301171 return true;
1172}
1173
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001174bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301175{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001176 int count = 50;
1177 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301178
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001179 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001180 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301181
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001182 do {
1183 reg = REG_READ(ah, AR_OBS_BUS_1);
1184
1185 if ((reg & 0x7E7FFFEF) == 0x00702400)
1186 continue;
1187
1188 switch (reg & 0x7E000B00) {
1189 case 0x1E000000:
1190 case 0x52000B00:
1191 case 0x18000B00:
1192 continue;
1193 default:
1194 return true;
1195 }
1196 } while (count-- > 0);
1197
1198 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301199}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001200EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301201
Sujithcbe61d82009-02-09 13:27:12 +05301202int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001203 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001204{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001205 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001206 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301207 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001208 u32 saveDefAntenna;
1209 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301210 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001211 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001212
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001213 ah->txchainmask = common->tx_chainmask;
1214 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001215
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001216 if (!ah->chip_fullsleep) {
1217 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001218 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001219 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001220 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001221 bChannelChange = false;
1222 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001223 }
1224
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001225 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001226 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001227
Felix Fietkaud9891c72010-09-29 17:15:27 +02001228 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001229 ath9k_hw_getnf(ah, curchan);
1230
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001231 ah->caldata = caldata;
1232 if (caldata &&
1233 (chan->channel != caldata->channel ||
1234 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1235 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1236 /* Operating channel changed, reset channel calibration data */
1237 memset(caldata, 0, sizeof(*caldata));
1238 ath9k_init_nfcal_hist_buffer(ah, chan);
1239 }
1240
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001241 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301242 (ah->chip_fullsleep != true) &&
1243 (ah->curchan != NULL) &&
1244 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001245 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301246 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301247 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001248
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001249 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301250 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001251 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301252 if (AR_SREV_9271(ah))
1253 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001254 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001255 }
1256 }
1257
1258 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1259 if (saveDefAntenna == 0)
1260 saveDefAntenna = 1;
1261
1262 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1263
Sujith46fe7822009-09-17 09:25:25 +05301264 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001265 if (AR_SREV_9100(ah) ||
1266 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301267 tsf = ath9k_hw_gettsf64(ah);
1268
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001269 saveLedState = REG_READ(ah, AR_CFG_LED) &
1270 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1271 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1272
1273 ath9k_hw_mark_phy_inactive(ah);
1274
Sujith05020d22010-03-17 14:25:23 +05301275 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001276 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1277 REG_WRITE(ah,
1278 AR9271_RESET_POWER_DOWN_CONTROL,
1279 AR9271_RADIO_RF_RST);
1280 udelay(50);
1281 }
1282
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001283 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001284 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001285 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001286 }
1287
Sujith05020d22010-03-17 14:25:23 +05301288 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001289 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1290 ah->htc_reset_init = false;
1291 REG_WRITE(ah,
1292 AR9271_RESET_POWER_DOWN_CONTROL,
1293 AR9271_GATE_MAC_CTL);
1294 udelay(50);
1295 }
1296
Sujith46fe7822009-09-17 09:25:25 +05301297 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001298 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301299 ath9k_hw_settsf64(ah, tsf);
1300
Felix Fietkau7a370812010-09-22 12:34:52 +02001301 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301302 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303
Sujithe9141f72010-06-01 15:14:10 +05301304 if (!AR_SREV_9300_20_OR_LATER(ah))
1305 ar9002_hw_enable_async_fifo(ah);
1306
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001307 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001308 if (r)
1309 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310
Felix Fietkauf860d522010-06-30 02:07:48 +02001311 /*
1312 * Some AR91xx SoC devices frequently fail to accept TSF writes
1313 * right after the chip reset. When that happens, write a new
1314 * value after the initvals have been applied, with an offset
1315 * based on measured time difference
1316 */
1317 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1318 tsf += 1500;
1319 ath9k_hw_settsf64(ah, tsf);
1320 }
1321
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001322 /* Setup MFP options for CCMP */
1323 if (AR_SREV_9280_20_OR_LATER(ah)) {
1324 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1325 * frames when constructing CCMP AAD. */
1326 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1327 0xc7ff);
1328 ah->sw_mgmt_crypto = false;
1329 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1330 /* Disable hardware crypto for management frames */
1331 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1332 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1333 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1334 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1335 ah->sw_mgmt_crypto = true;
1336 } else
1337 ah->sw_mgmt_crypto = true;
1338
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001339 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1340 ath9k_hw_set_delta_slope(ah, chan);
1341
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001342 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301343 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001344
Sujith6819d572010-04-16 11:53:56 +05301345 ath9k_hw_set_operating_mode(ah, ah->opmode);
1346
Sujith7d0d0df2010-04-16 11:53:57 +05301347 ENABLE_REGWRITE_BUFFER(ah);
1348
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001349 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1350 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001351 | macStaId1
1352 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301353 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301354 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301355 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001356 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001357 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001358 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001359 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001360 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1361
Sujith7d0d0df2010-04-16 11:53:57 +05301362 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301363
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001364 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001365 if (r)
1366 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001367
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001368 ath9k_hw_set_clockrate(ah);
1369
Sujith7d0d0df2010-04-16 11:53:57 +05301370 ENABLE_REGWRITE_BUFFER(ah);
1371
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001372 for (i = 0; i < AR_NUM_DCU; i++)
1373 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1374
Sujith7d0d0df2010-04-16 11:53:57 +05301375 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301376
Sujith2660b812009-02-09 13:27:26 +05301377 ah->intr_txqs = 0;
1378 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001379 ath9k_hw_resettxqueue(ah, i);
1380
Sujith2660b812009-02-09 13:27:26 +05301381 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001382 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001383 ath9k_hw_init_qos(ah);
1384
Sujith2660b812009-02-09 13:27:26 +05301385 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301386 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301387
Felix Fietkau0005baf2010-01-15 02:33:40 +01001388 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001390 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301391 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001392 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301393 }
1394
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001395 REG_WRITE(ah, AR_STA_ID1,
1396 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1397
1398 ath9k_hw_set_dma(ah);
1399
1400 REG_WRITE(ah, AR_OBS, 8);
1401
Sujith0ce024c2009-12-14 14:57:00 +05301402 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1404 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1405 }
1406
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001407 if (ah->config.tx_intr_mitigation) {
1408 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1409 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1410 }
1411
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412 ath9k_hw_init_bb(ah, chan);
1413
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001414 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001415 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416
Sujith7d0d0df2010-04-16 11:53:57 +05301417 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001419 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1421
Sujith7d0d0df2010-04-16 11:53:57 +05301422 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301423
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001424 /*
1425 * For big endian systems turn on swapping for descriptors
1426 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 if (AR_SREV_9100(ah)) {
1428 u32 mask;
1429 mask = REG_READ(ah, AR_CFG);
1430 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001431 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301432 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001433 } else {
1434 mask =
1435 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1436 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001437 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301438 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439 }
1440 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301441 if (common->bus_ops->ath_bus_type == ATH_USB) {
1442 /* Configure AR9271 target WLAN */
1443 if (AR_SREV_9271(ah))
1444 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1445 else
1446 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1447 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001449 else
1450 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001451#endif
1452 }
1453
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001454 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301455 ath9k_hw_btcoex_enable(ah);
1456
Felix Fietkau00c86592010-07-30 21:02:09 +02001457 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001458 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001459
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001460 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001461}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001462EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001463
Sujithf1dc5602008-10-29 10:16:30 +05301464/******************************/
1465/* Power Management (Chipset) */
1466/******************************/
1467
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001468/*
1469 * Notify Power Mgt is disabled in self-generated frames.
1470 * If requested, force chip to sleep.
1471 */
Sujithcbe61d82009-02-09 13:27:12 +05301472static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301473{
1474 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1475 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001476 /*
1477 * Clear the RTC force wake bit to allow the
1478 * mac to go to sleep.
1479 */
Sujithf1dc5602008-10-29 10:16:30 +05301480 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1481 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001482 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301483 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1484
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001485 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301486 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301487 REG_CLR_BIT(ah, (AR_RTC_RESET),
1488 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301489 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001490
1491 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1492 if (AR_SREV_9300_20_OR_LATER(ah))
1493 REG_WRITE(ah, AR_WA,
1494 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495}
1496
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001497/*
1498 * Notify Power Management is enabled in self-generating
1499 * frames. If request, set power mode of chip to
1500 * auto/normal. Duration in units of 128us (1/8 TU).
1501 */
Sujithcbe61d82009-02-09 13:27:12 +05301502static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001503{
Sujithf1dc5602008-10-29 10:16:30 +05301504 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1505 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301506 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001507
Sujithf1dc5602008-10-29 10:16:30 +05301508 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001509 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301510 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1511 AR_RTC_FORCE_WAKE_ON_INT);
1512 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001513 /*
1514 * Clear the RTC force wake bit to allow the
1515 * mac to go to sleep.
1516 */
Sujithf1dc5602008-10-29 10:16:30 +05301517 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1518 AR_RTC_FORCE_WAKE_EN);
1519 }
1520 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001521
1522 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1523 if (AR_SREV_9300_20_OR_LATER(ah))
1524 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301525}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001526
Sujithcbe61d82009-02-09 13:27:12 +05301527static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301528{
1529 u32 val;
1530 int i;
1531
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001532 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1533 if (AR_SREV_9300_20_OR_LATER(ah)) {
1534 REG_WRITE(ah, AR_WA, ah->WARegVal);
1535 udelay(10);
1536 }
1537
Sujithf1dc5602008-10-29 10:16:30 +05301538 if (setChip) {
1539 if ((REG_READ(ah, AR_RTC_STATUS) &
1540 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1541 if (ath9k_hw_set_reset_reg(ah,
1542 ATH9K_RESET_POWER_ON) != true) {
1543 return false;
1544 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001545 if (!AR_SREV_9300_20_OR_LATER(ah))
1546 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301547 }
1548 if (AR_SREV_9100(ah))
1549 REG_SET_BIT(ah, AR_RTC_RESET,
1550 AR_RTC_RESET_EN);
1551
1552 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1553 AR_RTC_FORCE_WAKE_EN);
1554 udelay(50);
1555
1556 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1557 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1558 if (val == AR_RTC_STATUS_ON)
1559 break;
1560 udelay(50);
1561 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1562 AR_RTC_FORCE_WAKE_EN);
1563 }
1564 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001565 ath_err(ath9k_hw_common(ah),
1566 "Failed to wakeup in %uus\n",
1567 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301568 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001569 }
1570 }
1571
Sujithf1dc5602008-10-29 10:16:30 +05301572 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1573
1574 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001575}
1576
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001577bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301578{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001579 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301580 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301581 static const char *modes[] = {
1582 "AWAKE",
1583 "FULL-SLEEP",
1584 "NETWORK SLEEP",
1585 "UNDEFINED"
1586 };
Sujithf1dc5602008-10-29 10:16:30 +05301587
Gabor Juhoscbdec972009-07-24 17:27:22 +02001588 if (ah->power_mode == mode)
1589 return status;
1590
Joe Perches226afe62010-12-02 19:12:37 -08001591 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1592 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301593
1594 switch (mode) {
1595 case ATH9K_PM_AWAKE:
1596 status = ath9k_hw_set_power_awake(ah, setChip);
1597 break;
1598 case ATH9K_PM_FULL_SLEEP:
1599 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301600 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301601 break;
1602 case ATH9K_PM_NETWORK_SLEEP:
1603 ath9k_set_power_network_sleep(ah, setChip);
1604 break;
1605 default:
Joe Perches38002762010-12-02 19:12:36 -08001606 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301607 return false;
1608 }
Sujith2660b812009-02-09 13:27:26 +05301609 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301610
1611 return status;
1612}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001613EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301614
Sujithf1dc5602008-10-29 10:16:30 +05301615/*******************/
1616/* Beacon Handling */
1617/*******************/
1618
Sujithcbe61d82009-02-09 13:27:12 +05301619void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001620{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001621 int flags = 0;
1622
Sujith2660b812009-02-09 13:27:26 +05301623 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001624
Sujith7d0d0df2010-04-16 11:53:57 +05301625 ENABLE_REGWRITE_BUFFER(ah);
1626
Sujith2660b812009-02-09 13:27:26 +05301627 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001628 case NL80211_IFTYPE_STATION:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001629 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1630 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1631 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1632 flags |= AR_TBTT_TIMER_EN;
1633 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001634 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001635 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001636 REG_SET_BIT(ah, AR_TXCFG,
1637 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1638 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1639 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301640 (ah->atim_window ? ah->
1641 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001642 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001643 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001644 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1645 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1646 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301647 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301648 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001649 REG_WRITE(ah, AR_NEXT_SWBA,
1650 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301651 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301652 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001653 flags |=
1654 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1655 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001656 default:
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301657 if (ah->is_monitoring) {
1658 REG_WRITE(ah, AR_NEXT_TBTT_TIMER,
1659 TU_TO_USEC(next_beacon));
1660 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1661 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1662 flags |= AR_TBTT_TIMER_EN;
1663 break;
1664 }
Joe Perches226afe62010-12-02 19:12:37 -08001665 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1666 "%s: unsupported opmode: %d\n",
1667 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001668 return;
1669 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001670 }
1671
1672 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1673 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1674 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1675 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1676
Sujith7d0d0df2010-04-16 11:53:57 +05301677 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301678
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679 beacon_period &= ~ATH9K_BEACON_ENA;
1680 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681 ath9k_hw_reset_tsf(ah);
1682 }
1683
1684 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1685}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001686EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001687
Sujithcbe61d82009-02-09 13:27:12 +05301688void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301689 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001690{
1691 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301692 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001693 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001694
Sujith7d0d0df2010-04-16 11:53:57 +05301695 ENABLE_REGWRITE_BUFFER(ah);
1696
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001697 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1698
1699 REG_WRITE(ah, AR_BEACON_PERIOD,
1700 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1701 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1702 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1703
Sujith7d0d0df2010-04-16 11:53:57 +05301704 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301705
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706 REG_RMW_FIELD(ah, AR_RSSI_THR,
1707 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1708
1709 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1710
1711 if (bs->bs_sleepduration > beaconintval)
1712 beaconintval = bs->bs_sleepduration;
1713
1714 dtimperiod = bs->bs_dtimperiod;
1715 if (bs->bs_sleepduration > dtimperiod)
1716 dtimperiod = bs->bs_sleepduration;
1717
1718 if (beaconintval == dtimperiod)
1719 nextTbtt = bs->bs_nextdtim;
1720 else
1721 nextTbtt = bs->bs_nexttbtt;
1722
Joe Perches226afe62010-12-02 19:12:37 -08001723 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1724 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1725 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1726 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001727
Sujith7d0d0df2010-04-16 11:53:57 +05301728 ENABLE_REGWRITE_BUFFER(ah);
1729
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001730 REG_WRITE(ah, AR_NEXT_DTIM,
1731 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1732 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1733
1734 REG_WRITE(ah, AR_SLEEP1,
1735 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1736 | AR_SLEEP1_ASSUME_DTIM);
1737
Sujith60b67f52008-08-07 10:52:38 +05301738 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001739 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1740 else
1741 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1742
1743 REG_WRITE(ah, AR_SLEEP2,
1744 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1745
1746 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1747 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1748
Sujith7d0d0df2010-04-16 11:53:57 +05301749 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301750
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 REG_SET_BIT(ah, AR_TIMER_MODE,
1752 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1753 AR_DTIM_TIMER_EN);
1754
Sujith4af9cf42009-02-12 10:06:47 +05301755 /* TSF Out of Range Threshold */
1756 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001758EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759
Sujithf1dc5602008-10-29 10:16:30 +05301760/*******************/
1761/* HW Capabilities */
1762/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001763
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001764int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001765{
Sujith2660b812009-02-09 13:27:26 +05301766 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001767 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001768 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001769 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001770
Sujithf1dc5602008-10-29 10:16:30 +05301771 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001772 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773
Sujithf74df6f2009-02-09 13:27:24 +05301774 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001775 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301776
Sujithf74df6f2009-02-09 13:27:24 +05301777 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001778 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301779 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001780 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301781
Sujithf74df6f2009-02-09 13:27:24 +05301782 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301783
Sujith2660b812009-02-09 13:27:26 +05301784 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301785 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001786 if (regulatory->current_rd == 0x64 ||
1787 regulatory->current_rd == 0x65)
1788 regulatory->current_rd += 5;
1789 else if (regulatory->current_rd == 0x41)
1790 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001791 ath_dbg(common, ATH_DBG_REGULATORY,
1792 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793 }
Sujithdc2222a2008-08-14 13:26:55 +05301794
Sujithf74df6f2009-02-09 13:27:24 +05301795 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001796 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001797 ath_err(common,
1798 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001799 return -EINVAL;
1800 }
1801
Felix Fietkaud4659912010-10-14 16:02:39 +02001802 if (eeval & AR5416_OPFLAGS_11A)
1803 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001804
Felix Fietkaud4659912010-10-14 16:02:39 +02001805 if (eeval & AR5416_OPFLAGS_11G)
1806 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301807
Sujithf74df6f2009-02-09 13:27:24 +05301808 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001809 /*
1810 * For AR9271 we will temporarilly uses the rx chainmax as read from
1811 * the EEPROM.
1812 */
Sujith8147f5d2009-02-20 15:13:23 +05301813 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001814 !(eeval & AR5416_OPFLAGS_11A) &&
1815 !(AR_SREV_9271(ah)))
1816 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301817 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1818 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001819 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301820 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301821
Felix Fietkau7a370812010-09-22 12:34:52 +02001822 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301823
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001824 /* enable key search for every frame in an aggregate */
1825 if (AR_SREV_9300_20_OR_LATER(ah))
1826 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1827
Sujithf1dc5602008-10-29 10:16:30 +05301828 pCap->low_2ghz_chan = 2312;
1829 pCap->high_2ghz_chan = 2732;
1830
1831 pCap->low_5ghz_chan = 4920;
1832 pCap->high_5ghz_chan = 6100;
1833
Bruno Randolfce2220d2010-09-17 11:36:25 +09001834 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1835
Sujith2660b812009-02-09 13:27:26 +05301836 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301837 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1838 else
1839 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1840
Sujithf1dc5602008-10-29 10:16:30 +05301841 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1842 pCap->total_queues =
1843 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1844 else
1845 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1846
1847 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1848 pCap->keycache_size =
1849 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1850 else
1851 pCap->keycache_size = AR_KEYTABLE_SIZE;
1852
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001853 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1854 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1855 else
1856 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301857
Sujith5b5fa352010-03-17 14:25:15 +05301858 if (AR_SREV_9271(ah))
1859 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301860 else if (AR_DEVID_7010(ah))
1861 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001862 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301863 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001864 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301865 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1866 else
1867 pCap->num_gpio_pins = AR_NUM_GPIO;
1868
Sujithf1dc5602008-10-29 10:16:30 +05301869 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1870 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1871 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1872 } else {
1873 pCap->rts_aggr_limit = (8 * 1024);
1874 }
1875
1876 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1877
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301878#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301879 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1880 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1881 ah->rfkill_gpio =
1882 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1883 ah->rfkill_polarity =
1884 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301885
1886 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1887 }
1888#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001889 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301890 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1891 else
1892 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301893
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301894 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301895 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1896 else
1897 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1898
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001899 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301900 pCap->reg_cap =
1901 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1902 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1903 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1904 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1905 } else {
1906 pCap->reg_cap =
1907 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1908 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1909 }
1910
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301911 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1912 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1913 AR_SREV_5416(ah))
1914 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301915
1916 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301917 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301918 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301919 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301920
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001921 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001922 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1923 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301924
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301925 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001926 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1927 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301928 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001929 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301930 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301931 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001932 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301933 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001934
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001935 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001936 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1937 if (!AR_SREV_9485(ah))
1938 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1939
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001940 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1941 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1942 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001943 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001944 pCap->txs_len = sizeof(struct ar9003_txs);
Felix Fietkau49352502010-06-12 00:33:59 -04001945 if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1946 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001947 } else {
1948 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001949 if (AR_SREV_9280_20(ah) &&
1950 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1951 AR5416_EEP_MINOR_VER_16) ||
1952 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1953 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001954 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001955
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001956 if (AR_SREV_9300_20_OR_LATER(ah))
1957 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1958
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001959 if (AR_SREV_9300_20_OR_LATER(ah))
1960 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1961
Felix Fietkaua42acef2010-09-22 12:34:54 +02001962 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001963 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1964
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001965 if (AR_SREV_9285(ah))
1966 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1967 ant_div_ctl1 =
1968 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1969 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1970 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1971 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301972 if (AR_SREV_9300_20_OR_LATER(ah)) {
1973 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1974 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1975 }
1976
1977
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001978
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08001979 if (AR_SREV_9485_10(ah)) {
1980 pCap->pcie_lcr_extsync_en = true;
1981 pCap->pcie_lcr_offset = 0x80;
1982 }
1983
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001984 tx_chainmask = pCap->tx_chainmask;
1985 rx_chainmask = pCap->rx_chainmask;
1986 while (tx_chainmask || rx_chainmask) {
1987 if (tx_chainmask & BIT(0))
1988 pCap->max_txchains++;
1989 if (rx_chainmask & BIT(0))
1990 pCap->max_rxchains++;
1991
1992 tx_chainmask >>= 1;
1993 rx_chainmask >>= 1;
1994 }
1995
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001996 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001997}
1998
Sujithf1dc5602008-10-29 10:16:30 +05301999/****************************/
2000/* GPIO / RFKILL / Antennae */
2001/****************************/
2002
Sujithcbe61d82009-02-09 13:27:12 +05302003static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302004 u32 gpio, u32 type)
2005{
2006 int addr;
2007 u32 gpio_shift, tmp;
2008
2009 if (gpio > 11)
2010 addr = AR_GPIO_OUTPUT_MUX3;
2011 else if (gpio > 5)
2012 addr = AR_GPIO_OUTPUT_MUX2;
2013 else
2014 addr = AR_GPIO_OUTPUT_MUX1;
2015
2016 gpio_shift = (gpio % 6) * 5;
2017
2018 if (AR_SREV_9280_20_OR_LATER(ah)
2019 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2020 REG_RMW(ah, addr, (type << gpio_shift),
2021 (0x1f << gpio_shift));
2022 } else {
2023 tmp = REG_READ(ah, addr);
2024 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2025 tmp &= ~(0x1f << gpio_shift);
2026 tmp |= (type << gpio_shift);
2027 REG_WRITE(ah, addr, tmp);
2028 }
2029}
2030
Sujithcbe61d82009-02-09 13:27:12 +05302031void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302032{
2033 u32 gpio_shift;
2034
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002035 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302036
Sujith88c1f4f2010-06-30 14:46:31 +05302037 if (AR_DEVID_7010(ah)) {
2038 gpio_shift = gpio;
2039 REG_RMW(ah, AR7010_GPIO_OE,
2040 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2041 (AR7010_GPIO_OE_MASK << gpio_shift));
2042 return;
2043 }
Sujithf1dc5602008-10-29 10:16:30 +05302044
Sujith88c1f4f2010-06-30 14:46:31 +05302045 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302046 REG_RMW(ah,
2047 AR_GPIO_OE_OUT,
2048 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2049 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2050}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002051EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302052
Sujithcbe61d82009-02-09 13:27:12 +05302053u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302054{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302055#define MS_REG_READ(x, y) \
2056 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2057
Sujith2660b812009-02-09 13:27:26 +05302058 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302059 return 0xffffffff;
2060
Sujith88c1f4f2010-06-30 14:46:31 +05302061 if (AR_DEVID_7010(ah)) {
2062 u32 val;
2063 val = REG_READ(ah, AR7010_GPIO_IN);
2064 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2065 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002066 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2067 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002068 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302069 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002070 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302071 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002072 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302073 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002074 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302075 return MS_REG_READ(AR928X, gpio) != 0;
2076 else
2077 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302078}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002079EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302080
Sujithcbe61d82009-02-09 13:27:12 +05302081void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302082 u32 ah_signal_type)
2083{
2084 u32 gpio_shift;
2085
Sujith88c1f4f2010-06-30 14:46:31 +05302086 if (AR_DEVID_7010(ah)) {
2087 gpio_shift = gpio;
2088 REG_RMW(ah, AR7010_GPIO_OE,
2089 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2090 (AR7010_GPIO_OE_MASK << gpio_shift));
2091 return;
2092 }
2093
Sujithf1dc5602008-10-29 10:16:30 +05302094 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302095 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302096 REG_RMW(ah,
2097 AR_GPIO_OE_OUT,
2098 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2099 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2100}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002101EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302102
Sujithcbe61d82009-02-09 13:27:12 +05302103void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302104{
Sujith88c1f4f2010-06-30 14:46:31 +05302105 if (AR_DEVID_7010(ah)) {
2106 val = val ? 0 : 1;
2107 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2108 AR_GPIO_BIT(gpio));
2109 return;
2110 }
2111
Sujith5b5fa352010-03-17 14:25:15 +05302112 if (AR_SREV_9271(ah))
2113 val = ~val;
2114
Sujithf1dc5602008-10-29 10:16:30 +05302115 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2116 AR_GPIO_BIT(gpio));
2117}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002118EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302119
Sujithcbe61d82009-02-09 13:27:12 +05302120u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302121{
2122 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2123}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002124EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302125
Sujithcbe61d82009-02-09 13:27:12 +05302126void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302127{
2128 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2129}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002130EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302131
Sujithf1dc5602008-10-29 10:16:30 +05302132/*********************/
2133/* General Operation */
2134/*********************/
2135
Sujithcbe61d82009-02-09 13:27:12 +05302136u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302137{
2138 u32 bits = REG_READ(ah, AR_RX_FILTER);
2139 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2140
2141 if (phybits & AR_PHY_ERR_RADAR)
2142 bits |= ATH9K_RX_FILTER_PHYRADAR;
2143 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2144 bits |= ATH9K_RX_FILTER_PHYERR;
2145
2146 return bits;
2147}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002148EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302149
Sujithcbe61d82009-02-09 13:27:12 +05302150void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302151{
2152 u32 phybits;
2153
Sujith7d0d0df2010-04-16 11:53:57 +05302154 ENABLE_REGWRITE_BUFFER(ah);
2155
Sujith7ea310b2009-09-03 12:08:43 +05302156 REG_WRITE(ah, AR_RX_FILTER, bits);
2157
Sujithf1dc5602008-10-29 10:16:30 +05302158 phybits = 0;
2159 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2160 phybits |= AR_PHY_ERR_RADAR;
2161 if (bits & ATH9K_RX_FILTER_PHYERR)
2162 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2163 REG_WRITE(ah, AR_PHY_ERR, phybits);
2164
2165 if (phybits)
2166 REG_WRITE(ah, AR_RXCFG,
2167 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2168 else
2169 REG_WRITE(ah, AR_RXCFG,
2170 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302171
2172 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302173}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002174EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302175
Sujithcbe61d82009-02-09 13:27:12 +05302176bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302177{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302178 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2179 return false;
2180
2181 ath9k_hw_init_pll(ah, NULL);
2182 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302183}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002184EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302185
Sujithcbe61d82009-02-09 13:27:12 +05302186bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302187{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002188 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302189 return false;
2190
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302191 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2192 return false;
2193
2194 ath9k_hw_init_pll(ah, NULL);
2195 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302196}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002197EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302198
Felix Fietkaude40f312010-10-20 03:08:53 +02002199void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302200{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002201 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302202 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002203 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302204
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002205 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302206
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002207 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002208 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002209 channel->max_antenna_gain * 2,
2210 channel->max_power * 2,
2211 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002212 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302213}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002214EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302215
Sujithcbe61d82009-02-09 13:27:12 +05302216void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302217{
Sujith2660b812009-02-09 13:27:26 +05302218 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002220EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302221
Sujithcbe61d82009-02-09 13:27:12 +05302222void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302223{
2224 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2225 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2226}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002227EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302228
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002229void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302230{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002231 struct ath_common *common = ath9k_hw_common(ah);
2232
2233 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2234 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2235 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302236}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002237EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302238
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002239#define ATH9K_MAX_TSF_READ 10
2240
Sujithcbe61d82009-02-09 13:27:12 +05302241u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302242{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002243 u32 tsf_lower, tsf_upper1, tsf_upper2;
2244 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302245
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002246 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2247 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2248 tsf_lower = REG_READ(ah, AR_TSF_L32);
2249 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2250 if (tsf_upper2 == tsf_upper1)
2251 break;
2252 tsf_upper1 = tsf_upper2;
2253 }
Sujithf1dc5602008-10-29 10:16:30 +05302254
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002255 WARN_ON( i == ATH9K_MAX_TSF_READ );
2256
2257 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302258}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002259EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302260
Sujithcbe61d82009-02-09 13:27:12 +05302261void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002262{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002263 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002264 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002265}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002266EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002267
Sujithcbe61d82009-02-09 13:27:12 +05302268void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302269{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002270 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2271 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002272 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2273 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002274
Sujithf1dc5602008-10-29 10:16:30 +05302275 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002277EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278
Sujith54e4cec2009-08-07 09:45:09 +05302279void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302282 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283 else
Sujith2660b812009-02-09 13:27:26 +05302284 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002285}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002286EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002288void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002290 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302291 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002293 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302294 macmode = AR_2040_JOINED_RX_CLEAR;
2295 else
2296 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297
Sujithf1dc5602008-10-29 10:16:30 +05302298 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302300
2301/* HW Generic timers configuration */
2302
2303static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2304{
2305 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2306 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2307 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2308 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2309 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2310 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2311 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2312 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2313 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2314 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2315 AR_NDP2_TIMER_MODE, 0x0002},
2316 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2317 AR_NDP2_TIMER_MODE, 0x0004},
2318 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2319 AR_NDP2_TIMER_MODE, 0x0008},
2320 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2321 AR_NDP2_TIMER_MODE, 0x0010},
2322 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2323 AR_NDP2_TIMER_MODE, 0x0020},
2324 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2325 AR_NDP2_TIMER_MODE, 0x0040},
2326 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2327 AR_NDP2_TIMER_MODE, 0x0080}
2328};
2329
2330/* HW generic timer primitives */
2331
2332/* compute and clear index of rightmost 1 */
2333static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2334{
2335 u32 b;
2336
2337 b = *mask;
2338 b &= (0-b);
2339 *mask &= ~b;
2340 b *= debruijn32;
2341 b >>= 27;
2342
2343 return timer_table->gen_timer_index[b];
2344}
2345
Felix Fietkau744bcb42010-10-15 20:03:33 +02002346static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302347{
2348 return REG_READ(ah, AR_TSF_L32);
2349}
2350
2351struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2352 void (*trigger)(void *),
2353 void (*overflow)(void *),
2354 void *arg,
2355 u8 timer_index)
2356{
2357 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2358 struct ath_gen_timer *timer;
2359
2360 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2361
2362 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002363 ath_err(ath9k_hw_common(ah),
2364 "Failed to allocate memory for hw timer[%d]\n",
2365 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302366 return NULL;
2367 }
2368
2369 /* allocate a hardware generic timer slot */
2370 timer_table->timers[timer_index] = timer;
2371 timer->index = timer_index;
2372 timer->trigger = trigger;
2373 timer->overflow = overflow;
2374 timer->arg = arg;
2375
2376 return timer;
2377}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002378EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302379
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002380void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2381 struct ath_gen_timer *timer,
2382 u32 timer_next,
2383 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302384{
2385 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2386 u32 tsf;
2387
2388 BUG_ON(!timer_period);
2389
2390 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2391
2392 tsf = ath9k_hw_gettsf32(ah);
2393
Joe Perches226afe62010-12-02 19:12:37 -08002394 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2395 "current tsf %x period %x timer_next %x\n",
2396 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302397
2398 /*
2399 * Pull timer_next forward if the current TSF already passed it
2400 * because of software latency
2401 */
2402 if (timer_next < tsf)
2403 timer_next = tsf + timer_period;
2404
2405 /*
2406 * Program generic timer registers
2407 */
2408 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2409 timer_next);
2410 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2411 timer_period);
2412 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2413 gen_tmr_configuration[timer->index].mode_mask);
2414
2415 /* Enable both trigger and thresh interrupt masks */
2416 REG_SET_BIT(ah, AR_IMR_S5,
2417 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2418 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302419}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002420EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302421
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002422void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302423{
2424 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2425
2426 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2427 (timer->index >= ATH_MAX_GEN_TIMER)) {
2428 return;
2429 }
2430
2431 /* Clear generic timer enable bits. */
2432 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2433 gen_tmr_configuration[timer->index].mode_mask);
2434
2435 /* Disable both trigger and thresh interrupt masks */
2436 REG_CLR_BIT(ah, AR_IMR_S5,
2437 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2438 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2439
2440 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302441}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002442EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302443
2444void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2445{
2446 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2447
2448 /* free the hardware generic timer slot */
2449 timer_table->timers[timer->index] = NULL;
2450 kfree(timer);
2451}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002452EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302453
2454/*
2455 * Generic Timer Interrupts handling
2456 */
2457void ath_gen_timer_isr(struct ath_hw *ah)
2458{
2459 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2460 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002461 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302462 u32 trigger_mask, thresh_mask, index;
2463
2464 /* get hardware generic timer interrupt status */
2465 trigger_mask = ah->intr_gen_timer_trigger;
2466 thresh_mask = ah->intr_gen_timer_thresh;
2467 trigger_mask &= timer_table->timer_mask.val;
2468 thresh_mask &= timer_table->timer_mask.val;
2469
2470 trigger_mask &= ~thresh_mask;
2471
2472 while (thresh_mask) {
2473 index = rightmost_index(timer_table, &thresh_mask);
2474 timer = timer_table->timers[index];
2475 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002476 ath_dbg(common, ATH_DBG_HWTIMER,
2477 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302478 timer->overflow(timer->arg);
2479 }
2480
2481 while (trigger_mask) {
2482 index = rightmost_index(timer_table, &trigger_mask);
2483 timer = timer_table->timers[index];
2484 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002485 ath_dbg(common, ATH_DBG_HWTIMER,
2486 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302487 timer->trigger(timer->arg);
2488 }
2489}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002490EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002491
Sujith05020d22010-03-17 14:25:23 +05302492/********/
2493/* HTC */
2494/********/
2495
2496void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2497{
2498 ah->htc_reset_init = true;
2499}
2500EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2501
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002502static struct {
2503 u32 version;
2504 const char * name;
2505} ath_mac_bb_names[] = {
2506 /* Devices with external radios */
2507 { AR_SREV_VERSION_5416_PCI, "5416" },
2508 { AR_SREV_VERSION_5416_PCIE, "5418" },
2509 { AR_SREV_VERSION_9100, "9100" },
2510 { AR_SREV_VERSION_9160, "9160" },
2511 /* Single-chip solutions */
2512 { AR_SREV_VERSION_9280, "9280" },
2513 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002514 { AR_SREV_VERSION_9287, "9287" },
2515 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002516 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002517};
2518
2519/* For devices with external radios */
2520static struct {
2521 u16 version;
2522 const char * name;
2523} ath_rf_names[] = {
2524 { 0, "5133" },
2525 { AR_RAD5133_SREV_MAJOR, "5133" },
2526 { AR_RAD5122_SREV_MAJOR, "5122" },
2527 { AR_RAD2133_SREV_MAJOR, "2133" },
2528 { AR_RAD2122_SREV_MAJOR, "2122" }
2529};
2530
2531/*
2532 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2533 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002534static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002535{
2536 int i;
2537
2538 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2539 if (ath_mac_bb_names[i].version == mac_bb_version) {
2540 return ath_mac_bb_names[i].name;
2541 }
2542 }
2543
2544 return "????";
2545}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002546
2547/*
2548 * Return the RF name. "????" is returned if the RF is unknown.
2549 * Used for devices with external radios.
2550 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002551static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002552{
2553 int i;
2554
2555 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2556 if (ath_rf_names[i].version == rf_version) {
2557 return ath_rf_names[i].name;
2558 }
2559 }
2560
2561 return "????";
2562}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002563
2564void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2565{
2566 int used;
2567
2568 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002569 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002570 used = snprintf(hw_name, len,
2571 "Atheros AR%s Rev:%x",
2572 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2573 ah->hw_version.macRev);
2574 }
2575 else {
2576 used = snprintf(hw_name, len,
2577 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2578 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2579 ah->hw_version.macRev,
2580 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2581 AR_RADIO_SREV_MAJOR)),
2582 ah->hw_version.phyRev);
2583 }
2584
2585 hw_name[used] = '\0';
2586}
2587EXPORT_SYMBOL(ath9k_hw_name);