blob: 389eabf898ad737011c197b8a3f7e7be1dfb2943 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010094static void edp_panel_vdd_on(struct intel_dp *intel_dp);
95static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
316
Jani Nikulabf13e812013-09-06 07:40:05 +0300317 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700318}
319
Keith Packard9b984da2011-09-19 13:54:47 -0700320static void
321intel_dp_check_edp(struct intel_dp *intel_dp)
322{
Paulo Zanoni30add222012-10-26 19:05:45 -0200323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700325
Keith Packard9b984da2011-09-19 13:54:47 -0700326 if (!is_edp(intel_dp))
327 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700328
Daniel Vetter4be73782014-01-17 14:39:48 +0100329 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700330 WARN(1, "eDP powered off while attempting aux channel communication.\n");
331 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300332 I915_READ(_pp_stat_reg(intel_dp)),
333 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700334 }
335}
336
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337static uint32_t
338intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
339{
340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
341 struct drm_device *dev = intel_dig_port->base.base.dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300343 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 uint32_t status;
345 bool done;
346
Daniel Vetteref04f002012-12-01 21:03:59 +0100347#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100348 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300349 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300350 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100351 else
352 done = wait_for_atomic(C, 10) == 0;
353 if (!done)
354 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
355 has_aux_irq);
356#undef C
357
358 return status;
359}
360
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000361static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
362{
363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
364 struct drm_device *dev = intel_dig_port->base.base.dev;
365
366 /*
367 * The clock divider is based off the hrawclk, and would like to run at
368 * 2MHz. So, take the hrawclk value and divide by 2 and use that
369 */
370 return index ? 0 : intel_hrawclk(dev) / 2;
371}
372
373static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
374{
375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
376 struct drm_device *dev = intel_dig_port->base.base.dev;
377
378 if (index)
379 return 0;
380
381 if (intel_dig_port->port == PORT_A) {
382 if (IS_GEN6(dev) || IS_GEN7(dev))
383 return 200; /* SNB & IVB eDP input clock at 400Mhz */
384 else
385 return 225; /* eDP input clock at 450Mhz */
386 } else {
387 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
388 }
389}
390
391static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000397 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100398 if (index)
399 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000400 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300401 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
402 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 switch (index) {
404 case 0: return 63;
405 case 1: return 72;
406 default: return 0;
407 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000408 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100409 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300410 }
411}
412
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000413static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 return index ? 0 : 100;
416}
417
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000418static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
419 bool has_aux_irq,
420 int send_bytes,
421 uint32_t aux_clock_divider)
422{
423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
424 struct drm_device *dev = intel_dig_port->base.base.dev;
425 uint32_t precharge, timeout;
426
427 if (IS_GEN6(dev))
428 precharge = 3;
429 else
430 precharge = 5;
431
432 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
433 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
434 else
435 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
436
437 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000438 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000439 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000440 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000441 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000442 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000443 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
444 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000445 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000446}
447
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100449intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700450 uint8_t *send, int send_bytes,
451 uint8_t *recv, int recv_size)
452{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200453 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
454 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300456 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100458 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100459 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000461 int try, clock = 0;
Daniel Vetter4aeebd72013-10-31 09:53:36 +0100462 bool has_aux_irq = true;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100463
464 /* dp aux is extremely sensitive to irq latency, hence request the
465 * lowest possible wakeup latency and so prevent the cpu from going into
466 * deep sleep states.
467 */
468 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800471
Paulo Zanonic67a4702013-08-19 13:18:09 -0300472 intel_aux_display_runtime_get(dev_priv);
473
Jesse Barnes11bee432011-08-01 15:02:20 -0700474 /* Try to wait for any previous AUX channel activity */
475 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100476 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700477 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
478 break;
479 msleep(1);
480 }
481
482 if (try == 3) {
483 WARN(1, "dp_aux_ch not started status 0x%08x\n",
484 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100485 ret = -EBUSY;
486 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100487 }
488
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300489 /* Only 5 data registers! */
490 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
491 ret = -E2BIG;
492 goto out;
493 }
494
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000495 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000496 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
497 has_aux_irq,
498 send_bytes,
499 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000500
Chris Wilsonbc866252013-07-21 16:00:03 +0100501 /* Must try at least 3 times according to DP spec */
502 for (try = 0; try < 5; try++) {
503 /* Load the send data into the aux channel data registers */
504 for (i = 0; i < send_bytes; i += 4)
505 I915_WRITE(ch_data + i,
506 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400507
Chris Wilsonbc866252013-07-21 16:00:03 +0100508 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000509 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100510
Chris Wilsonbc866252013-07-21 16:00:03 +0100511 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilsonbc866252013-07-21 16:00:03 +0100513 /* Clear done status and any errors */
514 I915_WRITE(ch_ctl,
515 status |
516 DP_AUX_CH_CTL_DONE |
517 DP_AUX_CH_CTL_TIME_OUT_ERROR |
518 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400519
Chris Wilsonbc866252013-07-21 16:00:03 +0100520 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
521 DP_AUX_CH_CTL_RECEIVE_ERROR))
522 continue;
523 if (status & DP_AUX_CH_CTL_DONE)
524 break;
525 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100526 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527 break;
528 }
529
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700531 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100532 ret = -EBUSY;
533 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 }
535
536 /* Check for timeout or receive error.
537 * Timeouts occur when the sink is not connected
538 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700539 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700540 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100541 ret = -EIO;
542 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700543 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700544
545 /* Timeouts occur when the device isn't connected, so they're
546 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800548 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100549 ret = -ETIMEDOUT;
550 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 }
552
553 /* Unload any bytes sent back from the other side */
554 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
555 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 if (recv_bytes > recv_size)
557 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400558
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100559 for (i = 0; i < recv_bytes; i += 4)
560 unpack_aux(I915_READ(ch_data + i),
561 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100563 ret = recv_bytes;
564out:
565 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300566 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567
568 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* Write data to the aux channel in native mode */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *send, int send_bytes)
575{
576 int ret;
577 uint8_t msg[20];
578 int msg_bytes;
579 uint8_t ack;
580
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300581 if (WARN_ON(send_bytes > 16))
582 return -E2BIG;
583
Keith Packard9b984da2011-09-19 13:54:47 -0700584 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100585 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700586 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800587 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700588 msg[3] = send_bytes - 1;
589 memcpy(&msg[4], send, send_bytes);
590 msg_bytes = send_bytes + 4;
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 if (ret < 0)
594 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100595 ack >>= 4;
596 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100598 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 udelay(100);
600 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700601 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602 }
603 return send_bytes;
604}
605
606/* Write a single byte to the aux channel in native mode */
607static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100608intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 uint16_t address, uint8_t byte)
610{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100611 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700612}
613
614/* read bytes from a native aux channel */
615static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700617 uint16_t address, uint8_t *recv, int recv_bytes)
618{
619 uint8_t msg[4];
620 int msg_bytes;
621 uint8_t reply[20];
622 int reply_bytes;
623 uint8_t ack;
624 int ret;
625
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300626 if (WARN_ON(recv_bytes > 19))
627 return -E2BIG;
628
Keith Packard9b984da2011-09-19 13:54:47 -0700629 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100630 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631 msg[1] = address >> 8;
632 msg[2] = address & 0xff;
633 msg[3] = recv_bytes - 1;
634
635 msg_bytes = 4;
636 reply_bytes = recv_bytes + 1;
637
638 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700641 if (ret == 0)
642 return -EPROTO;
643 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100645 ack = reply[0] >> 4;
646 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700647 memcpy(recv, reply + 1, ret - 1);
648 return ret - 1;
649 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100650 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700651 udelay(100);
652 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700653 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654 }
655}
656
657static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000658intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
659 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660{
Dave Airlieab2c0672009-12-04 10:55:24 +1000661 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100662 struct intel_dp *intel_dp = container_of(adapter,
663 struct intel_dp,
664 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000665 uint16_t address = algo_data->address;
666 uint8_t msg[5];
667 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000668 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000669 int msg_bytes;
670 int reply_bytes;
671 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672
Daniel Vetter4be73782014-01-17 14:39:48 +0100673 edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700674 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000675 /* Set up the command byte */
676 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100677 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000678 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100679 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000680
681 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100682 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000683
684 msg[1] = address >> 8;
685 msg[2] = address;
686
687 switch (mode) {
688 case MODE_I2C_WRITE:
689 msg[3] = 0;
690 msg[4] = write_byte;
691 msg_bytes = 5;
692 reply_bytes = 1;
693 break;
694 case MODE_I2C_READ:
695 msg[3] = 0;
696 msg_bytes = 4;
697 reply_bytes = 2;
698 break;
699 default:
700 msg_bytes = 3;
701 reply_bytes = 1;
702 break;
703 }
704
Jani Nikula58c67ce2013-09-20 16:42:14 +0300705 /*
706 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
707 * required to retry at least seven times upon receiving AUX_DEFER
708 * before giving up the AUX transaction.
709 */
710 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000711 ret = intel_dp_aux_ch(intel_dp,
712 msg, msg_bytes,
713 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000714 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000715 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200716 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000717 }
David Flynn8316f332010-12-08 16:10:21 +0000718
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100719 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
720 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000721 /* I2C-over-AUX Reply field is only valid
722 * when paired with AUX ACK.
723 */
724 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100725 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000726 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200727 ret = -EREMOTEIO;
728 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100729 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300730 /*
731 * For now, just give more slack to branch devices. We
732 * could check the DPCD for I2C bit rate capabilities,
733 * and if available, adjust the interval. We could also
734 * be more careful with DP-to-Legacy adapters where a
735 * long legacy cable may force very low I2C bit rates.
736 */
737 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
738 DP_DWN_STRM_PORT_PRESENT)
739 usleep_range(500, 600);
740 else
741 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000742 continue;
743 default:
744 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
745 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200746 ret = -EREMOTEIO;
747 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000748 }
749
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100750 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
751 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000752 if (mode == MODE_I2C_READ) {
753 *read_byte = reply[1];
754 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200755 ret = reply_bytes - 1;
756 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100757 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000758 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200759 ret = -EREMOTEIO;
760 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100761 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000762 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000763 udelay(100);
764 break;
765 default:
David Flynn8316f332010-12-08 16:10:21 +0000766 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200767 ret = -EREMOTEIO;
768 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000769 }
770 }
David Flynn8316f332010-12-08 16:10:21 +0000771
772 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200773 ret = -EREMOTEIO;
774
775out:
Daniel Vetter4be73782014-01-17 14:39:48 +0100776 edp_panel_vdd_off(intel_dp, false);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200777 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778}
779
780static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800782 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783{
Keith Packard0b5c5412011-09-28 16:41:05 -0700784 int ret;
785
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800786 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100787 intel_dp->algo.running = false;
788 intel_dp->algo.address = 0;
789 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790
Akshay Joshi0206e352011-08-16 15:34:10 -0400791 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100792 intel_dp->adapter.owner = THIS_MODULE;
793 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400794 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100795 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
796 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000797 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798
Keith Packard0b5c5412011-09-28 16:41:05 -0700799 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700800 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801}
802
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803static void
804intel_dp_set_clock(struct intel_encoder *encoder,
805 struct intel_crtc_config *pipe_config, int link_bw)
806{
807 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800808 const struct dp_link_dpll *divisor = NULL;
809 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200810
811 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800812 divisor = gen4_dpll;
813 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200814 } else if (IS_HASWELL(dev)) {
815 /* Haswell has special-purpose DP DDI clocks. */
816 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800817 divisor = pch_dpll;
818 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200819 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800820 divisor = vlv_dpll;
821 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200822 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800823
824 if (divisor && count) {
825 for (i = 0; i < count; i++) {
826 if (link_bw == divisor[i].link_bw) {
827 pipe_config->dpll = divisor[i].dpll;
828 pipe_config->clock_set = true;
829 break;
830 }
831 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200832 }
833}
834
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200835bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836intel_dp_compute_config(struct intel_encoder *encoder,
837 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100839 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100841 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300843 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700844 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300845 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200847 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700848 /* Conveniently, the link BW constants become indices with a shift...*/
849 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200850 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700851 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200852 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853
Imre Deakbc7d38a2013-05-16 14:40:36 +0300854 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100855 pipe_config->has_pch_encoder = true;
856
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200857 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Jani Nikuladd06f902012-10-19 14:51:50 +0300859 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
860 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
861 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700862 if (!HAS_PCH_SPLIT(dev))
863 intel_gmch_panel_fitting(intel_crtc, pipe_config,
864 intel_connector->panel.fitting_mode);
865 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700866 intel_pch_panel_fitting(intel_crtc, pipe_config,
867 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100868 }
869
Daniel Vettercb1793c2012-06-04 18:39:21 +0200870 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200871 return false;
872
Daniel Vetter083f9562012-04-20 20:23:49 +0200873 DRM_DEBUG_KMS("DP link computation with max lane count %i "
874 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100875 max_lane_count, bws[max_clock],
876 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200877
Daniel Vetter36008362013-03-27 00:44:59 +0100878 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
879 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200880 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300881 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
882 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300883 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
884 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300885 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300886 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200887
Daniel Vetter36008362013-03-27 00:44:59 +0100888 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100889 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
890 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200891
Daniel Vetter36008362013-03-27 00:44:59 +0100892 for (clock = 0; clock <= max_clock; clock++) {
893 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
894 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
895 link_avail = intel_dp_max_data_rate(link_clock,
896 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200897
Daniel Vetter36008362013-03-27 00:44:59 +0100898 if (mode_rate <= link_avail) {
899 goto found;
900 }
901 }
902 }
903 }
904
905 return false;
906
907found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200908 if (intel_dp->color_range_auto) {
909 /*
910 * See:
911 * CEA-861-E - 5.1 Default Encoding Parameters
912 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
913 */
Thierry Reding18316c82012-12-20 15:41:44 +0100914 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200915 intel_dp->color_range = DP_COLOR_RANGE_16_235;
916 else
917 intel_dp->color_range = 0;
918 }
919
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200920 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100921 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200922
Daniel Vetter36008362013-03-27 00:44:59 +0100923 intel_dp->link_bw = bws[clock];
924 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200925 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200926 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200927
Daniel Vetter36008362013-03-27 00:44:59 +0100928 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
929 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200930 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100931 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
932 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200934 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100935 adjusted_mode->crtc_clock,
936 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200937 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200939 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
940
Daniel Vetter36008362013-03-27 00:44:59 +0100941 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942}
943
Daniel Vetter7c62a162013-06-01 17:16:20 +0200944static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100945{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200946 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
947 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
948 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 dpa_ctl;
951
Daniel Vetterff9a6752013-06-01 17:16:21 +0200952 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100953 dpa_ctl = I915_READ(DP_A);
954 dpa_ctl &= ~DP_PLL_FREQ_MASK;
955
Daniel Vetterff9a6752013-06-01 17:16:21 +0200956 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100957 /* For a long time we've carried around a ILK-DevA w/a for the
958 * 160MHz clock. If we're really unlucky, it's still required.
959 */
960 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100961 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200962 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100963 } else {
964 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200965 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100966 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100967
Daniel Vetterea9b6002012-11-29 15:59:31 +0100968 I915_WRITE(DP_A, dpa_ctl);
969
970 POSTING_READ(DP_A);
971 udelay(500);
972}
973
Daniel Vetterb934223d2013-07-21 21:37:05 +0200974static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200976 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700977 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200978 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300979 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200980 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
981 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Keith Packard417e8222011-11-01 19:54:11 -0700983 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800984 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700985 *
986 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800987 * SNB CPU
988 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700989 * CPT PCH
990 *
991 * IBX PCH and CPU are the same for almost everything,
992 * except that the CPU DP PLL is configured in this
993 * register
994 *
995 * CPT PCH is quite different, having many bits moved
996 * to the TRANS_DP_CTL register instead. That
997 * configuration happens (oddly) in ironlake_pch_enable
998 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400999
Keith Packard417e8222011-11-01 19:54:11 -07001000 /* Preserve the BIOS-computed detected bit. This is
1001 * supposed to be read-only.
1002 */
1003 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004
Keith Packard417e8222011-11-01 19:54:11 -07001005 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001006 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001007 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Wu Fengguange0dac652011-09-05 14:25:34 +08001009 if (intel_dp->has_audio) {
1010 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001011 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001012 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001013 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001014 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001015
Keith Packard417e8222011-11-01 19:54:11 -07001016 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001017
Imre Deakbc7d38a2013-05-16 14:40:36 +03001018 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001019 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1020 intel_dp->DP |= DP_SYNC_HS_HIGH;
1021 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1022 intel_dp->DP |= DP_SYNC_VS_HIGH;
1023 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1024
Jani Nikula6aba5b62013-10-04 15:08:10 +03001025 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001026 intel_dp->DP |= DP_ENHANCED_FRAMING;
1027
Daniel Vetter7c62a162013-06-01 17:16:20 +02001028 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001029 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001030 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001031 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001032
1033 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1034 intel_dp->DP |= DP_SYNC_HS_HIGH;
1035 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1036 intel_dp->DP |= DP_SYNC_VS_HIGH;
1037 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1038
Jani Nikula6aba5b62013-10-04 15:08:10 +03001039 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001040 intel_dp->DP |= DP_ENHANCED_FRAMING;
1041
Daniel Vetter7c62a162013-06-01 17:16:20 +02001042 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001043 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001044 } else {
1045 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001046 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001047
Imre Deakbc7d38a2013-05-16 14:40:36 +03001048 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001049 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001050}
1051
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001052#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1053#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001054
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001055#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1056#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001057
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001058#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1059#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001060
Daniel Vetter4be73782014-01-17 14:39:48 +01001061static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001062 u32 mask,
1063 u32 value)
1064{
Paulo Zanoni30add222012-10-26 19:05:45 -02001065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001066 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001067 u32 pp_stat_reg, pp_ctrl_reg;
1068
Jani Nikulabf13e812013-09-06 07:40:05 +03001069 pp_stat_reg = _pp_stat_reg(intel_dp);
1070 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001071
1072 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001073 mask, value,
1074 I915_READ(pp_stat_reg),
1075 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001076
Jesse Barnes453c5422013-03-28 09:55:41 -07001077 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001078 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001079 I915_READ(pp_stat_reg),
1080 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001081 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001082
1083 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001084}
1085
Daniel Vetter4be73782014-01-17 14:39:48 +01001086static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001087{
1088 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001089 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001090}
1091
Daniel Vetter4be73782014-01-17 14:39:48 +01001092static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001093{
Keith Packardbd943152011-09-18 23:09:52 -07001094 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001095 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001096}
Keith Packardbd943152011-09-18 23:09:52 -07001097
Daniel Vetter4be73782014-01-17 14:39:48 +01001098static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001099{
1100 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001101
1102 /* When we disable the VDD override bit last we have to do the manual
1103 * wait. */
1104 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1105 intel_dp->panel_power_cycle_delay);
1106
Daniel Vetter4be73782014-01-17 14:39:48 +01001107 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001108}
Keith Packardbd943152011-09-18 23:09:52 -07001109
Daniel Vetter4be73782014-01-17 14:39:48 +01001110static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001111{
1112 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1113 intel_dp->backlight_on_delay);
1114}
1115
Daniel Vetter4be73782014-01-17 14:39:48 +01001116static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001117{
1118 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1119 intel_dp->backlight_off_delay);
1120}
Keith Packard99ea7122011-11-01 19:57:50 -07001121
Keith Packard832dd3c2011-11-01 19:34:06 -07001122/* Read the current pp_control value, unlocking the register if it
1123 * is locked
1124 */
1125
Jesse Barnes453c5422013-03-28 09:55:41 -07001126static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001127{
Jesse Barnes453c5422013-03-28 09:55:41 -07001128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001131
Jani Nikulabf13e812013-09-06 07:40:05 +03001132 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001133 control &= ~PANEL_UNLOCK_MASK;
1134 control |= PANEL_UNLOCK_REGS;
1135 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001136}
1137
Daniel Vetter4be73782014-01-17 14:39:48 +01001138static void edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001139{
Paulo Zanoni30add222012-10-26 19:05:45 -02001140 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001141 struct drm_i915_private *dev_priv = dev->dev_private;
1142 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001143 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001144
Keith Packard97af61f572011-09-28 16:23:51 -07001145 if (!is_edp(intel_dp))
1146 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001147
Keith Packardbd943152011-09-18 23:09:52 -07001148 WARN(intel_dp->want_panel_vdd,
1149 "eDP VDD already requested on\n");
1150
1151 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001152
Daniel Vetter4be73782014-01-17 14:39:48 +01001153 if (edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001154 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001155
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001156 intel_runtime_pm_get(dev_priv);
1157
Paulo Zanonib0665d52013-10-30 19:50:27 -02001158 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001159
Daniel Vetter4be73782014-01-17 14:39:48 +01001160 if (!edp_have_panel_power(intel_dp))
1161 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001162
Jesse Barnes453c5422013-03-28 09:55:41 -07001163 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001164 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001165
Jani Nikulabf13e812013-09-06 07:40:05 +03001166 pp_stat_reg = _pp_stat_reg(intel_dp);
1167 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001168
1169 I915_WRITE(pp_ctrl_reg, pp);
1170 POSTING_READ(pp_ctrl_reg);
1171 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1172 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001173 /*
1174 * If the panel wasn't on, delay before accessing aux channel
1175 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001176 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001177 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001178 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001179 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001180}
1181
Daniel Vetter4be73782014-01-17 14:39:48 +01001182static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001183{
Paulo Zanoni30add222012-10-26 19:05:45 -02001184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001185 struct drm_i915_private *dev_priv = dev->dev_private;
1186 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001187 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001188
Daniel Vettera0e99e62012-12-02 01:05:46 +01001189 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1190
Daniel Vetter4be73782014-01-17 14:39:48 +01001191 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001192 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1193
Jesse Barnes453c5422013-03-28 09:55:41 -07001194 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001195 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001196
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001197 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1198 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001199
1200 I915_WRITE(pp_ctrl_reg, pp);
1201 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001202
Keith Packardbd943152011-09-18 23:09:52 -07001203 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001204 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1205 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001206
1207 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001208 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001209
1210 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001211 }
1212}
1213
Daniel Vetter4be73782014-01-17 14:39:48 +01001214static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001215{
1216 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1217 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001218 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001219
Keith Packard627f7672011-10-31 11:30:10 -07001220 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001221 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001222 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001223}
1224
Daniel Vetter4be73782014-01-17 14:39:48 +01001225static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001226{
Keith Packard97af61f572011-09-28 16:23:51 -07001227 if (!is_edp(intel_dp))
1228 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001229
Keith Packardbd943152011-09-18 23:09:52 -07001230 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001231
Keith Packardbd943152011-09-18 23:09:52 -07001232 intel_dp->want_panel_vdd = false;
1233
1234 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001235 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001236 } else {
1237 /*
1238 * Queue the timer to fire a long
1239 * time from now (relative to the power down delay)
1240 * to keep the panel power up across a sequence of operations
1241 */
1242 schedule_delayed_work(&intel_dp->panel_vdd_work,
1243 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1244 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001245}
1246
Daniel Vetter4be73782014-01-17 14:39:48 +01001247void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001248{
Paulo Zanoni30add222012-10-26 19:05:45 -02001249 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001250 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001251 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001252 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001253
Keith Packard97af61f572011-09-28 16:23:51 -07001254 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001255 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001256
1257 DRM_DEBUG_KMS("Turn eDP power on\n");
1258
Daniel Vetter4be73782014-01-17 14:39:48 +01001259 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001260 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001261 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001262 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001263
Daniel Vetter4be73782014-01-17 14:39:48 +01001264 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001265
Jani Nikulabf13e812013-09-06 07:40:05 +03001266 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001267 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001268 if (IS_GEN5(dev)) {
1269 /* ILK workaround: disable reset around power sequence */
1270 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001271 I915_WRITE(pp_ctrl_reg, pp);
1272 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001273 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001274
Keith Packard1c0ae802011-09-19 13:59:29 -07001275 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001276 if (!IS_GEN5(dev))
1277 pp |= PANEL_POWER_RESET;
1278
Jesse Barnes453c5422013-03-28 09:55:41 -07001279 I915_WRITE(pp_ctrl_reg, pp);
1280 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001281
Daniel Vetter4be73782014-01-17 14:39:48 +01001282 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001283 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001284
Keith Packard05ce1a42011-09-29 16:33:01 -07001285 if (IS_GEN5(dev)) {
1286 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001287 I915_WRITE(pp_ctrl_reg, pp);
1288 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001289 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001290}
1291
Daniel Vetter4be73782014-01-17 14:39:48 +01001292void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001293{
Paulo Zanoni30add222012-10-26 19:05:45 -02001294 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001295 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001296 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001297 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001298
Keith Packard97af61f572011-09-28 16:23:51 -07001299 if (!is_edp(intel_dp))
1300 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001301
Keith Packard99ea7122011-11-01 19:57:50 -07001302 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001303
Daniel Vetter4be73782014-01-17 14:39:48 +01001304 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001305
Jesse Barnes453c5422013-03-28 09:55:41 -07001306 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001307 /* We need to switch off panel power _and_ force vdd, for otherwise some
1308 * panels get very unhappy and cease to work. */
Paulo Zanonidff392d2013-12-06 17:32:41 -02001309 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001310
Jani Nikulabf13e812013-09-06 07:40:05 +03001311 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001312
1313 I915_WRITE(pp_ctrl_reg, pp);
1314 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001315
Paulo Zanonidce56b32013-12-19 14:29:40 -02001316 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001317 wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001318}
1319
Daniel Vetter4be73782014-01-17 14:39:48 +01001320void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001321{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1323 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001326 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001327
Keith Packardf01eca22011-09-28 16:48:10 -07001328 if (!is_edp(intel_dp))
1329 return;
1330
Zhao Yakui28c97732009-10-09 11:39:41 +08001331 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001332 /*
1333 * If we enable the backlight right away following a panel power
1334 * on, we may see slight flicker as the panel syncs with the eDP
1335 * link. So delay a bit to make sure the image is solid before
1336 * allowing it to appear.
1337 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001338 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001339 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001340 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001341
Jani Nikulabf13e812013-09-06 07:40:05 +03001342 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001343
1344 I915_WRITE(pp_ctrl_reg, pp);
1345 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001346
Jesse Barnes752aa882013-10-31 18:55:49 +02001347 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001348}
1349
Daniel Vetter4be73782014-01-17 14:39:48 +01001350void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001351{
Paulo Zanoni30add222012-10-26 19:05:45 -02001352 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001353 struct drm_i915_private *dev_priv = dev->dev_private;
1354 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001355 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001356
Keith Packardf01eca22011-09-28 16:48:10 -07001357 if (!is_edp(intel_dp))
1358 return;
1359
Jesse Barnes752aa882013-10-31 18:55:49 +02001360 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001361
Zhao Yakui28c97732009-10-09 11:39:41 +08001362 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001363 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001364 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001365
Jani Nikulabf13e812013-09-06 07:40:05 +03001366 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001367
1368 I915_WRITE(pp_ctrl_reg, pp);
1369 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001370 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001371}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001372
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001373static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001374{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1376 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1377 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001378 struct drm_i915_private *dev_priv = dev->dev_private;
1379 u32 dpa_ctl;
1380
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001381 assert_pipe_disabled(dev_priv,
1382 to_intel_crtc(crtc)->pipe);
1383
Jesse Barnesd240f202010-08-13 15:43:26 -07001384 DRM_DEBUG_KMS("\n");
1385 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001386 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1387 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1388
1389 /* We don't adjust intel_dp->DP while tearing down the link, to
1390 * facilitate link retraining (e.g. after hotplug). Hence clear all
1391 * enable bits here to ensure that we don't enable too much. */
1392 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1393 intel_dp->DP |= DP_PLL_ENABLE;
1394 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001395 POSTING_READ(DP_A);
1396 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001397}
1398
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001399static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001400{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001401 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1402 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1403 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 u32 dpa_ctl;
1406
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001407 assert_pipe_disabled(dev_priv,
1408 to_intel_crtc(crtc)->pipe);
1409
Jesse Barnesd240f202010-08-13 15:43:26 -07001410 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001411 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1412 "dp pll off, should be on\n");
1413 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1414
1415 /* We can't rely on the value tracked for the DP register in
1416 * intel_dp->DP because link_down must not change that (otherwise link
1417 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001418 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001419 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001420 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001421 udelay(200);
1422}
1423
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001424/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001425void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001426{
1427 int ret, i;
1428
1429 /* Should have a valid DPCD by this point */
1430 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1431 return;
1432
1433 if (mode != DRM_MODE_DPMS_ON) {
1434 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1435 DP_SET_POWER_D3);
1436 if (ret != 1)
1437 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1438 } else {
1439 /*
1440 * When turning on, we need to retry for 1ms to give the sink
1441 * time to wake up.
1442 */
1443 for (i = 0; i < 3; i++) {
1444 ret = intel_dp_aux_native_write_1(intel_dp,
1445 DP_SET_POWER,
1446 DP_SET_POWER_D0);
1447 if (ret == 1)
1448 break;
1449 msleep(1);
1450 }
1451 }
1452}
1453
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001454static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1455 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001456{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001457 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001458 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001459 struct drm_device *dev = encoder->base.dev;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001462
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001463 if (!(tmp & DP_PORT_EN))
1464 return false;
1465
Imre Deakbc7d38a2013-05-16 14:40:36 +03001466 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001467 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001468 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001469 *pipe = PORT_TO_PIPE(tmp);
1470 } else {
1471 u32 trans_sel;
1472 u32 trans_dp;
1473 int i;
1474
1475 switch (intel_dp->output_reg) {
1476 case PCH_DP_B:
1477 trans_sel = TRANS_DP_PORT_SEL_B;
1478 break;
1479 case PCH_DP_C:
1480 trans_sel = TRANS_DP_PORT_SEL_C;
1481 break;
1482 case PCH_DP_D:
1483 trans_sel = TRANS_DP_PORT_SEL_D;
1484 break;
1485 default:
1486 return true;
1487 }
1488
1489 for_each_pipe(i) {
1490 trans_dp = I915_READ(TRANS_DP_CTL(i));
1491 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1492 *pipe = i;
1493 return true;
1494 }
1495 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001496
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001497 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1498 intel_dp->output_reg);
1499 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001500
1501 return true;
1502}
1503
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001504static void intel_dp_get_config(struct intel_encoder *encoder,
1505 struct intel_crtc_config *pipe_config)
1506{
1507 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001508 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001509 struct drm_device *dev = encoder->base.dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 enum port port = dp_to_dig_port(intel_dp)->port;
1512 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001513 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001514
Xiong Zhang63000ef2013-06-28 12:59:06 +08001515 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1516 tmp = I915_READ(intel_dp->output_reg);
1517 if (tmp & DP_SYNC_HS_HIGH)
1518 flags |= DRM_MODE_FLAG_PHSYNC;
1519 else
1520 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001521
Xiong Zhang63000ef2013-06-28 12:59:06 +08001522 if (tmp & DP_SYNC_VS_HIGH)
1523 flags |= DRM_MODE_FLAG_PVSYNC;
1524 else
1525 flags |= DRM_MODE_FLAG_NVSYNC;
1526 } else {
1527 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1528 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1529 flags |= DRM_MODE_FLAG_PHSYNC;
1530 else
1531 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001532
Xiong Zhang63000ef2013-06-28 12:59:06 +08001533 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1534 flags |= DRM_MODE_FLAG_PVSYNC;
1535 else
1536 flags |= DRM_MODE_FLAG_NVSYNC;
1537 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001538
1539 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001540
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001541 pipe_config->has_dp_encoder = true;
1542
1543 intel_dp_get_m_n(crtc, pipe_config);
1544
Ville Syrjälä18442d02013-09-13 16:00:08 +03001545 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001546 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1547 pipe_config->port_clock = 162000;
1548 else
1549 pipe_config->port_clock = 270000;
1550 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001551
1552 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1553 &pipe_config->dp_m_n);
1554
1555 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1556 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1557
Damien Lespiau241bfc32013-09-25 16:45:37 +01001558 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001559
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001560 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1561 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1562 /*
1563 * This is a big fat ugly hack.
1564 *
1565 * Some machines in UEFI boot mode provide us a VBT that has 18
1566 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1567 * unknown we fail to light up. Yet the same BIOS boots up with
1568 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1569 * max, not what it tells us to use.
1570 *
1571 * Note: This will still be broken if the eDP panel is not lit
1572 * up by the BIOS, and thus we can't get the mode at module
1573 * load.
1574 */
1575 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1576 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1577 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1578 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001579}
1580
Rodrigo Vivia031d702013-10-03 16:15:06 -03001581static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001582{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001583 struct drm_i915_private *dev_priv = dev->dev_private;
1584
1585 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001586}
1587
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001588static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
Ben Widawsky18b59922013-09-20 09:35:30 -07001592 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001593 return false;
1594
Ben Widawsky18b59922013-09-20 09:35:30 -07001595 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001596}
1597
1598static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1599 struct edp_vsc_psr *vsc_psr)
1600{
1601 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1602 struct drm_device *dev = dig_port->base.base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1605 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1606 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1607 uint32_t *data = (uint32_t *) vsc_psr;
1608 unsigned int i;
1609
1610 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1611 the video DIP being updated before program video DIP data buffer
1612 registers for DIP being updated. */
1613 I915_WRITE(ctl_reg, 0);
1614 POSTING_READ(ctl_reg);
1615
1616 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1617 if (i < sizeof(struct edp_vsc_psr))
1618 I915_WRITE(data_reg + i, *data++);
1619 else
1620 I915_WRITE(data_reg + i, 0);
1621 }
1622
1623 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1624 POSTING_READ(ctl_reg);
1625}
1626
1627static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1628{
1629 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 struct edp_vsc_psr psr_vsc;
1632
1633 if (intel_dp->psr_setup_done)
1634 return;
1635
1636 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1637 memset(&psr_vsc, 0, sizeof(psr_vsc));
1638 psr_vsc.sdp_header.HB0 = 0;
1639 psr_vsc.sdp_header.HB1 = 0x7;
1640 psr_vsc.sdp_header.HB2 = 0x2;
1641 psr_vsc.sdp_header.HB3 = 0x8;
1642 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1643
1644 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001645 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001646 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001647
1648 intel_dp->psr_setup_done = true;
1649}
1650
1651static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1652{
1653 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1654 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001655 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001656 int precharge = 0x3;
1657 int msg_size = 5; /* Header(4) + Message(1) */
1658
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001659 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1660
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001661 /* Enable PSR in sink */
1662 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1663 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1664 DP_PSR_ENABLE &
1665 ~DP_PSR_MAIN_LINK_ACTIVE);
1666 else
1667 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1668 DP_PSR_ENABLE |
1669 DP_PSR_MAIN_LINK_ACTIVE);
1670
1671 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001672 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1673 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1674 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001675 DP_AUX_CH_CTL_TIME_OUT_400us |
1676 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1677 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1678 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1679}
1680
1681static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1682{
1683 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685 uint32_t max_sleep_time = 0x1f;
1686 uint32_t idle_frames = 1;
1687 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001688 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001689
1690 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1691 val |= EDP_PSR_LINK_STANDBY;
1692 val |= EDP_PSR_TP2_TP3_TIME_0us;
1693 val |= EDP_PSR_TP1_TIME_0us;
1694 val |= EDP_PSR_SKIP_AUX_EXIT;
1695 } else
1696 val |= EDP_PSR_LINK_DISABLE;
1697
Ben Widawsky18b59922013-09-20 09:35:30 -07001698 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001699 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001700 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1701 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1702 EDP_PSR_ENABLE);
1703}
1704
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001705static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1706{
1707 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1708 struct drm_device *dev = dig_port->base.base.dev;
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 struct drm_crtc *crtc = dig_port->base.base.crtc;
1711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1712 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1713 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1714
Rodrigo Vivia031d702013-10-03 16:15:06 -03001715 dev_priv->psr.source_ok = false;
1716
Ben Widawsky18b59922013-09-20 09:35:30 -07001717 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001718 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001719 return false;
1720 }
1721
1722 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1723 (dig_port->port != PORT_A)) {
1724 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001725 return false;
1726 }
1727
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001728 if (!i915_enable_psr) {
1729 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001730 return false;
1731 }
1732
Chris Wilsoncd234b02013-08-02 20:39:49 +01001733 crtc = dig_port->base.base.crtc;
1734 if (crtc == NULL) {
1735 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001736 return false;
1737 }
1738
1739 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001740 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001741 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001742 return false;
1743 }
1744
Chris Wilsoncd234b02013-08-02 20:39:49 +01001745 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001746 if (obj->tiling_mode != I915_TILING_X ||
1747 obj->fence_reg == I915_FENCE_REG_NONE) {
1748 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001749 return false;
1750 }
1751
1752 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1753 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001754 return false;
1755 }
1756
1757 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1758 S3D_ENABLE) {
1759 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001760 return false;
1761 }
1762
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001763 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001764 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001765 return false;
1766 }
1767
Rodrigo Vivia031d702013-10-03 16:15:06 -03001768 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001769 return true;
1770}
1771
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001772static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001773{
1774 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1775
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001776 if (!intel_edp_psr_match_conditions(intel_dp) ||
1777 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001778 return;
1779
1780 /* Setup PSR once */
1781 intel_edp_psr_setup(intel_dp);
1782
1783 /* Enable PSR on the panel */
1784 intel_edp_psr_enable_sink(intel_dp);
1785
1786 /* Enable PSR on the host */
1787 intel_edp_psr_enable_source(intel_dp);
1788}
1789
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001790void intel_edp_psr_enable(struct intel_dp *intel_dp)
1791{
1792 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1793
1794 if (intel_edp_psr_match_conditions(intel_dp) &&
1795 !intel_edp_is_psr_enabled(dev))
1796 intel_edp_psr_do_enable(intel_dp);
1797}
1798
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001799void intel_edp_psr_disable(struct intel_dp *intel_dp)
1800{
1801 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803
1804 if (!intel_edp_is_psr_enabled(dev))
1805 return;
1806
Ben Widawsky18b59922013-09-20 09:35:30 -07001807 I915_WRITE(EDP_PSR_CTL(dev),
1808 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001809
1810 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001811 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001812 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1813 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1814}
1815
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001816void intel_edp_psr_update(struct drm_device *dev)
1817{
1818 struct intel_encoder *encoder;
1819 struct intel_dp *intel_dp = NULL;
1820
1821 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1822 if (encoder->type == INTEL_OUTPUT_EDP) {
1823 intel_dp = enc_to_intel_dp(&encoder->base);
1824
Rodrigo Vivia031d702013-10-03 16:15:06 -03001825 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001826 return;
1827
1828 if (!intel_edp_psr_match_conditions(intel_dp))
1829 intel_edp_psr_disable(intel_dp);
1830 else
1831 if (!intel_edp_is_psr_enabled(dev))
1832 intel_edp_psr_do_enable(intel_dp);
1833 }
1834}
1835
Daniel Vettere8cb4552012-07-01 13:05:48 +02001836static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001837{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001839 enum port port = dp_to_dig_port(intel_dp)->port;
1840 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001841
1842 /* Make sure the panel is off before trying to change the mode. But also
1843 * ensure that we have vdd while we switch off the panel. */
Daniel Vetter4be73782014-01-17 14:39:48 +01001844 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001845 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001846 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001847
1848 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001849 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001850 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001851}
1852
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001853static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001854{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001855 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001856 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001857 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001858
Imre Deak982a3862013-05-23 19:39:40 +03001859 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001860 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001861 if (!IS_VALLEYVIEW(dev))
1862 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001863 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001864}
1865
Daniel Vettere8cb4552012-07-01 13:05:48 +02001866static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001867{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001868 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1869 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001871 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001873 if (WARN_ON(dp_reg & DP_PORT_EN))
1874 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Daniel Vetter4be73782014-01-17 14:39:48 +01001876 edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001877 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1878 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001879 intel_edp_panel_on(intel_dp);
1880 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001881 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001882 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001883}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001884
Jani Nikulaecff4f32013-09-06 07:38:29 +03001885static void g4x_enable_dp(struct intel_encoder *encoder)
1886{
Jani Nikula828f5c62013-09-05 16:44:45 +03001887 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1888
Jani Nikulaecff4f32013-09-06 07:38:29 +03001889 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001890 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001891}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001892
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001893static void vlv_enable_dp(struct intel_encoder *encoder)
1894{
Jani Nikula828f5c62013-09-05 16:44:45 +03001895 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1896
Daniel Vetter4be73782014-01-17 14:39:48 +01001897 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001898}
1899
Jani Nikulaecff4f32013-09-06 07:38:29 +03001900static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001902 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001903 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001904
1905 if (dport->port == PORT_A)
1906 ironlake_edp_pll_on(intel_dp);
1907}
1908
1909static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1910{
1911 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1912 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001913 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001914 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001915 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001916 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001917 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001918 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001919 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001921 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001922
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001923 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001924 val = 0;
1925 if (pipe)
1926 val |= (1<<21);
1927 else
1928 val &= ~(1<<21);
1929 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001930 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1931 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1932 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001933
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001934 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001935
Jani Nikulabf13e812013-09-06 07:40:05 +03001936 /* init power sequencer on this pipe and port */
1937 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1938 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1939 &power_seq);
1940
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001941 intel_enable_dp(encoder);
1942
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001943 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001944}
1945
Jani Nikulaecff4f32013-09-06 07:38:29 +03001946static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001947{
1948 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1949 struct drm_device *dev = encoder->base.dev;
1950 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001951 struct intel_crtc *intel_crtc =
1952 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001953 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001954 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001955
Jesse Barnes89b667f2013-04-18 14:51:36 -07001956 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001957 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001958 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001959 DPIO_PCS_TX_LANE2_RESET |
1960 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001961 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001962 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1963 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1964 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1965 DPIO_PCS_CLK_SOFT_RESET);
1966
1967 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001968 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1969 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1970 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001971 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001972}
1973
1974/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001975 * Native read with retry for link status and receiver capability reads for
1976 * cases where the sink may still be asleep.
1977 */
1978static bool
1979intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1980 uint8_t *recv, int recv_bytes)
1981{
1982 int ret, i;
1983
1984 /*
1985 * Sinks are *supposed* to come up within 1ms from an off state,
1986 * but we're also supposed to retry 3 times per the spec.
1987 */
1988 for (i = 0; i < 3; i++) {
1989 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1990 recv_bytes);
1991 if (ret == recv_bytes)
1992 return true;
1993 msleep(1);
1994 }
1995
1996 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001997}
1998
1999/*
2000 * Fetch AUX CH registers 0x202 - 0x207 which contain
2001 * link status information
2002 */
2003static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002004intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002005{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002006 return intel_dp_aux_native_read_retry(intel_dp,
2007 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07002008 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002009 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002010}
2011
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002012/*
2013 * These are source-specific values; current Intel hardware supports
2014 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2015 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002016
2017static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002018intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002019{
Paulo Zanoni30add222012-10-26 19:05:45 -02002020 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002021 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002022
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002023 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002024 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002025 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002026 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002027 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002028 return DP_TRAIN_VOLTAGE_SWING_1200;
2029 else
2030 return DP_TRAIN_VOLTAGE_SWING_800;
2031}
2032
2033static uint8_t
2034intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2035{
Paulo Zanoni30add222012-10-26 19:05:45 -02002036 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002037 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002038
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002039 if (IS_BROADWELL(dev)) {
2040 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2041 case DP_TRAIN_VOLTAGE_SWING_400:
2042 case DP_TRAIN_VOLTAGE_SWING_600:
2043 return DP_TRAIN_PRE_EMPHASIS_6;
2044 case DP_TRAIN_VOLTAGE_SWING_800:
2045 return DP_TRAIN_PRE_EMPHASIS_3_5;
2046 case DP_TRAIN_VOLTAGE_SWING_1200:
2047 default:
2048 return DP_TRAIN_PRE_EMPHASIS_0;
2049 }
2050 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002051 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2052 case DP_TRAIN_VOLTAGE_SWING_400:
2053 return DP_TRAIN_PRE_EMPHASIS_9_5;
2054 case DP_TRAIN_VOLTAGE_SWING_600:
2055 return DP_TRAIN_PRE_EMPHASIS_6;
2056 case DP_TRAIN_VOLTAGE_SWING_800:
2057 return DP_TRAIN_PRE_EMPHASIS_3_5;
2058 case DP_TRAIN_VOLTAGE_SWING_1200:
2059 default:
2060 return DP_TRAIN_PRE_EMPHASIS_0;
2061 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002062 } else if (IS_VALLEYVIEW(dev)) {
2063 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2064 case DP_TRAIN_VOLTAGE_SWING_400:
2065 return DP_TRAIN_PRE_EMPHASIS_9_5;
2066 case DP_TRAIN_VOLTAGE_SWING_600:
2067 return DP_TRAIN_PRE_EMPHASIS_6;
2068 case DP_TRAIN_VOLTAGE_SWING_800:
2069 return DP_TRAIN_PRE_EMPHASIS_3_5;
2070 case DP_TRAIN_VOLTAGE_SWING_1200:
2071 default:
2072 return DP_TRAIN_PRE_EMPHASIS_0;
2073 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002074 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002075 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2076 case DP_TRAIN_VOLTAGE_SWING_400:
2077 return DP_TRAIN_PRE_EMPHASIS_6;
2078 case DP_TRAIN_VOLTAGE_SWING_600:
2079 case DP_TRAIN_VOLTAGE_SWING_800:
2080 return DP_TRAIN_PRE_EMPHASIS_3_5;
2081 default:
2082 return DP_TRAIN_PRE_EMPHASIS_0;
2083 }
2084 } else {
2085 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2086 case DP_TRAIN_VOLTAGE_SWING_400:
2087 return DP_TRAIN_PRE_EMPHASIS_6;
2088 case DP_TRAIN_VOLTAGE_SWING_600:
2089 return DP_TRAIN_PRE_EMPHASIS_6;
2090 case DP_TRAIN_VOLTAGE_SWING_800:
2091 return DP_TRAIN_PRE_EMPHASIS_3_5;
2092 case DP_TRAIN_VOLTAGE_SWING_1200:
2093 default:
2094 return DP_TRAIN_PRE_EMPHASIS_0;
2095 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002096 }
2097}
2098
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002099static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2100{
2101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002104 struct intel_crtc *intel_crtc =
2105 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002106 unsigned long demph_reg_value, preemph_reg_value,
2107 uniqtranscale_reg_value;
2108 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002109 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002110 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002111
2112 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2113 case DP_TRAIN_PRE_EMPHASIS_0:
2114 preemph_reg_value = 0x0004000;
2115 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2116 case DP_TRAIN_VOLTAGE_SWING_400:
2117 demph_reg_value = 0x2B405555;
2118 uniqtranscale_reg_value = 0x552AB83A;
2119 break;
2120 case DP_TRAIN_VOLTAGE_SWING_600:
2121 demph_reg_value = 0x2B404040;
2122 uniqtranscale_reg_value = 0x5548B83A;
2123 break;
2124 case DP_TRAIN_VOLTAGE_SWING_800:
2125 demph_reg_value = 0x2B245555;
2126 uniqtranscale_reg_value = 0x5560B83A;
2127 break;
2128 case DP_TRAIN_VOLTAGE_SWING_1200:
2129 demph_reg_value = 0x2B405555;
2130 uniqtranscale_reg_value = 0x5598DA3A;
2131 break;
2132 default:
2133 return 0;
2134 }
2135 break;
2136 case DP_TRAIN_PRE_EMPHASIS_3_5:
2137 preemph_reg_value = 0x0002000;
2138 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2139 case DP_TRAIN_VOLTAGE_SWING_400:
2140 demph_reg_value = 0x2B404040;
2141 uniqtranscale_reg_value = 0x5552B83A;
2142 break;
2143 case DP_TRAIN_VOLTAGE_SWING_600:
2144 demph_reg_value = 0x2B404848;
2145 uniqtranscale_reg_value = 0x5580B83A;
2146 break;
2147 case DP_TRAIN_VOLTAGE_SWING_800:
2148 demph_reg_value = 0x2B404040;
2149 uniqtranscale_reg_value = 0x55ADDA3A;
2150 break;
2151 default:
2152 return 0;
2153 }
2154 break;
2155 case DP_TRAIN_PRE_EMPHASIS_6:
2156 preemph_reg_value = 0x0000000;
2157 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2158 case DP_TRAIN_VOLTAGE_SWING_400:
2159 demph_reg_value = 0x2B305555;
2160 uniqtranscale_reg_value = 0x5570B83A;
2161 break;
2162 case DP_TRAIN_VOLTAGE_SWING_600:
2163 demph_reg_value = 0x2B2B4040;
2164 uniqtranscale_reg_value = 0x55ADDA3A;
2165 break;
2166 default:
2167 return 0;
2168 }
2169 break;
2170 case DP_TRAIN_PRE_EMPHASIS_9_5:
2171 preemph_reg_value = 0x0006000;
2172 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2173 case DP_TRAIN_VOLTAGE_SWING_400:
2174 demph_reg_value = 0x1B405555;
2175 uniqtranscale_reg_value = 0x55ADDA3A;
2176 break;
2177 default:
2178 return 0;
2179 }
2180 break;
2181 default:
2182 return 0;
2183 }
2184
Chris Wilson0980a602013-07-26 19:57:35 +01002185 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002186 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2187 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2188 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002189 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002190 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2191 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2192 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2193 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002194 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002195
2196 return 0;
2197}
2198
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002200intel_get_adjust_train(struct intel_dp *intel_dp,
2201 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002202{
2203 uint8_t v = 0;
2204 uint8_t p = 0;
2205 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002206 uint8_t voltage_max;
2207 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208
Jesse Barnes33a34e42010-09-08 12:42:02 -07002209 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002210 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2211 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002212
2213 if (this_v > v)
2214 v = this_v;
2215 if (this_p > p)
2216 p = this_p;
2217 }
2218
Keith Packard1a2eb462011-11-16 16:26:07 -08002219 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002220 if (v >= voltage_max)
2221 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002222
Keith Packard1a2eb462011-11-16 16:26:07 -08002223 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2224 if (p >= preemph_max)
2225 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002226
2227 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002228 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002229}
2230
2231static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002232intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002233{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002234 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002235
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002236 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002237 case DP_TRAIN_VOLTAGE_SWING_400:
2238 default:
2239 signal_levels |= DP_VOLTAGE_0_4;
2240 break;
2241 case DP_TRAIN_VOLTAGE_SWING_600:
2242 signal_levels |= DP_VOLTAGE_0_6;
2243 break;
2244 case DP_TRAIN_VOLTAGE_SWING_800:
2245 signal_levels |= DP_VOLTAGE_0_8;
2246 break;
2247 case DP_TRAIN_VOLTAGE_SWING_1200:
2248 signal_levels |= DP_VOLTAGE_1_2;
2249 break;
2250 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002251 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002252 case DP_TRAIN_PRE_EMPHASIS_0:
2253 default:
2254 signal_levels |= DP_PRE_EMPHASIS_0;
2255 break;
2256 case DP_TRAIN_PRE_EMPHASIS_3_5:
2257 signal_levels |= DP_PRE_EMPHASIS_3_5;
2258 break;
2259 case DP_TRAIN_PRE_EMPHASIS_6:
2260 signal_levels |= DP_PRE_EMPHASIS_6;
2261 break;
2262 case DP_TRAIN_PRE_EMPHASIS_9_5:
2263 signal_levels |= DP_PRE_EMPHASIS_9_5;
2264 break;
2265 }
2266 return signal_levels;
2267}
2268
Zhenyu Wange3421a12010-04-08 09:43:27 +08002269/* Gen6's DP voltage swing and pre-emphasis control */
2270static uint32_t
2271intel_gen6_edp_signal_levels(uint8_t train_set)
2272{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002273 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2274 DP_TRAIN_PRE_EMPHASIS_MASK);
2275 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002276 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002277 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2278 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2279 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2280 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002281 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002282 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2283 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002284 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002285 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2286 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002287 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002288 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2289 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002290 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002291 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2292 "0x%x\n", signal_levels);
2293 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002294 }
2295}
2296
Keith Packard1a2eb462011-11-16 16:26:07 -08002297/* Gen7's DP voltage swing and pre-emphasis control */
2298static uint32_t
2299intel_gen7_edp_signal_levels(uint8_t train_set)
2300{
2301 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2302 DP_TRAIN_PRE_EMPHASIS_MASK);
2303 switch (signal_levels) {
2304 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2305 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2306 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2307 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2308 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2309 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2310
2311 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2312 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2313 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2314 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2315
2316 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2317 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2318 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2319 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2320
2321 default:
2322 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2323 "0x%x\n", signal_levels);
2324 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2325 }
2326}
2327
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002328/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2329static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002330intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002331{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002332 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2333 DP_TRAIN_PRE_EMPHASIS_MASK);
2334 switch (signal_levels) {
2335 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2336 return DDI_BUF_EMP_400MV_0DB_HSW;
2337 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2338 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2339 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2340 return DDI_BUF_EMP_400MV_6DB_HSW;
2341 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2342 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002343
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002344 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2345 return DDI_BUF_EMP_600MV_0DB_HSW;
2346 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2347 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2348 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2349 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002350
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002351 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2352 return DDI_BUF_EMP_800MV_0DB_HSW;
2353 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2354 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2355 default:
2356 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2357 "0x%x\n", signal_levels);
2358 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002359 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002360}
2361
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002362static uint32_t
2363intel_bdw_signal_levels(uint8_t train_set)
2364{
2365 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2366 DP_TRAIN_PRE_EMPHASIS_MASK);
2367 switch (signal_levels) {
2368 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2369 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2370 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2371 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2372 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2373 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2374
2375 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2376 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2377 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2378 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2379 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2380 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2381
2382 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2383 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2384 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2385 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2386
2387 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2388 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2389
2390 default:
2391 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2392 "0x%x\n", signal_levels);
2393 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2394 }
2395}
2396
Paulo Zanonif0a34242012-12-06 16:51:50 -02002397/* Properly updates "DP" with the correct signal levels. */
2398static void
2399intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2400{
2401 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002402 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002403 struct drm_device *dev = intel_dig_port->base.base.dev;
2404 uint32_t signal_levels, mask;
2405 uint8_t train_set = intel_dp->train_set[0];
2406
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002407 if (IS_BROADWELL(dev)) {
2408 signal_levels = intel_bdw_signal_levels(train_set);
2409 mask = DDI_BUF_EMP_MASK;
2410 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002411 signal_levels = intel_hsw_signal_levels(train_set);
2412 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002413 } else if (IS_VALLEYVIEW(dev)) {
2414 signal_levels = intel_vlv_signal_levels(intel_dp);
2415 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002416 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002417 signal_levels = intel_gen7_edp_signal_levels(train_set);
2418 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002419 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002420 signal_levels = intel_gen6_edp_signal_levels(train_set);
2421 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2422 } else {
2423 signal_levels = intel_gen4_signal_levels(train_set);
2424 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2425 }
2426
2427 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2428
2429 *DP = (*DP & ~mask) | signal_levels;
2430}
2431
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002432static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002433intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002434 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002435 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002436{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002437 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2438 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002439 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002440 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002441 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2442 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002443
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002444 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002445 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002446
2447 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2448 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2449 else
2450 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2451
2452 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2453 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2454 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002455 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2456
2457 break;
2458 case DP_TRAINING_PATTERN_1:
2459 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2460 break;
2461 case DP_TRAINING_PATTERN_2:
2462 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2463 break;
2464 case DP_TRAINING_PATTERN_3:
2465 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2466 break;
2467 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002468 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002469
Imre Deakbc7d38a2013-05-16 14:40:36 +03002470 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002471 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002472
2473 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2474 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002475 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002476 break;
2477 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002478 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002479 break;
2480 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002481 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002482 break;
2483 case DP_TRAINING_PATTERN_3:
2484 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002485 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002486 break;
2487 }
2488
2489 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002490 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002491
2492 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2493 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002494 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002495 break;
2496 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002497 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002498 break;
2499 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002500 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002501 break;
2502 case DP_TRAINING_PATTERN_3:
2503 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002504 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002505 break;
2506 }
2507 }
2508
Jani Nikula70aff662013-09-27 15:10:44 +03002509 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002510 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002511
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002512 buf[0] = dp_train_pat;
2513 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002514 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002515 /* don't write DP_TRAINING_LANEx_SET on disable */
2516 len = 1;
2517 } else {
2518 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2519 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2520 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002521 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002523 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2524 buf, len);
2525
2526 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527}
2528
Jani Nikula70aff662013-09-27 15:10:44 +03002529static bool
2530intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2531 uint8_t dp_train_pat)
2532{
Jani Nikula953d22e2013-10-04 15:08:47 +03002533 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002534 intel_dp_set_signal_levels(intel_dp, DP);
2535 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2536}
2537
2538static bool
2539intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002540 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002541{
2542 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2543 struct drm_device *dev = intel_dig_port->base.base.dev;
2544 struct drm_i915_private *dev_priv = dev->dev_private;
2545 int ret;
2546
2547 intel_get_adjust_train(intel_dp, link_status);
2548 intel_dp_set_signal_levels(intel_dp, DP);
2549
2550 I915_WRITE(intel_dp->output_reg, *DP);
2551 POSTING_READ(intel_dp->output_reg);
2552
2553 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2554 intel_dp->train_set,
2555 intel_dp->lane_count);
2556
2557 return ret == intel_dp->lane_count;
2558}
2559
Imre Deak3ab9c632013-05-03 12:57:41 +03002560static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2561{
2562 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2563 struct drm_device *dev = intel_dig_port->base.base.dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 enum port port = intel_dig_port->port;
2566 uint32_t val;
2567
2568 if (!HAS_DDI(dev))
2569 return;
2570
2571 val = I915_READ(DP_TP_CTL(port));
2572 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2573 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2574 I915_WRITE(DP_TP_CTL(port), val);
2575
2576 /*
2577 * On PORT_A we can have only eDP in SST mode. There the only reason
2578 * we need to set idle transmission mode is to work around a HW issue
2579 * where we enable the pipe while not in idle link-training mode.
2580 * In this case there is requirement to wait for a minimum number of
2581 * idle patterns to be sent.
2582 */
2583 if (port == PORT_A)
2584 return;
2585
2586 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2587 1))
2588 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2589}
2590
Jesse Barnes33a34e42010-09-08 12:42:02 -07002591/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002592void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002593intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002594{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002595 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002596 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597 int i;
2598 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002599 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002601 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002602
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002603 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002604 intel_ddi_prepare_link_retrain(encoder);
2605
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002606 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002607 link_config[0] = intel_dp->link_bw;
2608 link_config[1] = intel_dp->lane_count;
2609 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2610 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2611 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2612
2613 link_config[0] = 0;
2614 link_config[1] = DP_SET_ANSI_8B10B;
2615 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002616
2617 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002618
Jani Nikula70aff662013-09-27 15:10:44 +03002619 /* clock recovery */
2620 if (!intel_dp_reset_link_train(intel_dp, &DP,
2621 DP_TRAINING_PATTERN_1 |
2622 DP_LINK_SCRAMBLING_DISABLE)) {
2623 DRM_ERROR("failed to enable link training\n");
2624 return;
2625 }
2626
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002627 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002628 voltage_tries = 0;
2629 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002631 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002632
Daniel Vettera7c96552012-10-18 10:15:30 +02002633 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002634 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2635 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002637 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002638
Daniel Vetter01916272012-10-18 10:15:25 +02002639 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002640 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002641 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002642 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002643
2644 /* Check to see if we've tried the max voltage */
2645 for (i = 0; i < intel_dp->lane_count; i++)
2646 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2647 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002648 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002649 ++loop_tries;
2650 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002651 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002652 break;
2653 }
Jani Nikula70aff662013-09-27 15:10:44 +03002654 intel_dp_reset_link_train(intel_dp, &DP,
2655 DP_TRAINING_PATTERN_1 |
2656 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002657 voltage_tries = 0;
2658 continue;
2659 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002660
2661 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002662 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002663 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002664 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002665 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002666 break;
2667 }
2668 } else
2669 voltage_tries = 0;
2670 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002671
Jani Nikula70aff662013-09-27 15:10:44 +03002672 /* Update training set as requested by target */
2673 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2674 DRM_ERROR("failed to update link training\n");
2675 break;
2676 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002677 }
2678
Jesse Barnes33a34e42010-09-08 12:42:02 -07002679 intel_dp->DP = DP;
2680}
2681
Paulo Zanonic19b0662012-10-15 15:51:41 -03002682void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002683intel_dp_complete_link_train(struct intel_dp *intel_dp)
2684{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002685 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002686 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002687 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002688 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2689
2690 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2691 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2692 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002693
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002694 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002695 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002696 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002697 DP_LINK_SCRAMBLING_DISABLE)) {
2698 DRM_ERROR("failed to start channel equalization\n");
2699 return;
2700 }
2701
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002702 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002703 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704 channel_eq = false;
2705 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002706 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002707
Jesse Barnes37f80972011-01-05 14:45:24 -08002708 if (cr_tries > 5) {
2709 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002710 break;
2711 }
2712
Daniel Vettera7c96552012-10-18 10:15:30 +02002713 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002714 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2715 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002716 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002717 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002718
Jesse Barnes37f80972011-01-05 14:45:24 -08002719 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002720 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002721 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002722 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002723 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002724 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002725 cr_tries++;
2726 continue;
2727 }
2728
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002729 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002730 channel_eq = true;
2731 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002732 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002733
Jesse Barnes37f80972011-01-05 14:45:24 -08002734 /* Try 5 times, then try clock recovery if that fails */
2735 if (tries > 5) {
2736 intel_dp_link_down(intel_dp);
2737 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002738 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002739 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002740 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002741 tries = 0;
2742 cr_tries++;
2743 continue;
2744 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002745
Jani Nikula70aff662013-09-27 15:10:44 +03002746 /* Update training set as requested by target */
2747 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2748 DRM_ERROR("failed to update link training\n");
2749 break;
2750 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002751 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002753
Imre Deak3ab9c632013-05-03 12:57:41 +03002754 intel_dp_set_idle_link_train(intel_dp);
2755
2756 intel_dp->DP = DP;
2757
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002758 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002759 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002760
Imre Deak3ab9c632013-05-03 12:57:41 +03002761}
2762
2763void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2764{
Jani Nikula70aff662013-09-27 15:10:44 +03002765 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002766 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002767}
2768
2769static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002770intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002772 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002773 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002774 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002776 struct intel_crtc *intel_crtc =
2777 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002778 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779
Paulo Zanonic19b0662012-10-15 15:51:41 -03002780 /*
2781 * DDI code has a strict mode set sequence and we should try to respect
2782 * it, otherwise we might hang the machine in many different ways. So we
2783 * really should be disabling the port only on a complete crtc_disable
2784 * sequence. This function is just called under two conditions on DDI
2785 * code:
2786 * - Link train failed while doing crtc_enable, and on this case we
2787 * really should respect the mode set sequence and wait for a
2788 * crtc_disable.
2789 * - Someone turned the monitor off and intel_dp_check_link_status
2790 * called us. We don't need to disable the whole port on this case, so
2791 * when someone turns the monitor on again,
2792 * intel_ddi_prepare_link_retrain will take care of redoing the link
2793 * train.
2794 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002795 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002796 return;
2797
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002798 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002799 return;
2800
Zhao Yakui28c97732009-10-09 11:39:41 +08002801 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002802
Imre Deakbc7d38a2013-05-16 14:40:36 +03002803 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002804 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002805 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002806 } else {
2807 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002808 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002809 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002810 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002811
Daniel Vetterab527ef2012-11-29 15:59:33 +01002812 /* We don't really know why we're doing this */
2813 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002814
Daniel Vetter493a7082012-05-30 12:31:56 +02002815 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002816 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002817 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002818
Eric Anholt5bddd172010-11-18 09:32:59 +08002819 /* Hardware workaround: leaving our transcoder select
2820 * set to transcoder B while it's off will prevent the
2821 * corresponding HDMI output on transcoder A.
2822 *
2823 * Combine this with another hardware workaround:
2824 * transcoder select bit can only be cleared while the
2825 * port is enabled.
2826 */
2827 DP &= ~DP_PIPEB_SELECT;
2828 I915_WRITE(intel_dp->output_reg, DP);
2829
2830 /* Changes to enable or select take place the vblank
2831 * after being written.
2832 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002833 if (WARN_ON(crtc == NULL)) {
2834 /* We should never try to disable a port without a crtc
2835 * attached. For paranoia keep the code around for a
2836 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002837 POSTING_READ(intel_dp->output_reg);
2838 msleep(50);
2839 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002840 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002841 }
2842
Wu Fengguang832afda2011-12-09 20:42:21 +08002843 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002844 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2845 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002846 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002847}
2848
Keith Packard26d61aa2011-07-25 20:01:09 -07002849static bool
2850intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002851{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002852 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2853 struct drm_device *dev = dig_port->base.base.dev;
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855
Damien Lespiau577c7a52012-12-13 16:09:02 +00002856 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2857
Keith Packard92fd8fd2011-07-25 19:50:10 -07002858 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002859 sizeof(intel_dp->dpcd)) == 0)
2860 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002861
Damien Lespiau577c7a52012-12-13 16:09:02 +00002862 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2863 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2864 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2865
Adam Jacksonedb39242012-09-18 10:58:49 -04002866 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2867 return false; /* DPCD not present */
2868
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002869 /* Check if the panel supports PSR */
2870 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002871 if (is_edp(intel_dp)) {
2872 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2873 intel_dp->psr_dpcd,
2874 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002875 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2876 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002877 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002878 }
Jani Nikula50003932013-09-20 16:42:17 +03002879 }
2880
Todd Previte06ea66b2014-01-20 10:19:39 -07002881 /* Training Pattern 3 support */
2882 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2883 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2884 intel_dp->use_tps3 = true;
2885 DRM_DEBUG_KMS("Displayport TPS3 supported");
2886 } else
2887 intel_dp->use_tps3 = false;
2888
Adam Jacksonedb39242012-09-18 10:58:49 -04002889 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2890 DP_DWN_STRM_PORT_PRESENT))
2891 return true; /* native DP sink */
2892
2893 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2894 return true; /* no per-port downstream info */
2895
2896 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2897 intel_dp->downstream_ports,
2898 DP_MAX_DOWNSTREAM_PORTS) == 0)
2899 return false; /* downstream port status fetch failed */
2900
2901 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002902}
2903
Adam Jackson0d198322012-05-14 16:05:47 -04002904static void
2905intel_dp_probe_oui(struct intel_dp *intel_dp)
2906{
2907 u8 buf[3];
2908
2909 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2910 return;
2911
Daniel Vetter4be73782014-01-17 14:39:48 +01002912 edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002913
Adam Jackson0d198322012-05-14 16:05:47 -04002914 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2915 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2916 buf[0], buf[1], buf[2]);
2917
2918 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2919 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2920 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002921
Daniel Vetter4be73782014-01-17 14:39:48 +01002922 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002923}
2924
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002925int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2926{
2927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2928 struct drm_device *dev = intel_dig_port->base.base.dev;
2929 struct intel_crtc *intel_crtc =
2930 to_intel_crtc(intel_dig_port->base.base.crtc);
2931 u8 buf[1];
2932
2933 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_SINK_MISC, buf, 1))
2934 return -EAGAIN;
2935
2936 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2937 return -ENOTTY;
2938
2939 if (!intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK,
2940 DP_TEST_SINK_START))
2941 return -EAGAIN;
2942
2943 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2944 intel_wait_for_vblank(dev, intel_crtc->pipe);
2945 intel_wait_for_vblank(dev, intel_crtc->pipe);
2946
2947 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_CRC_R_CR, crc, 6))
2948 return -EAGAIN;
2949
2950 intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK, 0);
2951 return 0;
2952}
2953
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002954static bool
2955intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2956{
2957 int ret;
2958
2959 ret = intel_dp_aux_native_read_retry(intel_dp,
2960 DP_DEVICE_SERVICE_IRQ_VECTOR,
2961 sink_irq_vector, 1);
2962 if (!ret)
2963 return false;
2964
2965 return true;
2966}
2967
2968static void
2969intel_dp_handle_test_request(struct intel_dp *intel_dp)
2970{
2971 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002972 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002973}
2974
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975/*
2976 * According to DP spec
2977 * 5.1.2:
2978 * 1. Read DPCD
2979 * 2. Configure link according to Receiver Capabilities
2980 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2981 * 4. Check link status on receipt of hot-plug interrupt
2982 */
2983
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002984void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002985intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002986{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002987 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002988 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002989 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002990
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002991 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002992 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002993
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002994 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995 return;
2996
Keith Packard92fd8fd2011-07-25 19:50:10 -07002997 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002998 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002999 return;
3000 }
3001
Keith Packard92fd8fd2011-07-25 19:50:10 -07003002 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003003 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003004 return;
3005 }
3006
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003007 /* Try to read the source of the interrupt */
3008 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3009 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3010 /* Clear interrupt source */
3011 intel_dp_aux_native_write_1(intel_dp,
3012 DP_DEVICE_SERVICE_IRQ_VECTOR,
3013 sink_irq_vector);
3014
3015 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3016 intel_dp_handle_test_request(intel_dp);
3017 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3018 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3019 }
3020
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003021 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003022 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003023 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07003024 intel_dp_start_link_train(intel_dp);
3025 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003026 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003027 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003029
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003030/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003031static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003032intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003033{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003034 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003035 uint8_t type;
3036
3037 if (!intel_dp_get_dpcd(intel_dp))
3038 return connector_status_disconnected;
3039
3040 /* if there's no downstream port, we're done */
3041 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003042 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003043
3044 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003045 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3046 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003047 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003048 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04003049 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003050 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04003051 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3052 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003053 }
3054
3055 /* If no HPD, poke DDC gently */
3056 if (drm_probe_ddc(&intel_dp->adapter))
3057 return connector_status_connected;
3058
3059 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003060 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3061 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3062 if (type == DP_DS_PORT_TYPE_VGA ||
3063 type == DP_DS_PORT_TYPE_NON_EDID)
3064 return connector_status_unknown;
3065 } else {
3066 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3067 DP_DWN_STRM_PORT_TYPE_MASK;
3068 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3069 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3070 return connector_status_unknown;
3071 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003072
3073 /* Anything else is out of spec, warn and ignore */
3074 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003075 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003076}
3077
3078static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003079ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003080{
Paulo Zanoni30add222012-10-26 19:05:45 -02003081 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003082 struct drm_i915_private *dev_priv = dev->dev_private;
3083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003084 enum drm_connector_status status;
3085
Chris Wilsonfe16d942011-02-12 10:29:38 +00003086 /* Can't disconnect eDP, but you can close the lid... */
3087 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003088 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003089 if (status == connector_status_unknown)
3090 status = connector_status_connected;
3091 return status;
3092 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003093
Damien Lespiau1b469632012-12-13 16:09:01 +00003094 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3095 return connector_status_disconnected;
3096
Keith Packard26d61aa2011-07-25 20:01:09 -07003097 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003098}
3099
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003100static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003101g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003102{
Paulo Zanoni30add222012-10-26 19:05:45 -02003103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003105 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003106 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003107
Jesse Barnes35aad752013-03-01 13:14:31 -08003108 /* Can't disconnect eDP, but you can close the lid... */
3109 if (is_edp(intel_dp)) {
3110 enum drm_connector_status status;
3111
3112 status = intel_panel_detect(dev);
3113 if (status == connector_status_unknown)
3114 status = connector_status_connected;
3115 return status;
3116 }
3117
Todd Previte232a6ee2014-01-23 00:13:41 -07003118 if (IS_VALLEYVIEW(dev)) {
3119 switch (intel_dig_port->port) {
3120 case PORT_B:
3121 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3122 break;
3123 case PORT_C:
3124 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3125 break;
3126 case PORT_D:
3127 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3128 break;
3129 default:
3130 return connector_status_unknown;
3131 }
3132 } else {
3133 switch (intel_dig_port->port) {
3134 case PORT_B:
3135 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3136 break;
3137 case PORT_C:
3138 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3139 break;
3140 case PORT_D:
3141 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3142 break;
3143 default:
3144 return connector_status_unknown;
3145 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003146 }
3147
Chris Wilson10f76a32012-05-11 18:01:32 +01003148 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149 return connector_status_disconnected;
3150
Keith Packard26d61aa2011-07-25 20:01:09 -07003151 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003152}
3153
Keith Packard8c241fe2011-09-28 16:38:44 -07003154static struct edid *
3155intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3156{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003157 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003158
Jani Nikula9cd300e2012-10-19 14:51:52 +03003159 /* use cached edid if we have one */
3160 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003161 /* invalid edid */
3162 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003163 return NULL;
3164
Jani Nikula55e9ede2013-10-01 10:38:54 +03003165 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003166 }
3167
Jani Nikula9cd300e2012-10-19 14:51:52 +03003168 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003169}
3170
3171static int
3172intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3173{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003174 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003175
Jani Nikula9cd300e2012-10-19 14:51:52 +03003176 /* use cached edid if we have one */
3177 if (intel_connector->edid) {
3178 /* invalid edid */
3179 if (IS_ERR(intel_connector->edid))
3180 return 0;
3181
3182 return intel_connector_update_modes(connector,
3183 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003184 }
3185
Jani Nikula9cd300e2012-10-19 14:51:52 +03003186 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003187}
3188
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003189static enum drm_connector_status
3190intel_dp_detect(struct drm_connector *connector, bool force)
3191{
3192 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3194 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003195 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003196 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003197 enum drm_connector_status status;
3198 struct edid *edid = NULL;
3199
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003200 intel_runtime_pm_get(dev_priv);
3201
Chris Wilson164c8592013-07-20 20:27:08 +01003202 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3203 connector->base.id, drm_get_connector_name(connector));
3204
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003205 intel_dp->has_audio = false;
3206
3207 if (HAS_PCH_SPLIT(dev))
3208 status = ironlake_dp_detect(intel_dp);
3209 else
3210 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003211
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003212 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003213 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003214
Adam Jackson0d198322012-05-14 16:05:47 -04003215 intel_dp_probe_oui(intel_dp);
3216
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003217 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3218 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003219 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003220 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003221 if (edid) {
3222 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003223 kfree(edid);
3224 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003225 }
3226
Paulo Zanonid63885d2012-10-26 19:05:49 -02003227 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3228 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003229 status = connector_status_connected;
3230
3231out:
3232 intel_runtime_pm_put(dev_priv);
3233 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234}
3235
3236static int intel_dp_get_modes(struct drm_connector *connector)
3237{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003238 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003239 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003240 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003241 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003242
3243 /* We should parse the EDID data and find out if it has an audio sink
3244 */
3245
Keith Packard8c241fe2011-09-28 16:38:44 -07003246 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003247 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003248 return ret;
3249
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003250 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003251 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003252 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003253 mode = drm_mode_duplicate(dev,
3254 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003255 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003256 drm_mode_probed_add(connector, mode);
3257 return 1;
3258 }
3259 }
3260 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261}
3262
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003263static bool
3264intel_dp_detect_audio(struct drm_connector *connector)
3265{
3266 struct intel_dp *intel_dp = intel_attached_dp(connector);
3267 struct edid *edid;
3268 bool has_audio = false;
3269
Keith Packard8c241fe2011-09-28 16:38:44 -07003270 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003271 if (edid) {
3272 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003273 kfree(edid);
3274 }
3275
3276 return has_audio;
3277}
3278
Chris Wilsonf6849602010-09-19 09:29:33 +01003279static int
3280intel_dp_set_property(struct drm_connector *connector,
3281 struct drm_property *property,
3282 uint64_t val)
3283{
Chris Wilsone953fd72011-02-21 22:23:52 +00003284 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003285 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003286 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3287 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003288 int ret;
3289
Rob Clark662595d2012-10-11 20:36:04 -05003290 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003291 if (ret)
3292 return ret;
3293
Chris Wilson3f43c482011-05-12 22:17:24 +01003294 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003295 int i = val;
3296 bool has_audio;
3297
3298 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003299 return 0;
3300
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003301 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003302
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003303 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003304 has_audio = intel_dp_detect_audio(connector);
3305 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003306 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003307
3308 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003309 return 0;
3310
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003311 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003312 goto done;
3313 }
3314
Chris Wilsone953fd72011-02-21 22:23:52 +00003315 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003316 bool old_auto = intel_dp->color_range_auto;
3317 uint32_t old_range = intel_dp->color_range;
3318
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003319 switch (val) {
3320 case INTEL_BROADCAST_RGB_AUTO:
3321 intel_dp->color_range_auto = true;
3322 break;
3323 case INTEL_BROADCAST_RGB_FULL:
3324 intel_dp->color_range_auto = false;
3325 intel_dp->color_range = 0;
3326 break;
3327 case INTEL_BROADCAST_RGB_LIMITED:
3328 intel_dp->color_range_auto = false;
3329 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3330 break;
3331 default:
3332 return -EINVAL;
3333 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003334
3335 if (old_auto == intel_dp->color_range_auto &&
3336 old_range == intel_dp->color_range)
3337 return 0;
3338
Chris Wilsone953fd72011-02-21 22:23:52 +00003339 goto done;
3340 }
3341
Yuly Novikov53b41832012-10-26 12:04:00 +03003342 if (is_edp(intel_dp) &&
3343 property == connector->dev->mode_config.scaling_mode_property) {
3344 if (val == DRM_MODE_SCALE_NONE) {
3345 DRM_DEBUG_KMS("no scaling not supported\n");
3346 return -EINVAL;
3347 }
3348
3349 if (intel_connector->panel.fitting_mode == val) {
3350 /* the eDP scaling property is not changed */
3351 return 0;
3352 }
3353 intel_connector->panel.fitting_mode = val;
3354
3355 goto done;
3356 }
3357
Chris Wilsonf6849602010-09-19 09:29:33 +01003358 return -EINVAL;
3359
3360done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003361 if (intel_encoder->base.crtc)
3362 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003363
3364 return 0;
3365}
3366
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003367static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003368intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003369{
Jani Nikula1d508702012-10-19 14:51:49 +03003370 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003371
Jani Nikula9cd300e2012-10-19 14:51:52 +03003372 if (!IS_ERR_OR_NULL(intel_connector->edid))
3373 kfree(intel_connector->edid);
3374
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003375 /* Can't call is_edp() since the encoder may have been destroyed
3376 * already. */
3377 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003378 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003379
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003380 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003381 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003382}
3383
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003384void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003385{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003386 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3387 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003388 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003389
3390 i2c_del_adapter(&intel_dp->adapter);
3391 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003392 if (is_edp(intel_dp)) {
3393 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003394 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003395 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003396 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003397 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003398 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003399}
3400
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003401static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003402 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403 .detect = intel_dp_detect,
3404 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003405 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003406 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407};
3408
3409static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3410 .get_modes = intel_dp_get_modes,
3411 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003412 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003413};
3414
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003416 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003417};
3418
Chris Wilson995b67622010-08-20 13:23:26 +01003419static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003420intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003421{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003422 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003423
Jesse Barnes885a5012011-07-07 11:11:01 -07003424 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003425}
3426
Zhenyu Wange3421a12010-04-08 09:43:27 +08003427/* Return which DP Port should be selected for Transcoder DP control */
3428int
Akshay Joshi0206e352011-08-16 15:34:10 -04003429intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003430{
3431 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003432 struct intel_encoder *intel_encoder;
3433 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003434
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003435 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3436 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003437
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003438 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3439 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003440 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003441 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003442
Zhenyu Wange3421a12010-04-08 09:43:27 +08003443 return -1;
3444}
3445
Zhao Yakui36e83a12010-06-12 14:32:21 +08003446/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003447bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003448{
3449 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003450 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003451 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003452 static const short port_mapping[] = {
3453 [PORT_B] = PORT_IDPB,
3454 [PORT_C] = PORT_IDPC,
3455 [PORT_D] = PORT_IDPD,
3456 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003457
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003458 if (port == PORT_A)
3459 return true;
3460
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003461 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003462 return false;
3463
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003464 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3465 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003466
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003467 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003468 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3469 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003470 return true;
3471 }
3472 return false;
3473}
3474
Chris Wilsonf6849602010-09-19 09:29:33 +01003475static void
3476intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3477{
Yuly Novikov53b41832012-10-26 12:04:00 +03003478 struct intel_connector *intel_connector = to_intel_connector(connector);
3479
Chris Wilson3f43c482011-05-12 22:17:24 +01003480 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003481 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003482 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003483
3484 if (is_edp(intel_dp)) {
3485 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003486 drm_object_attach_property(
3487 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003488 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003489 DRM_MODE_SCALE_ASPECT);
3490 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003491 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003492}
3493
Daniel Vetter67a54562012-10-20 20:57:45 +02003494static void
3495intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003496 struct intel_dp *intel_dp,
3497 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003498{
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct edp_power_seq cur, vbt, spec, final;
3501 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003502 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003503
3504 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003505 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003506 pp_on_reg = PCH_PP_ON_DELAYS;
3507 pp_off_reg = PCH_PP_OFF_DELAYS;
3508 pp_div_reg = PCH_PP_DIVISOR;
3509 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003510 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3511
3512 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3513 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3514 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3515 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003516 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003517
3518 /* Workaround: Need to write PP_CONTROL with the unlock key as
3519 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003520 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003521 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003522
Jesse Barnes453c5422013-03-28 09:55:41 -07003523 pp_on = I915_READ(pp_on_reg);
3524 pp_off = I915_READ(pp_off_reg);
3525 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003526
3527 /* Pull timing values out of registers */
3528 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3529 PANEL_POWER_UP_DELAY_SHIFT;
3530
3531 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3532 PANEL_LIGHT_ON_DELAY_SHIFT;
3533
3534 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3535 PANEL_LIGHT_OFF_DELAY_SHIFT;
3536
3537 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3538 PANEL_POWER_DOWN_DELAY_SHIFT;
3539
3540 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3541 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3542
3543 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3544 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3545
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003546 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003547
3548 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3549 * our hw here, which are all in 100usec. */
3550 spec.t1_t3 = 210 * 10;
3551 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3552 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3553 spec.t10 = 500 * 10;
3554 /* This one is special and actually in units of 100ms, but zero
3555 * based in the hw (so we need to add 100 ms). But the sw vbt
3556 * table multiplies it with 1000 to make it in units of 100usec,
3557 * too. */
3558 spec.t11_t12 = (510 + 100) * 10;
3559
3560 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3561 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3562
3563 /* Use the max of the register settings and vbt. If both are
3564 * unset, fall back to the spec limits. */
3565#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3566 spec.field : \
3567 max(cur.field, vbt.field))
3568 assign_final(t1_t3);
3569 assign_final(t8);
3570 assign_final(t9);
3571 assign_final(t10);
3572 assign_final(t11_t12);
3573#undef assign_final
3574
3575#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3576 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3577 intel_dp->backlight_on_delay = get_delay(t8);
3578 intel_dp->backlight_off_delay = get_delay(t9);
3579 intel_dp->panel_power_down_delay = get_delay(t10);
3580 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3581#undef get_delay
3582
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003583 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3584 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3585 intel_dp->panel_power_cycle_delay);
3586
3587 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3588 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3589
3590 if (out)
3591 *out = final;
3592}
3593
3594static void
3595intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3596 struct intel_dp *intel_dp,
3597 struct edp_power_seq *seq)
3598{
3599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003600 u32 pp_on, pp_off, pp_div, port_sel = 0;
3601 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3602 int pp_on_reg, pp_off_reg, pp_div_reg;
3603
3604 if (HAS_PCH_SPLIT(dev)) {
3605 pp_on_reg = PCH_PP_ON_DELAYS;
3606 pp_off_reg = PCH_PP_OFF_DELAYS;
3607 pp_div_reg = PCH_PP_DIVISOR;
3608 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003609 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3610
3611 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3612 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3613 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003614 }
3615
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003616 /*
3617 * And finally store the new values in the power sequencer. The
3618 * backlight delays are set to 1 because we do manual waits on them. For
3619 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3620 * we'll end up waiting for the backlight off delay twice: once when we
3621 * do the manual sleep, and once when we disable the panel and wait for
3622 * the PP_STATUS bit to become zero.
3623 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003624 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003625 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3626 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003627 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003628 /* Compute the divisor for the pp clock, simply match the Bspec
3629 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003630 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003631 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003632 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3633
3634 /* Haswell doesn't have any port selection bits for the panel
3635 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003636 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003637 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3638 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3639 else
3640 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003641 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3642 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003643 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003644 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003645 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003646 }
3647
Jesse Barnes453c5422013-03-28 09:55:41 -07003648 pp_on |= port_sel;
3649
3650 I915_WRITE(pp_on_reg, pp_on);
3651 I915_WRITE(pp_off_reg, pp_off);
3652 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003653
Daniel Vetter67a54562012-10-20 20:57:45 +02003654 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003655 I915_READ(pp_on_reg),
3656 I915_READ(pp_off_reg),
3657 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003658}
3659
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003660static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003661 struct intel_connector *intel_connector,
3662 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003663{
3664 struct drm_connector *connector = &intel_connector->base;
3665 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3666 struct drm_device *dev = intel_dig_port->base.base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003669 bool has_dpcd;
3670 struct drm_display_mode *scan;
3671 struct edid *edid;
3672
3673 if (!is_edp(intel_dp))
3674 return true;
3675
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003676 /* Cache DPCD and EDID for edp. */
Daniel Vetter4be73782014-01-17 14:39:48 +01003677 edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003678 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003679 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003680
3681 if (has_dpcd) {
3682 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3683 dev_priv->no_aux_handshake =
3684 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3685 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3686 } else {
3687 /* if this fails, presume the device is a ghost */
3688 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003689 return false;
3690 }
3691
3692 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003693 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003694
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003695 edid = drm_get_edid(connector, &intel_dp->adapter);
3696 if (edid) {
3697 if (drm_add_edid_modes(connector, edid)) {
3698 drm_mode_connector_update_edid_property(connector,
3699 edid);
3700 drm_edid_to_eld(connector, edid);
3701 } else {
3702 kfree(edid);
3703 edid = ERR_PTR(-EINVAL);
3704 }
3705 } else {
3706 edid = ERR_PTR(-ENOENT);
3707 }
3708 intel_connector->edid = edid;
3709
3710 /* prefer fixed mode from EDID if available */
3711 list_for_each_entry(scan, &connector->probed_modes, head) {
3712 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3713 fixed_mode = drm_mode_duplicate(dev, scan);
3714 break;
3715 }
3716 }
3717
3718 /* fallback to VBT if available for eDP */
3719 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3720 fixed_mode = drm_mode_duplicate(dev,
3721 dev_priv->vbt.lfp_lvds_vbt_mode);
3722 if (fixed_mode)
3723 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3724 }
3725
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003726 intel_panel_init(&intel_connector->panel, fixed_mode);
3727 intel_panel_setup_backlight(connector);
3728
3729 return true;
3730}
3731
Paulo Zanoni16c25532013-06-12 17:27:25 -03003732bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003733intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3734 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003735{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003736 struct drm_connector *connector = &intel_connector->base;
3737 struct intel_dp *intel_dp = &intel_dig_port->dp;
3738 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3739 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003740 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003741 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003742 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003743 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003744 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003745
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003746 /* intel_dp vfuncs */
3747 if (IS_VALLEYVIEW(dev))
3748 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3749 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3750 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3751 else if (HAS_PCH_SPLIT(dev))
3752 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3753 else
3754 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3755
Damien Lespiau153b1102014-01-21 13:37:15 +00003756 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3757
Daniel Vetter07679352012-09-06 22:15:42 +02003758 /* Preserve the current hw state. */
3759 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003760 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003761
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003762 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303763 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003764 else
3765 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003766
Imre Deakf7d24902013-05-08 13:14:05 +03003767 /*
3768 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3769 * for DP the encoder type can be set by the caller to
3770 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3771 */
3772 if (type == DRM_MODE_CONNECTOR_eDP)
3773 intel_encoder->type = INTEL_OUTPUT_EDP;
3774
Imre Deake7281ea2013-05-08 13:14:08 +03003775 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3776 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3777 port_name(port));
3778
Adam Jacksonb3295302010-07-16 14:46:28 -04003779 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3781
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003782 connector->interlace_allowed = true;
3783 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003784
Daniel Vetter66a92782012-07-12 20:08:18 +02003785 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003786 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003787
Chris Wilsondf0e9242010-09-09 16:20:55 +01003788 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003789 drm_sysfs_connector_add(connector);
3790
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003791 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003792 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3793 else
3794 intel_connector->get_hw_state = intel_connector_get_hw_state;
3795
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003796 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3797 if (HAS_DDI(dev)) {
3798 switch (intel_dig_port->port) {
3799 case PORT_A:
3800 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3801 break;
3802 case PORT_B:
3803 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3804 break;
3805 case PORT_C:
3806 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3807 break;
3808 case PORT_D:
3809 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3810 break;
3811 default:
3812 BUG();
3813 }
3814 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003815
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003816 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003817 switch (port) {
3818 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003819 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003820 name = "DPDDC-A";
3821 break;
3822 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003823 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003824 name = "DPDDC-B";
3825 break;
3826 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003827 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003828 name = "DPDDC-C";
3829 break;
3830 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003831 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003832 name = "DPDDC-D";
3833 break;
3834 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003835 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003836 }
3837
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003838 if (is_edp(intel_dp))
3839 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3840
Paulo Zanonib2a14752013-06-12 17:27:28 -03003841 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3842 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3843 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003844
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003845 intel_dp->psr_setup_done = false;
3846
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003847 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003848 i2c_del_adapter(&intel_dp->adapter);
3849 if (is_edp(intel_dp)) {
3850 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3851 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003852 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003853 mutex_unlock(&dev->mode_config.mutex);
3854 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003855 drm_sysfs_connector_remove(connector);
3856 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003857 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003858 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003859
Chris Wilsonf6849602010-09-19 09:29:33 +01003860 intel_dp_add_properties(intel_dp, connector);
3861
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003862 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3863 * 0xd. Failure to do so will result in spurious interrupts being
3864 * generated on the port when a cable is not attached.
3865 */
3866 if (IS_G4X(dev) && !IS_GM45(dev)) {
3867 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3868 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3869 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003870
3871 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003872}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003873
3874void
3875intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3876{
3877 struct intel_digital_port *intel_dig_port;
3878 struct intel_encoder *intel_encoder;
3879 struct drm_encoder *encoder;
3880 struct intel_connector *intel_connector;
3881
Daniel Vetterb14c5672013-09-19 12:18:32 +02003882 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003883 if (!intel_dig_port)
3884 return;
3885
Daniel Vetterb14c5672013-09-19 12:18:32 +02003886 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003887 if (!intel_connector) {
3888 kfree(intel_dig_port);
3889 return;
3890 }
3891
3892 intel_encoder = &intel_dig_port->base;
3893 encoder = &intel_encoder->base;
3894
3895 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3896 DRM_MODE_ENCODER_TMDS);
3897
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003898 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003899 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003900 intel_encoder->disable = intel_disable_dp;
3901 intel_encoder->post_disable = intel_post_disable_dp;
3902 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003903 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003904 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003905 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003906 intel_encoder->pre_enable = vlv_pre_enable_dp;
3907 intel_encoder->enable = vlv_enable_dp;
3908 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003909 intel_encoder->pre_enable = g4x_pre_enable_dp;
3910 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003911 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003912
Paulo Zanoni174edf12012-10-26 19:05:50 -02003913 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003914 intel_dig_port->dp.output_reg = output_reg;
3915
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003916 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003917 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3918 intel_encoder->cloneable = false;
3919 intel_encoder->hot_plug = intel_dp_hot_plug;
3920
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003921 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3922 drm_encoder_cleanup(encoder);
3923 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003924 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003925 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003926}