blob: a8e36170d8b8a623e4726265b4d194156f231d4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Oliver Neukum1c201632013-11-18 13:23:16 +010041#ifdef CONFIG_DYNAMIC_DEBUG
Roger Quadros9ec6e9d2013-01-22 11:59:58 -050042#define EHCI_STATS
43#endif
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045struct ehci_stats {
46 /* irq usage */
47 unsigned long normal;
48 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040049 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned long lost_iaa;
51
52 /* termination of urbs from core */
53 unsigned long complete;
54 unsigned long unlink;
55};
56
Alan Sternffa02482013-10-11 11:29:03 -040057/*
58 * Scheduling and budgeting information for periodic transfers, for both
59 * high-speed devices and full/low-speed devices lying behind a TT.
60 */
61struct ehci_per_sched {
62 struct usb_device *udev; /* access to the TT */
63 struct usb_host_endpoint *ep;
Alan Sternb35c5002013-10-11 22:16:21 -040064 struct list_head ps_list; /* node on ehci_tt's ps_list */
Alan Sternffa02482013-10-11 11:29:03 -040065 u16 tt_usecs; /* time on the FS/LS bus */
Alan Sternd0ce5c62013-10-11 11:29:13 -040066 u16 cs_mask; /* C-mask and S-mask bytes */
Alan Sternffa02482013-10-11 11:29:03 -040067 u16 period; /* actual period in frames */
68 u16 phase; /* actual phase, frame part */
Alan Sternd0ce5c62013-10-11 11:29:13 -040069 u8 bw_phase; /* same, for bandwidth
70 reservation */
Alan Sternffa02482013-10-11 11:29:03 -040071 u8 phase_uf; /* uframe part of the phase */
72 u8 usecs, c_usecs; /* times on the HS bus */
Alan Sternd0ce5c62013-10-11 11:29:13 -040073 u8 bw_uperiod; /* period in microframes, for
74 bandwidth reservation */
75 u8 bw_period; /* same, in frames */
Alan Sternffa02482013-10-11 11:29:03 -040076};
Alan Stern91a99b52013-10-11 11:28:52 -040077#define NO_FRAME 29999 /* frame not assigned yet */
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040080 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 * usb_host_endpoint: hcpriv
82 * ehci_qh: qh_next, qtd_list
83 * ehci_qtd: qtd_list
84 *
85 * Also, hold this lock when talking to HC registers or
86 * when updating hw_* fields in shared qh/qtd/... structures.
87 */
88
89#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
90
Alan Sternc0c53db2012-07-11 11:21:48 -040091/*
92 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
93 * controller may be doing DMA. Lower values mean there's no DMA.
94 */
Alan Sterne8799902011-08-18 16:31:30 -040095enum ehci_rh_state {
96 EHCI_RH_HALTED,
97 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040098 EHCI_RH_RUNNING,
99 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -0400100};
101
Alan Sternd58b4bc2012-07-11 11:21:54 -0400102/*
103 * Timer events, ordered by increasing delay length.
104 * Always update event_delays_ns[] and event_handlers[] (defined in
105 * ehci-timer.c) in parallel with this list.
106 */
107enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -0400108 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400109 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sternbf6387b2012-07-11 11:22:31 -0400110 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
Alan Sterndf202252012-07-11 11:22:26 -0400111 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern55934eb2012-07-11 11:22:35 -0400112 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
Alan Stern87d61912016-01-25 15:45:25 -0500113 EHCI_HRTIMER_ACTIVE_UNLINK, /* Wait while unlinking an active QH */
Ming Lei9118f9e2013-07-03 22:53:10 +0800114 EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
Alan Stern32830f22012-07-11 11:22:53 -0400115 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
Alan Stern9d938742012-07-11 11:22:44 -0400116 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400117 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -0400118 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Stern18aafe62012-07-11 11:23:04 -0400119 EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
Alan Sternd58b4bc2012-07-11 11:21:54 -0400120 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
121};
122#define EHCI_HRTIMER_NO_EVENT 99
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -0400125 /* timing support */
126 enum ehci_hrtimer_event next_hrtimer_event;
127 unsigned enabled_hrtimer_events;
128 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
129 struct hrtimer hrtimer;
130
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400131 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -0400132 int ASS_poll_count;
Alan Sternbf6387b2012-07-11 11:22:31 -0400133 int died_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400134
David Brownell56c1e262005-04-09 09:00:29 -0700135 /* glue to PCI and HCD framework */
136 struct ehci_caps __iomem *caps;
137 struct ehci_regs __iomem *regs;
138 struct ehci_dbg_port __iomem *debug;
139
140 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400142 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Alan Sterndf202252012-07-11 11:22:26 -0400144 /* general schedule support */
Alan Stern361aabf2012-07-11 11:22:57 -0400145 bool scanning:1;
146 bool need_rescan:1;
Alan Sterndf202252012-07-11 11:22:26 -0400147 bool intr_unlinking:1;
Alan Stern214ac7a2013-03-22 13:31:58 -0400148 bool iaa_in_progress:1;
Alan Stern3c273a02012-07-11 11:22:49 -0400149 bool async_unlinking:1;
Alan Stern43fe3a92012-07-11 11:23:16 -0400150 bool shutdown:1;
Alan Stern569b3942012-07-11 11:23:00 -0400151 struct ehci_qh *qh_scan_next;
Alan Sterndf202252012-07-11 11:22:26 -0400152
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 /* async schedule support */
154 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800155 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern6e018752013-03-22 13:31:45 -0400156 struct list_head async_unlink;
Alan Stern214ac7a2013-03-22 13:31:58 -0400157 struct list_head async_idle;
Alan Stern32830f22012-07-11 11:22:53 -0400158 unsigned async_unlink_cycle;
Alan Stern31446612012-07-11 11:22:21 -0400159 unsigned async_count; /* async activity count */
Alan Stern87d61912016-01-25 15:45:25 -0500160 __hc32 old_current; /* Test for QH becoming */
161 __hc32 old_token; /* inactive during unlink */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163 /* periodic schedule support */
164#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
165 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700166 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 dma_addr_t periodic_dma;
Alan Stern569b3942012-07-11 11:23:00 -0400168 struct list_head intr_qh_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 unsigned i_thresh; /* uframes HC might cache */
170
171 union ehci_shadow *pshadow; /* mirror hw periodic table */
Ming Lei9118f9e2013-07-03 22:53:10 +0800172 struct list_head intr_unlink_wait;
Alan Stern6e018752013-03-22 13:31:45 -0400173 struct list_head intr_unlink;
Ming Lei9118f9e2013-07-03 22:53:10 +0800174 unsigned intr_unlink_wait_cycle;
Alan Sterndf202252012-07-11 11:22:26 -0400175 unsigned intr_unlink_cycle;
Alan Sternf4289072012-07-11 11:23:07 -0400176 unsigned now_frame; /* frame from HC hardware */
Alan Sternc3ee9b72012-09-28 16:01:23 -0400177 unsigned last_iso_frame; /* last frame scanned for iso */
Alan Stern569b3942012-07-11 11:23:00 -0400178 unsigned intr_count; /* intr activity count */
179 unsigned isoc_count; /* isoc activity count */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400180 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400181 unsigned uframe_periodic_max; /* max periodic time per uframe */
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Alan Sternf4289072012-07-11 11:23:07 -0400184 /* list of itds & sitds completed while now_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800185 struct list_head cached_itd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400186 struct ehci_itd *last_itd_to_free;
Alan Stern0e5f2312010-04-08 16:56:37 -0400187 struct list_head cached_sitd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400188 struct ehci_sitd *last_sitd_to_free;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* per root hub port */
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300191 unsigned long reset_done[EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400192
Alan Stern57e06c12007-01-16 11:59:45 -0500193 /* bit vectors (one bit per port) */
194 unsigned long bus_suspended; /* which ports were
195 already suspended at the start of a bus suspend */
196 unsigned long companion_ports; /* which ports are
197 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400198 unsigned long owned_ports; /* which ports are
199 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400200 unsigned long port_c_suspend; /* which ports have
201 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400202 unsigned long suspended_ports; /* which ports are
203 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400204 unsigned long resuming_ports; /* which ports have
205 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 /* per-HC memory pools (could be per-bus, but ...) */
208 struct dma_pool *qh_pool; /* qh per active urb */
209 struct dma_pool *qtd_pool; /* one or more per qh */
210 struct dma_pool *itd_pool; /* itd per iso urb */
211 struct dma_pool *sitd_pool; /* sitd per split iso urb */
212
Alan Stern68335e82009-05-22 17:02:33 -0400213 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100215 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 u32 command;
217
Kumar Gala8cd42e92006-01-20 13:57:52 -0800218 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800219 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800220 unsigned has_fsl_port_bug:1; /* FreeScale */
Nikhil Badolaf8786a92015-08-06 14:51:27 +0530221 unsigned has_fsl_hs_errata:1; /* Freescale HS quirk */
Changming Huang9d4b8272016-11-29 13:45:38 +0800222 unsigned has_fsl_susp_errata:1; /* NXP SUSP quirk */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100223 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700224 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200225 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100226 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800227 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800228 unsigned amd_pll_fix:1;
Andiry Xu3d091a62010-11-08 17:58:35 +0800229 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200230 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400231 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Christian Engelmayere6604a72013-04-03 12:18:51 +0200232 unsigned need_oc_pp_cycle:1; /* MPC834X port power */
Peter Chenfeffe092014-01-10 13:51:26 +0800233 unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100234
235 /* required for usb32 quirk */
236 #define OHCI_CTRL_HCFS (3 << 6)
237 #define OHCI_USB_OPER (2 << 6)
238 #define OHCI_USB_SUSPEND (3 << 6)
239
240 #define OHCI_HCCTRL_OFFSET 0x4
241 #define OHCI_HCCTRL_LEN 0x4
242 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800243 unsigned has_hostpc:1;
Tuomas Tynkkynen2cdcec42013-08-12 16:06:49 +0300244 unsigned has_tdi_phy_lpm:1;
Alek Du5a9cdf32010-06-04 15:47:56 +0800245 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800246 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 /* irq statistics */
249#ifdef EHCI_STATS
250 struct ehci_stats stats;
Geyslan G. Bembc4bead2016-01-25 22:44:47 -0300251# define COUNT(x) ((x)++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#else
Geyslan G. Bembc4bead2016-01-25 22:44:47 -0300253# define COUNT(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#endif
Tony Jones694cc202007-09-11 14:07:31 -0700255
256 /* debug files */
Oliver Neukum1c201632013-11-18 13:23:16 +0100257#ifdef CONFIG_DYNAMIC_DEBUG
Tony Jones694cc202007-09-11 14:07:31 -0700258 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700259#endif
Alan Stern9debc172013-01-22 12:00:26 -0500260
Alan Sternd0ce5c62013-10-11 11:29:13 -0400261 /* bandwidth usage */
262#define EHCI_BANDWIDTH_SIZE 64
263#define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
264 u8 bandwidth[EHCI_BANDWIDTH_SIZE];
265 /* us allocated per uframe */
Alan Sternb35c5002013-10-11 22:16:21 -0400266 u8 tt_budget[EHCI_BANDWIDTH_SIZE];
267 /* us budgeted per uframe */
268 struct list_head tt_list;
Alan Sternd0ce5c62013-10-11 11:29:13 -0400269
Alan Stern9debc172013-01-22 12:00:26 -0500270 /* platform-specific data -- must come last */
271 unsigned long priv[0] __aligned(sizeof(s64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273
David Brownell53bd6a62006-08-30 14:50:06 -0700274/* convert between an HCD pointer and the corresponding EHCI_HCD */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300275static inline struct ehci_hcd *hcd_to_ehci(struct usb_hcd *hcd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
277 return (struct ehci_hcd *) (hcd->hcd_priv);
278}
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300279static inline struct usb_hcd *ehci_to_hcd(struct ehci_hcd *ehci)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280{
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300281 return container_of((void *) ehci, struct usb_hcd, hcd_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282}
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284/*-------------------------------------------------------------------------*/
285
Yinghai Lu0af36732008-07-24 17:27:57 -0700286#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/*-------------------------------------------------------------------------*/
289
Stefan Roese6dbd6822007-05-01 09:29:37 -0700290#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700294 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
296 *
297 * These are associated only with "QH" (Queue Head) structures,
298 * used with control, bulk, and interrupt transfers.
299 */
300struct ehci_qtd {
301 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700302 __hc32 hw_next; /* see EHCI 3.5.1 */
303 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
304 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define QTD_TOGGLE (1 << 31) /* data toggle */
306#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
307#define QTD_IOC (1 << 15) /* interrupt on complete */
308#define QTD_CERR(tok) (((tok)>>10) & 0x3)
309#define QTD_PID(tok) (((tok)>>8) & 0x3)
310#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
311#define QTD_STS_HALT (1 << 6) /* halted on error */
312#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
313#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
314#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
315#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
316#define QTD_STS_STS (1 << 1) /* split transaction state */
317#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700318
319#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
320#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
321#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
322
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300323 __hc32 hw_buf[5]; /* see EHCI 3.5.4 */
324 __hc32 hw_buf_hi[5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 /* the rest is HCD-private */
327 dma_addr_t qtd_dma; /* qtd address */
328 struct list_head qtd_list; /* sw qtd list */
329 struct urb *urb; /* qtd's urb */
330 size_t length; /* length of buffer */
Geyslan G. Bem3a9e7422016-01-25 22:44:48 -0300331} __aligned(32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333/* mask NakCnt+T in qh->hw_alt_next */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300334#define QTD_MASK(ehci) cpu_to_hc32(ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300336#define IS_SHORT_READ(token) (QTD_LENGTH(token) != 0 && QTD_PID(token) == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338/*-------------------------------------------------------------------------*/
339
340/* type tag from {qh,itd,sitd,fstn}->hw_next */
Geyslan G. Bem10f2b962016-01-25 22:44:49 -0300341#define Q_NEXT_TYPE(ehci, dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Stefan Roese6dbd6822007-05-01 09:29:37 -0700343/*
344 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800345 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700346 * "dynamic" switching between be and le support, so that the driver
347 * can be used on one system with SoC EHCI controller using big-endian
348 * descriptors as well as a normal little-endian PCI EHCI controller.
349 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700351#define Q_TYPE_ITD (0 << 1)
352#define Q_TYPE_QH (1 << 1)
353#define Q_TYPE_SITD (2 << 1)
354#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356/* next async queue entry, or pointer to interrupt/periodic QH */
Geyslan G. Bem10f2b962016-01-25 22:44:49 -0300357#define QH_NEXT(ehci, dma) \
358 (cpu_to_hc32(ehci, (((u32) dma) & ~0x01f) | Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700361#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
363/*
364 * Entries in periodic shadow table are pointers to one of four kinds
365 * of data structure. That's dictated by the hardware; a type tag is
366 * encoded in the low bits of the hardware's periodic schedule. Use
367 * Q_NEXT_TYPE to get the tag.
368 *
369 * For entries in the async schedule, the type tag always says "qh".
370 */
371union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700372 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 struct ehci_itd *itd; /* Q_TYPE_ITD */
374 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
375 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700376 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 void *ptr;
378};
379
380/*-------------------------------------------------------------------------*/
381
382/*
383 * EHCI Specification 0.95 Section 3.6
384 * QH: describes control/bulk/interrupt endpoints
385 * See Fig 3-7 "Queue Head Structure Layout".
386 *
387 * These appear in both the async and (for interrupt) periodic schedules.
388 */
389
Alek Du3807e262009-07-14 07:23:29 +0800390/* first part defined by EHCI spec */
391struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700392 __hc32 hw_next; /* see EHCI 3.6.1 */
393 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400394#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
395#define QH_HEAD (1 << 15) /* Head of async reclamation list */
396#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
397#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
398#define QH_LOW_SPEED (1 << 12)
399#define QH_FULL_SPEED (0 << 12)
400#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700401 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700402#define QH_SMASK 0x000000ff
403#define QH_CMASK 0x0000ff00
404#define QH_HUBADDR 0x007f0000
405#define QH_HUBPORT 0x3f800000
406#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700407 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700410 __hc32 hw_qtd_next;
411 __hc32 hw_alt_next;
412 __hc32 hw_token;
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300413 __hc32 hw_buf[5];
414 __hc32 hw_buf_hi[5];
Geyslan G. Bem3a9e7422016-01-25 22:44:48 -0300415} __aligned(32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Alek Du3807e262009-07-14 07:23:29 +0800417struct ehci_qh {
Alan Stern8c5bf7b2012-07-11 11:22:39 -0400418 struct ehci_qh_hw *hw; /* Must come first */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 /* the rest is HCD-private */
420 dma_addr_t qh_dma; /* address of qh */
421 union ehci_shadow qh_next; /* ptr to qh; or periodic */
422 struct list_head qtd_list; /* sw qtd list */
Alan Stern569b3942012-07-11 11:23:00 -0400423 struct list_head intr_node; /* list of intr QHs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 struct ehci_qtd *dummy;
Alan Stern6e018752013-03-22 13:31:45 -0400425 struct list_head unlink_node;
Alan Sternffa02482013-10-11 11:29:03 -0400426 struct ehci_per_sched ps; /* scheduling info */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Alan Sterndf202252012-07-11 11:22:26 -0400428 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 u8 qh_state;
431#define QH_STATE_LINKED 1 /* HC sees this */
432#define QH_STATE_UNLINK 2 /* HC may still see this */
433#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400434#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
436
Alan Sterna2c27062009-02-10 10:16:58 -0500437 u8 xacterrs; /* XactErr retry counter */
438#define QH_XACTERR_MAX 32 /* XactErr retry limit */
439
Alan Sternfcc51842016-01-25 15:42:04 -0500440 u8 unlink_reason;
441#define QH_UNLINK_HALTED 0x01 /* Halt flag is set */
442#define QH_UNLINK_SHORT_READ 0x02 /* Recover from a short read */
443#define QH_UNLINK_DUMMY_OVERLAY 0x04 /* QH overlayed the dummy TD */
444#define QH_UNLINK_SHUTDOWN 0x08 /* The HC isn't running */
445#define QH_UNLINK_QUEUE_EMPTY 0x10 /* Reached end of the queue */
446#define QH_UNLINK_REQUESTED 0x20 /* Disable, reset, or dequeue */
447
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 u8 gap_uf; /* uframes split/csplit gap */
Alan Stern914b7012009-06-29 10:47:30 -0400449
Alan Sterne04f5f72011-07-19 14:01:23 -0400450 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400451 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alan Stern7bc782d2013-03-22 13:31:11 -0400452 unsigned dequeue_during_giveback:1;
Alan Sternfc0855f2015-11-20 13:53:58 -0500453 unsigned should_be_inactive:1;
Alek Du3807e262009-07-14 07:23:29 +0800454};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456/*-------------------------------------------------------------------------*/
457
458/* description of one iso transaction (up to 3 KB data if highspeed) */
459struct ehci_iso_packet {
460 /* These will be copied to iTD when scheduling */
461 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700462 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 u8 cross; /* buf crosses pages */
464 /* for full speed OUT splits */
465 u32 buf1;
466};
467
468/* temporary schedule data for packets from iso urbs (both speeds)
469 * each packet is one logical usb transaction to the device (not TT),
470 * beginning at stream->next_uframe
471 */
472struct ehci_iso_sched {
473 struct list_head td_list;
474 unsigned span;
Alan Stern46c73d12013-09-03 13:59:03 -0400475 unsigned first_packet;
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300476 struct ehci_iso_packet packet[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477};
478
479/*
480 * ehci_iso_stream - groups all (s)itds for this endpoint.
481 * acts like a qh would, if EHCI had them for ISO.
482 */
483struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100484 /* first field matches ehci_hq, but is NULL */
485 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 u8 bEndpointAddress;
488 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 struct list_head td_list; /* queued itds/sitds */
490 struct list_head free_list; /* list of unused itds/sitds */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 /* output of (re)scheduling */
Alan Sternffa02482013-10-11 11:29:03 -0400493 struct ehci_per_sched ps; /* scheduling info */
Alan Stern91a99b52013-10-11 11:28:52 -0400494 unsigned next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700495 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 /* the rest is derived from the endpoint descriptor,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 * including the extra info for hw_bufp[0..2]
499 */
Alan Sternffa02482013-10-11 11:29:03 -0400500 u16 uperiod; /* period in uframes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 u16 maxp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 unsigned bandwidth;
503
504 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700505 __hc32 buf0;
506 __hc32 buf1;
507 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700510 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
513/*-------------------------------------------------------------------------*/
514
515/*
516 * EHCI Specification 0.95 Section 3.3
517 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
518 *
519 * Schedule records for high speed iso xfers
520 */
521struct ehci_itd {
522 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700523 __hc32 hw_next; /* see EHCI 3.3.1 */
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300524 __hc32 hw_transaction[8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
526#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
527#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
528#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
529#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
530#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
531
Stefan Roese6dbd6822007-05-01 09:29:37 -0700532#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300534 __hc32 hw_bufp[7]; /* see EHCI 3.3.3 */
535 __hc32 hw_bufp_hi[7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 /* the rest is HCD-private */
538 dma_addr_t itd_dma; /* for this itd */
539 union ehci_shadow itd_next; /* ptr to periodic q entry */
540
541 struct urb *urb;
542 struct ehci_iso_stream *stream; /* endpoint's queue */
543 struct list_head itd_list; /* list of stream's itds */
544
545 /* any/all hw_transactions here may be used by that urb */
546 unsigned frame; /* where scheduled */
547 unsigned pg;
548 unsigned index[8]; /* in urb->iso_frame_desc */
Geyslan G. Bem3a9e7422016-01-25 22:44:48 -0300549} __aligned(32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
551/*-------------------------------------------------------------------------*/
552
553/*
David Brownell53bd6a62006-08-30 14:50:06 -0700554 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 * siTD, aka split-transaction isochronous Transfer Descriptor
556 * ... describe full speed iso xfers through TT in hubs
557 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
558 */
559struct ehci_sitd {
560 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700561 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700563 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
564 __hc32 hw_uframe; /* EHCI table 3-10 */
565 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566#define SITD_IOC (1 << 31) /* interrupt on completion */
567#define SITD_PAGE (1 << 30) /* buffer 0/1 */
Geyslan G. Bem4510a072016-01-25 22:44:52 -0300568#define SITD_LENGTH(x) (((x) >> 16) & 0x3ff)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
570#define SITD_STS_ERR (1 << 6) /* error from TT */
571#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
572#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
573#define SITD_STS_XACT (1 << 3) /* illegal IN response */
574#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
575#define SITD_STS_STS (1 << 1) /* split transaction state */
576
Stefan Roese6dbd6822007-05-01 09:29:37 -0700577#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300579 __hc32 hw_buf[2]; /* EHCI table 3-12 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700580 __hc32 hw_backpointer; /* EHCI table 3-13 */
Geyslan G. Bem9dc3af52016-01-25 22:44:46 -0300581 __hc32 hw_buf_hi[2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 /* the rest is HCD-private */
584 dma_addr_t sitd_dma;
585 union ehci_shadow sitd_next; /* ptr to periodic q entry */
586
587 struct urb *urb;
588 struct ehci_iso_stream *stream; /* endpoint's queue */
589 struct list_head sitd_list; /* list of stream's sitds */
590 unsigned frame;
591 unsigned index;
Geyslan G. Bem3a9e7422016-01-25 22:44:48 -0300592} __aligned(32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594/*-------------------------------------------------------------------------*/
595
596/*
597 * EHCI Specification 0.96 Section 3.7
598 * Periodic Frame Span Traversal Node (FSTN)
599 *
600 * Manages split interrupt transactions (using TT) that span frame boundaries
601 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
602 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
603 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
604 */
605struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700606 __hc32 hw_next; /* any periodic q entry */
607 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
609 /* the rest is HCD-private */
610 dma_addr_t fstn_dma;
611 union ehci_shadow fstn_next; /* ptr to periodic q entry */
Geyslan G. Bem3a9e7422016-01-25 22:44:48 -0300612} __aligned(32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614/*-------------------------------------------------------------------------*/
615
Alan Sternb35c5002013-10-11 22:16:21 -0400616/*
617 * USB-2.0 Specification Sections 11.14 and 11.18
618 * Scheduling and budgeting split transactions using TTs
619 *
620 * A hub can have a single TT for all its ports, or multiple TTs (one for each
621 * port). The bandwidth and budgeting information for the full/low-speed bus
622 * below each TT is self-contained and independent of the other TTs or the
623 * high-speed bus.
624 *
625 * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
626 * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
627 * the best-case estimate of the number of full-speed bytes allocated to an
628 * endpoint for each microframe within an allocated frame.
629 *
630 * Removal of an endpoint invalidates a TT's budget. Instead of trying to
631 * keep an up-to-date record, we recompute the budget when it is needed.
632 */
633
634struct ehci_tt {
635 u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
636
637 struct list_head tt_list; /* List of all ehci_tt's */
638 struct list_head ps_list; /* Items using this TT */
639 struct usb_tt *usb_tt;
640 int tt_port; /* TT port number */
641};
642
643/*-------------------------------------------------------------------------*/
644
Alan Stern16032c42010-05-12 18:21:35 -0400645/* Prepare the PORTSC wakeup flags during controller suspend/resume */
646
Alan Stern41472002010-06-25 14:02:14 -0400647#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
Geyslan G. Bem8af02192016-01-25 22:44:50 -0300648 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup)
Alan Stern16032c42010-05-12 18:21:35 -0400649
Alan Stern41472002010-06-25 14:02:14 -0400650#define ehci_prepare_ports_for_controller_resume(ehci) \
Geyslan G. Bem8af02192016-01-25 22:44:50 -0300651 ehci_adjust_port_wakeup_flags(ehci, false, false)
Alan Stern16032c42010-05-12 18:21:35 -0400652
653/*-------------------------------------------------------------------------*/
654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
656
657/*
658 * Some EHCI controllers have a Transaction Translator built into the
659 * root hub. This is a non-standard feature. Each controller will need
660 * to add code to the following inline functions, and call them as
661 * needed (mostly in root hub code).
662 */
663
Alan Sterna8e51772008-05-20 16:58:11 -0400664#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666/* Returns the speed of a device attached to a port on the root hub. */
667static inline unsigned int
668ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
669{
670 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800671 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 case 0:
673 return 0;
674 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500675 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 case 2:
677 default:
Alan Stern288ead42010-03-04 11:32:30 -0500678 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 }
680 }
Alan Stern288ead42010-03-04 11:32:30 -0500681 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682}
683
684#else
685
686#define ehci_is_TDI(e) (0)
687
Alan Stern288ead42010-03-04 11:32:30 -0500688#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689#endif
690
691/*-------------------------------------------------------------------------*/
692
Kumar Gala8cd42e92006-01-20 13:57:52 -0800693#ifdef CONFIG_PPC_83xx
694/* Some Freescale processors have an erratum in which the TT
695 * port number in the queue head was 0..N-1 instead of 1..N.
696 */
697#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
698#else
699#define ehci_has_fsl_portno_bug(e) (0)
700#endif
701
Nikhil Badolaf8786a92015-08-06 14:51:27 +0530702#define PORTSC_FSL_PFSC 24 /* Port Force Full-Speed Connect */
703
704#if defined(CONFIG_PPC_85xx)
705/* Some Freescale processors have an erratum (USB A-005275) in which
706 * incoming packets get corrupted in HS mode
707 */
708#define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
709#else
710#define ehci_has_fsl_hs_errata(e) (0)
711#endif
712
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100713/*
Changming Huang9d4b8272016-11-29 13:45:38 +0800714 * Some Freescale/NXP processors have an erratum (USB A-005697)
715 * in which we need to wait for 10ms for bus to enter suspend mode
716 * after setting SUSP bit.
717 */
718#define ehci_has_fsl_susp_errata(e) ((e)->has_fsl_susp_errata)
719
720/*
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100721 * While most USB host controllers implement their registers in
722 * little-endian format, a minority (celleb companion chip) implement
723 * them in big endian format.
724 *
725 * This attempts to support either format at compile time without a
726 * runtime penalty, or both formats with the additional overhead
727 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200728 *
729 * ehci_big_endian_capbase is a special quirk for controllers that
730 * implement the HC capability registers as separate registers and not
731 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100732 */
733
734#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
735#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200736#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100737#else
738#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200739#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100740#endif
741
Stefan Roese6dbd6822007-05-01 09:29:37 -0700742/*
743 * Big-endian read/write functions are arch-specific.
744 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700745 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800746#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
747#define readl_be(addr) __raw_readl((__force unsigned *)addr)
748#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
749#endif
750
Stefan Roese6dbd6822007-05-01 09:29:37 -0700751static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
Geyslan G. Bemc0211702016-01-25 22:44:51 -0300752 __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100753{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100754#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100755 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000756 readl_be(regs) :
757 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100758#else
Al Viro68f50e52007-02-09 16:40:00 +0000759 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100760#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100761}
762
Peter Chenfeffe092014-01-10 13:51:26 +0800763#ifdef CONFIG_SOC_IMX28
764static inline void imx28_ehci_writel(const unsigned int val,
765 volatile __u32 __iomem *addr)
766{
767 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
768}
769#else
770static inline void imx28_ehci_writel(const unsigned int val,
771 volatile __u32 __iomem *addr)
772{
773}
774#endif
Stefan Roese6dbd6822007-05-01 09:29:37 -0700775static inline void ehci_writel(const struct ehci_hcd *ehci,
776 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100777{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100778#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100779 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000780 writel_be(val, regs) :
781 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100782#else
Peter Chenfeffe092014-01-10 13:51:26 +0800783 if (ehci->imx28_write_fix)
784 imx28_ehci_writel(val, regs);
785 else
786 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100787#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100788}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800789
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100790/*
791 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
792 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300793 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100794 */
795#ifdef CONFIG_44x
796static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
797{
798 u32 hc_control;
799
800 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
801 if (operational)
802 hc_control |= OHCI_USB_OPER;
803 else
804 hc_control |= OHCI_USB_SUSPEND;
805
806 writel_be(hc_control, ehci->ohci_hcctrl_reg);
807 (void) readl_be(ehci->ohci_hcctrl_reg);
808}
809#else
810static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
811{ }
812#endif
813
Kumar Gala8cd42e92006-01-20 13:57:52 -0800814/*-------------------------------------------------------------------------*/
815
Stefan Roese6dbd6822007-05-01 09:29:37 -0700816/*
817 * The AMCC 440EPx not only implements its EHCI registers in big-endian
818 * format, but also its DMA data structures (descriptors).
819 *
820 * EHCI controllers accessed through PCI work normally (little-endian
821 * everywhere), so we won't bother supporting a BE-only mode for now.
822 */
823#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
824#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
825
826/* cpu to ehci */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300827static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700828{
829 return ehci_big_endian_desc(ehci)
830 ? (__force __hc32)cpu_to_be32(x)
831 : (__force __hc32)cpu_to_le32(x);
832}
833
834/* ehci to cpu */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300835static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700836{
837 return ehci_big_endian_desc(ehci)
838 ? be32_to_cpu((__force __be32)x)
839 : le32_to_cpu((__force __le32)x);
840}
841
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300842static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700843{
844 return ehci_big_endian_desc(ehci)
845 ? be32_to_cpup((__force __be32 *)x)
846 : le32_to_cpup((__force __le32 *)x);
847}
848
849#else
850
851/* cpu to ehci */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300852static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700853{
854 return cpu_to_le32(x);
855}
856
857/* ehci to cpu */
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300858static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700859{
860 return le32_to_cpu(x);
861}
862
Geyslan G. Beme06e2262016-01-25 22:44:45 -0300863static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700864{
865 return le32_to_cpup(x);
866}
867
868#endif
869
870/*-------------------------------------------------------------------------*/
871
Alan Sternd6064ac2012-10-10 15:07:30 -0400872#define ehci_dbg(ehci, fmt, args...) \
Geyslan G. Bemb5566d02016-01-25 22:44:44 -0300873 dev_dbg(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
Alan Sternd6064ac2012-10-10 15:07:30 -0400874#define ehci_err(ehci, fmt, args...) \
Geyslan G. Bemb5566d02016-01-25 22:44:44 -0300875 dev_err(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
Alan Sternd6064ac2012-10-10 15:07:30 -0400876#define ehci_info(ehci, fmt, args...) \
Geyslan G. Bemb5566d02016-01-25 22:44:44 -0300877 dev_info(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
Alan Sternd6064ac2012-10-10 15:07:30 -0400878#define ehci_warn(ehci, fmt, args...) \
Geyslan G. Bemb5566d02016-01-25 22:44:44 -0300879 dev_warn(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
Alan Sternd6064ac2012-10-10 15:07:30 -0400880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881/*-------------------------------------------------------------------------*/
882
Alan Stern3e023202012-11-01 11:12:58 -0400883/* Declarations of things exported for use by ehci platform drivers */
884
885struct ehci_driver_overrides {
Alan Stern3e023202012-11-01 11:12:58 -0400886 size_t extra_priv_size;
887 int (*reset)(struct usb_hcd *hcd);
Michael Grzeschik11a7e592014-10-13 09:53:03 +0800888 int (*port_power)(struct usb_hcd *hcd,
889 int portnum, bool enable);
Alan Stern3e023202012-11-01 11:12:58 -0400890};
891
892extern void ehci_init_driver(struct hc_driver *drv,
893 const struct ehci_driver_overrides *over);
894extern int ehci_setup(struct usb_hcd *hcd);
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600895extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
896 u32 mask, u32 done, int usec);
Ramneek Mehresh74db22c2015-05-29 11:28:30 +0530897extern int ehci_reset(struct ehci_hcd *ehci);
Alan Stern3e023202012-11-01 11:12:58 -0400898
Alan Stern3e023202012-11-01 11:12:58 -0400899extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
Wu Liang feng314b41b2014-12-24 18:22:19 +0800900extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
Ramneek Mehresh74db22c2015-05-29 11:28:30 +0530901extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
902 bool suspending, bool do_wakeup);
Alan Stern3e023202012-11-01 11:12:58 -0400903
Laurent Pinchart37769932014-04-16 18:00:10 +0200904extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
905 u16 wIndex, char *buf, u16 wLength);
906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907#endif /* __LINUX_EHCI_HCD_H */