blob: 99dd74c1103835e8914672106a9cb41248b90f7d [file] [log] [blame]
Mike Rapoportaaf7ea22008-10-15 08:38:49 +02001/*
2 * drivers/mtd/nand/gpio.c
3 *
4 * Updated, and converted to generic GPIO based driver by Russell King.
5 *
6 * Written by Ben Dooks <ben@simtec.co.uk>
7 * Based on 2.4 version by Mark Whittaker
8 *
9 * © 2004 Simtec Electronics
10 *
Gerhard Sittigc9d79c42014-08-05 10:37:26 +020011 * Device driver for NAND flash that uses a memory mapped interface to
12 * read/write the NAND commands and data, and GPIO pins for control signals
13 * (the DT binding refers to this as "GPIO assisted NAND flash")
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020014 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 *
19 */
20
21#include <linux/kernel.h>
Alexander Shiyan283df422013-05-06 17:53:48 +040022#include <linux/err.h>
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020023#include <linux/slab.h>
24#include <linux/module.h>
25#include <linux/platform_device.h>
26#include <linux/gpio.h>
27#include <linux/io.h>
28#include <linux/mtd/mtd.h>
29#include <linux/mtd/nand.h>
30#include <linux/mtd/partitions.h>
31#include <linux/mtd/nand-gpio.h>
Jamie Iles775c32202011-12-18 10:00:49 +000032#include <linux/of.h>
33#include <linux/of_address.h>
34#include <linux/of_gpio.h>
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020035
36struct gpiomtd {
37 void __iomem *io_sync;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020038 struct nand_chip nand_chip;
39 struct gpio_nand_platdata plat;
40};
41
Boris BREZILLONdc2948c2015-12-10 09:00:06 +010042static inline struct gpiomtd *gpio_nand_getpriv(struct mtd_info *mtd)
43{
44 return container_of(mtd_to_nand(mtd), struct gpiomtd, nand_chip);
45}
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020046
47
48#ifdef CONFIG_ARM
49/* gpio_nand_dosync()
50 *
51 * Make sure the GPIO state changes occur in-order with writes to NAND
52 * memory region.
53 * Needed on PXA due to bus-reordering within the SoC itself (see section on
54 * I/O ordering in PXA manual (section 2.3, p35)
55 */
56static void gpio_nand_dosync(struct gpiomtd *gpiomtd)
57{
58 unsigned long tmp;
59
60 if (gpiomtd->io_sync) {
61 /*
62 * Linux memory barriers don't cater for what's required here.
63 * What's required is what's here - a read from a separate
64 * region with a dependency on that read.
65 */
66 tmp = readl(gpiomtd->io_sync);
67 asm volatile("mov %1, %0\n" : "=r" (tmp) : "r" (tmp));
68 }
69}
70#else
71static inline void gpio_nand_dosync(struct gpiomtd *gpiomtd) {}
72#endif
73
74static void gpio_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
75{
76 struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
77
78 gpio_nand_dosync(gpiomtd);
79
80 if (ctrl & NAND_CTRL_CHANGE) {
81 gpio_set_value(gpiomtd->plat.gpio_nce, !(ctrl & NAND_NCE));
82 gpio_set_value(gpiomtd->plat.gpio_cle, !!(ctrl & NAND_CLE));
83 gpio_set_value(gpiomtd->plat.gpio_ale, !!(ctrl & NAND_ALE));
84 gpio_nand_dosync(gpiomtd);
85 }
86 if (cmd == NAND_CMD_NONE)
87 return;
88
89 writeb(cmd, gpiomtd->nand_chip.IO_ADDR_W);
90 gpio_nand_dosync(gpiomtd);
91}
92
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020093static int gpio_nand_devready(struct mtd_info *mtd)
94{
95 struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
Alexander Shiyan18afbc52012-10-17 10:08:27 +040096
Alexander Shiyanc85d32d52013-05-06 17:53:49 +040097 return gpio_get_value(gpiomtd->plat.gpio_rdy);
Mike Rapoportaaf7ea22008-10-15 08:38:49 +020098}
99
Jamie Iles775c32202011-12-18 10:00:49 +0000100#ifdef CONFIG_OF
101static const struct of_device_id gpio_nand_id_table[] = {
102 { .compatible = "gpio-control-nand" },
103 {}
104};
105MODULE_DEVICE_TABLE(of, gpio_nand_id_table);
106
107static int gpio_nand_get_config_of(const struct device *dev,
108 struct gpio_nand_platdata *plat)
109{
110 u32 val;
111
Alexander Shiyanee4f3662013-05-06 17:53:50 +0400112 if (!dev->of_node)
113 return -ENODEV;
114
Jamie Iles775c32202011-12-18 10:00:49 +0000115 if (!of_property_read_u32(dev->of_node, "bank-width", &val)) {
116 if (val == 2) {
117 plat->options |= NAND_BUSWIDTH_16;
118 } else if (val != 1) {
119 dev_err(dev, "invalid bank-width %u\n", val);
120 return -EINVAL;
121 }
122 }
123
124 plat->gpio_rdy = of_get_gpio(dev->of_node, 0);
125 plat->gpio_nce = of_get_gpio(dev->of_node, 1);
126 plat->gpio_ale = of_get_gpio(dev->of_node, 2);
127 plat->gpio_cle = of_get_gpio(dev->of_node, 3);
128 plat->gpio_nwp = of_get_gpio(dev->of_node, 4);
129
130 if (!of_property_read_u32(dev->of_node, "chip-delay", &val))
131 plat->chip_delay = val;
132
133 return 0;
134}
135
136static struct resource *gpio_nand_get_io_sync_of(struct platform_device *pdev)
137{
Brian Norris103cdd82013-12-13 21:19:58 -0800138 struct resource *r;
Jamie Iles775c32202011-12-18 10:00:49 +0000139 u64 addr;
140
Brian Norris103cdd82013-12-13 21:19:58 -0800141 if (of_property_read_u64(pdev->dev.of_node,
Jamie Iles775c32202011-12-18 10:00:49 +0000142 "gpio-control-nand,io-sync-reg", &addr))
143 return NULL;
144
Brian Norris103cdd82013-12-13 21:19:58 -0800145 r = devm_kzalloc(&pdev->dev, sizeof(*r), GFP_KERNEL);
146 if (!r)
147 return NULL;
148
Jamie Iles775c32202011-12-18 10:00:49 +0000149 r->start = addr;
150 r->end = r->start + 0x3;
151 r->flags = IORESOURCE_MEM;
152
153 return r;
154}
155#else /* CONFIG_OF */
Jamie Iles775c32202011-12-18 10:00:49 +0000156static inline int gpio_nand_get_config_of(const struct device *dev,
157 struct gpio_nand_platdata *plat)
158{
159 return -ENOSYS;
160}
161
162static inline struct resource *
163gpio_nand_get_io_sync_of(struct platform_device *pdev)
164{
165 return NULL;
166}
167#endif /* CONFIG_OF */
168
169static inline int gpio_nand_get_config(const struct device *dev,
170 struct gpio_nand_platdata *plat)
171{
172 int ret = gpio_nand_get_config_of(dev, plat);
173
174 if (!ret)
175 return ret;
176
Jingoo Han453810b2013-07-30 17:18:33 +0900177 if (dev_get_platdata(dev)) {
178 memcpy(plat, dev_get_platdata(dev), sizeof(*plat));
Jamie Iles775c32202011-12-18 10:00:49 +0000179 return 0;
180 }
181
182 return -EINVAL;
183}
184
185static inline struct resource *
186gpio_nand_get_io_sync(struct platform_device *pdev)
187{
188 struct resource *r = gpio_nand_get_io_sync_of(pdev);
189
190 if (r)
191 return r;
192
193 return platform_get_resource(pdev, IORESOURCE_MEM, 1);
194}
195
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400196static int gpio_nand_remove(struct platform_device *pdev)
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200197{
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400198 struct gpiomtd *gpiomtd = platform_get_drvdata(pdev);
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200199
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100200 nand_release(nand_to_mtd(&gpiomtd->nand_chip));
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200201
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200202 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
203 gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
204 gpio_set_value(gpiomtd->plat.gpio_nce, 1);
205
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200206 return 0;
207}
208
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400209static int gpio_nand_probe(struct platform_device *pdev)
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200210{
211 struct gpiomtd *gpiomtd;
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400212 struct nand_chip *chip;
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100213 struct mtd_info *mtd;
Alexander Shiyan283df422013-05-06 17:53:48 +0400214 struct resource *res;
Jamie Iles775c32202011-12-18 10:00:49 +0000215 int ret = 0;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200216
Jingoo Han453810b2013-07-30 17:18:33 +0900217 if (!pdev->dev.of_node && !dev_get_platdata(&pdev->dev))
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200218 return -EINVAL;
219
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400220 gpiomtd = devm_kzalloc(&pdev->dev, sizeof(*gpiomtd), GFP_KERNEL);
Jingoo Han24e99712013-12-26 12:17:42 +0900221 if (!gpiomtd)
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200222 return -ENOMEM;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200223
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400224 chip = &gpiomtd->nand_chip;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200225
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400226 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
227 chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
228 if (IS_ERR(chip->IO_ADDR_R))
229 return PTR_ERR(chip->IO_ADDR_R);
Alexander Shiyan283df422013-05-06 17:53:48 +0400230
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400231 res = gpio_nand_get_io_sync(pdev);
Alexander Shiyan283df422013-05-06 17:53:48 +0400232 if (res) {
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400233 gpiomtd->io_sync = devm_ioremap_resource(&pdev->dev, res);
Alexander Shiyan283df422013-05-06 17:53:48 +0400234 if (IS_ERR(gpiomtd->io_sync))
235 return PTR_ERR(gpiomtd->io_sync);
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200236 }
237
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400238 ret = gpio_nand_get_config(&pdev->dev, &gpiomtd->plat);
Jamie Iles775c32202011-12-18 10:00:49 +0000239 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400240 return ret;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200241
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400242 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_nce, "NAND NCE");
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200243 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400244 return ret;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200245 gpio_direction_output(gpiomtd->plat.gpio_nce, 1);
Alexander Shiyan283df422013-05-06 17:53:48 +0400246
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200247 if (gpio_is_valid(gpiomtd->plat.gpio_nwp)) {
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400248 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_nwp,
Alexander Shiyan283df422013-05-06 17:53:48 +0400249 "NAND NWP");
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200250 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400251 return ret;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200252 }
Alexander Shiyan283df422013-05-06 17:53:48 +0400253
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400254 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_ale, "NAND ALE");
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200255 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400256 return ret;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200257 gpio_direction_output(gpiomtd->plat.gpio_ale, 0);
Alexander Shiyan283df422013-05-06 17:53:48 +0400258
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400259 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_cle, "NAND CLE");
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200260 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400261 return ret;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200262 gpio_direction_output(gpiomtd->plat.gpio_cle, 0);
Alexander Shiyan283df422013-05-06 17:53:48 +0400263
Alexander Shiyan18afbc52012-10-17 10:08:27 +0400264 if (gpio_is_valid(gpiomtd->plat.gpio_rdy)) {
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400265 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_rdy,
Alexander Shiyan283df422013-05-06 17:53:48 +0400266 "NAND RDY");
Alexander Shiyan18afbc52012-10-17 10:08:27 +0400267 if (ret)
Alexander Shiyan283df422013-05-06 17:53:48 +0400268 return ret;
Alexander Shiyan18afbc52012-10-17 10:08:27 +0400269 gpio_direction_input(gpiomtd->plat.gpio_rdy);
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400270 chip->dev_ready = gpio_nand_devready;
Alexander Shiyan18afbc52012-10-17 10:08:27 +0400271 }
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200272
Brian Norrisa61ae812015-10-30 20:33:25 -0700273 nand_set_flash_node(chip, pdev->dev.of_node);
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400274 chip->IO_ADDR_W = chip->IO_ADDR_R;
275 chip->ecc.mode = NAND_ECC_SOFT;
276 chip->options = gpiomtd->plat.options;
277 chip->chip_delay = gpiomtd->plat.chip_delay;
278 chip->cmd_ctrl = gpio_nand_cmd_ctrl;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200279
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100280 mtd = nand_to_mtd(chip);
281 mtd->priv = chip;
282 mtd->dev.parent = &pdev->dev;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200283
Alexander Shiyanf8e81c22013-05-06 17:53:53 +0400284 platform_set_drvdata(pdev, gpiomtd);
Alexander Shiyan283df422013-05-06 17:53:48 +0400285
286 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
287 gpio_direction_output(gpiomtd->plat.gpio_nwp, 1);
288
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100289 if (nand_scan(mtd, 1)) {
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200290 ret = -ENXIO;
291 goto err_wp;
292 }
293
294 if (gpiomtd->plat.adjust_parts)
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100295 gpiomtd->plat.adjust_parts(&gpiomtd->plat, mtd->size);
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200296
Boris BREZILLONdc2948c2015-12-10 09:00:06 +0100297 ret = mtd_device_register(mtd, gpiomtd->plat.parts,
Brian Norrisa61ae812015-10-30 20:33:25 -0700298 gpiomtd->plat.num_parts);
Alexander Shiyan283df422013-05-06 17:53:48 +0400299 if (!ret)
300 return 0;
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200301
302err_wp:
303 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
304 gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
Alexander Shiyan283df422013-05-06 17:53:48 +0400305
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200306 return ret;
307}
308
309static struct platform_driver gpio_nand_driver = {
310 .probe = gpio_nand_probe,
311 .remove = gpio_nand_remove,
312 .driver = {
313 .name = "gpio-nand",
Sachin Kamatb57d43f2013-03-14 15:37:03 +0530314 .of_match_table = of_match_ptr(gpio_nand_id_table),
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200315 },
316};
317
Sachin Kamat2fe87ae2012-09-05 15:31:32 +0530318module_platform_driver(gpio_nand_driver);
Mike Rapoportaaf7ea22008-10-15 08:38:49 +0200319
320MODULE_LICENSE("GPL");
321MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
322MODULE_DESCRIPTION("GPIO NAND Driver");