Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 34 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 38 | #include <linux/module.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/drm_crtc_helper.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 40 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 41 | static struct drm_driver driver; |
| 42 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 43 | #define GEN_DEFAULT_PIPEOFFSETS \ |
| 44 | .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \ |
| 45 | PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \ |
| 46 | .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \ |
| 47 | TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \ |
| 48 | .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \ |
| 49 | .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \ |
| 50 | .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET } |
| 51 | |
| 52 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 53 | static const struct intel_device_info intel_i830_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 54 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 55 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 56 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 57 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 58 | }; |
| 59 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 60 | static const struct intel_device_info intel_845g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 61 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 62 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 63 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 64 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 65 | }; |
| 66 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 67 | static const struct intel_device_info intel_i85x_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 68 | .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 69 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 70 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 71 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 72 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 73 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 74 | }; |
| 75 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 76 | static const struct intel_device_info intel_i865g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 77 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 78 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 79 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 80 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 81 | }; |
| 82 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 83 | static const struct intel_device_info intel_i915g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 84 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 85 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 86 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 87 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 88 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 89 | static const struct intel_device_info intel_i915gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 90 | .gen = 3, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 91 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 92 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 93 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 94 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 95 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 96 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 97 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 98 | static const struct intel_device_info intel_i945g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 99 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 100 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 101 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 102 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 103 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 104 | static const struct intel_device_info intel_i945gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 105 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 106 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 107 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 108 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 109 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 110 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 111 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 112 | }; |
| 113 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 114 | static const struct intel_device_info intel_i965g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 115 | .gen = 4, .is_broadwater = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 116 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 117 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 118 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 119 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 120 | }; |
| 121 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 122 | static const struct intel_device_info intel_i965gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 123 | .gen = 4, .is_crestline = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 124 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 125 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 126 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 127 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 128 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 129 | }; |
| 130 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 131 | static const struct intel_device_info intel_g33_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 132 | .gen = 3, .is_g33 = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 133 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 134 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 135 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 136 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 137 | }; |
| 138 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 139 | static const struct intel_device_info intel_g45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 140 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 141 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 142 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 143 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 144 | }; |
| 145 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 146 | static const struct intel_device_info intel_gm45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 147 | .gen = 4, .is_g4x = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 148 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 149 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 150 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 151 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 152 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 153 | }; |
| 154 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 155 | static const struct intel_device_info intel_pineview_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 156 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 157 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 158 | .has_overlay = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 159 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 160 | }; |
| 161 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 162 | static const struct intel_device_info intel_ironlake_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 163 | .gen = 5, .num_pipes = 2, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 164 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 165 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 166 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 167 | }; |
| 168 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 169 | static const struct intel_device_info intel_ironlake_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 170 | .gen = 5, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 171 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 172 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 173 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 174 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 175 | }; |
| 176 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 177 | static const struct intel_device_info intel_sandybridge_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 178 | .gen = 6, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 179 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 180 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 181 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 182 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 183 | GEN_DEFAULT_PIPEOFFSETS, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 184 | }; |
| 185 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 186 | static const struct intel_device_info intel_sandybridge_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 187 | .gen = 6, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 188 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 189 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 190 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 191 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 192 | GEN_DEFAULT_PIPEOFFSETS, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 193 | }; |
| 194 | |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 195 | #define GEN7_FEATURES \ |
| 196 | .gen = 7, .num_pipes = 3, \ |
| 197 | .need_gfx_hws = 1, .has_hotplug = 1, \ |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 198 | .has_fbc = 1, \ |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 199 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \ |
Ben Widawsky | ab484f8 | 2013-10-05 17:57:11 -0700 | [diff] [blame] | 200 | .has_llc = 1 |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 201 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 202 | static const struct intel_device_info intel_ivybridge_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 203 | GEN7_FEATURES, |
| 204 | .is_ivybridge = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 205 | GEN_DEFAULT_PIPEOFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 206 | }; |
| 207 | |
| 208 | static const struct intel_device_info intel_ivybridge_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 209 | GEN7_FEATURES, |
| 210 | .is_ivybridge = 1, |
| 211 | .is_mobile = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 212 | GEN_DEFAULT_PIPEOFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 213 | }; |
| 214 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 215 | static const struct intel_device_info intel_ivybridge_q_info = { |
| 216 | GEN7_FEATURES, |
| 217 | .is_ivybridge = 1, |
| 218 | .num_pipes = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 219 | GEN_DEFAULT_PIPEOFFSETS, |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 220 | }; |
| 221 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 222 | static const struct intel_device_info intel_valleyview_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 223 | GEN7_FEATURES, |
| 224 | .is_mobile = 1, |
| 225 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 226 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 227 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 228 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 229 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 230 | GEN_DEFAULT_PIPEOFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 231 | }; |
| 232 | |
| 233 | static const struct intel_device_info intel_valleyview_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 234 | GEN7_FEATURES, |
| 235 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 236 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 237 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 238 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 239 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 240 | GEN_DEFAULT_PIPEOFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 241 | }; |
| 242 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 243 | static const struct intel_device_info intel_haswell_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 244 | GEN7_FEATURES, |
| 245 | .is_haswell = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 246 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 247 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 248 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 249 | GEN_DEFAULT_PIPEOFFSETS, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 250 | }; |
| 251 | |
| 252 | static const struct intel_device_info intel_haswell_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 253 | GEN7_FEATURES, |
| 254 | .is_haswell = 1, |
| 255 | .is_mobile = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 256 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 257 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 258 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 259 | GEN_DEFAULT_PIPEOFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 260 | }; |
| 261 | |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 262 | static const struct intel_device_info intel_broadwell_d_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 263 | .gen = 8, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 264 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 265 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 266 | .has_llc = 1, |
| 267 | .has_ddi = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 268 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 269 | GEN_DEFAULT_PIPEOFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 270 | }; |
| 271 | |
| 272 | static const struct intel_device_info intel_broadwell_m_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 273 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 274 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 275 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 276 | .has_llc = 1, |
| 277 | .has_ddi = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 278 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 279 | GEN_DEFAULT_PIPEOFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 280 | }; |
| 281 | |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 282 | static const struct intel_device_info intel_broadwell_gt3d_info = { |
| 283 | .gen = 8, .num_pipes = 3, |
| 284 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 285 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 286 | .has_llc = 1, |
| 287 | .has_ddi = 1, |
| 288 | .has_fbc = 1, |
| 289 | GEN_DEFAULT_PIPEOFFSETS, |
| 290 | }; |
| 291 | |
| 292 | static const struct intel_device_info intel_broadwell_gt3m_info = { |
| 293 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
| 294 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 295 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 296 | .has_llc = 1, |
| 297 | .has_ddi = 1, |
| 298 | .has_fbc = 1, |
| 299 | GEN_DEFAULT_PIPEOFFSETS, |
| 300 | }; |
| 301 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 302 | /* |
| 303 | * Make sure any device matches here are from most specific to most |
| 304 | * general. For example, since the Quanta match is based on the subsystem |
| 305 | * and subvendor IDs, we need it to come before the more general IVB |
| 306 | * PCI ID matches, otherwise we'll use the wrong info struct above. |
| 307 | */ |
| 308 | #define INTEL_PCI_IDS \ |
| 309 | INTEL_I830_IDS(&intel_i830_info), \ |
| 310 | INTEL_I845G_IDS(&intel_845g_info), \ |
| 311 | INTEL_I85X_IDS(&intel_i85x_info), \ |
| 312 | INTEL_I865G_IDS(&intel_i865g_info), \ |
| 313 | INTEL_I915G_IDS(&intel_i915g_info), \ |
| 314 | INTEL_I915GM_IDS(&intel_i915gm_info), \ |
| 315 | INTEL_I945G_IDS(&intel_i945g_info), \ |
| 316 | INTEL_I945GM_IDS(&intel_i945gm_info), \ |
| 317 | INTEL_I965G_IDS(&intel_i965g_info), \ |
| 318 | INTEL_G33_IDS(&intel_g33_info), \ |
| 319 | INTEL_I965GM_IDS(&intel_i965gm_info), \ |
| 320 | INTEL_GM45_IDS(&intel_gm45_info), \ |
| 321 | INTEL_G45_IDS(&intel_g45_info), \ |
| 322 | INTEL_PINEVIEW_IDS(&intel_pineview_info), \ |
| 323 | INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \ |
| 324 | INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \ |
| 325 | INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \ |
| 326 | INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \ |
| 327 | INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \ |
| 328 | INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \ |
| 329 | INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \ |
| 330 | INTEL_HSW_D_IDS(&intel_haswell_d_info), \ |
| 331 | INTEL_HSW_M_IDS(&intel_haswell_m_info), \ |
| 332 | INTEL_VLV_M_IDS(&intel_valleyview_m_info), \ |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 333 | INTEL_VLV_D_IDS(&intel_valleyview_d_info), \ |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 334 | INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \ |
| 335 | INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \ |
| 336 | INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \ |
| 337 | INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info) |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 338 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 339 | static const struct pci_device_id pciidlist[] = { /* aka */ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 340 | INTEL_PCI_IDS, |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 341 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | }; |
| 343 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 344 | #if defined(CONFIG_DRM_I915_KMS) |
| 345 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 346 | #endif |
| 347 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 348 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 349 | { |
| 350 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 351 | struct pci_dev *pch = NULL; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 352 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 353 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 354 | * (which really amounts to a PCH but no South Display). |
| 355 | */ |
| 356 | if (INTEL_INFO(dev)->num_pipes == 0) { |
| 357 | dev_priv->pch_type = PCH_NOP; |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 358 | return; |
| 359 | } |
| 360 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 361 | /* |
| 362 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 363 | * make graphics device passthrough work easy for VMM, that only |
| 364 | * need to expose ISA bridge to let driver know the real hardware |
| 365 | * underneath. This is a requirement from virtualization team. |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 366 | * |
| 367 | * In some virtualized environments (e.g. XEN), there is irrelevant |
| 368 | * ISA bridge in the system. To work reliably, we should scan trhough |
| 369 | * all the ISA bridge devices and check for the first match, instead |
| 370 | * of only checking the first one. |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 371 | */ |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 372 | while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 373 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 374 | unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 375 | dev_priv->pch_id = id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 376 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 377 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 378 | dev_priv->pch_type = PCH_IBX; |
| 379 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 380 | WARN_ON(!IS_GEN5(dev)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 381 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 382 | dev_priv->pch_type = PCH_CPT; |
| 383 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 384 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 385 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 386 | /* PantherPoint is CPT compatible */ |
| 387 | dev_priv->pch_type = PCH_CPT; |
Jani Nikula | 492ab66 | 2013-10-01 12:12:33 +0300 | [diff] [blame] | 388 | DRM_DEBUG_KMS("Found PantherPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 389 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 390 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 391 | dev_priv->pch_type = PCH_LPT; |
| 392 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 393 | WARN_ON(!IS_HASWELL(dev)); |
Paulo Zanoni | 08e1413 | 2013-04-12 18:16:54 -0300 | [diff] [blame] | 394 | WARN_ON(IS_ULT(dev)); |
Paulo Zanoni | 018f52c | 2013-11-02 21:07:35 -0700 | [diff] [blame] | 395 | } else if (IS_BROADWELL(dev)) { |
| 396 | dev_priv->pch_type = PCH_LPT; |
| 397 | dev_priv->pch_id = |
| 398 | INTEL_PCH_LPT_LP_DEVICE_ID_TYPE; |
| 399 | DRM_DEBUG_KMS("This is Broadwell, assuming " |
| 400 | "LynxPoint LP PCH\n"); |
Ben Widawsky | e76e063 | 2013-11-07 21:40:41 -0800 | [diff] [blame] | 401 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 402 | dev_priv->pch_type = PCH_LPT; |
| 403 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
| 404 | WARN_ON(!IS_HASWELL(dev)); |
| 405 | WARN_ON(!IS_ULT(dev)); |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 406 | } else |
| 407 | continue; |
| 408 | |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 409 | break; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 410 | } |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 411 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 412 | if (!pch) |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 413 | DRM_DEBUG_KMS("No PCH found.\n"); |
| 414 | |
| 415 | pci_dev_put(pch); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 416 | } |
| 417 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 418 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 419 | { |
| 420 | if (INTEL_INFO(dev)->gen < 6) |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 421 | return false; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 422 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 423 | if (i915.semaphores >= 0) |
| 424 | return i915.semaphores; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 425 | |
Jani Nikula | c923fac | 2014-03-05 14:17:28 +0200 | [diff] [blame] | 426 | /* Until we get further testing... */ |
| 427 | if (IS_GEN8(dev)) |
| 428 | return false; |
| 429 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 430 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 431 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 432 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 433 | return false; |
| 434 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 435 | |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 436 | return true; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 437 | } |
| 438 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 439 | static int i915_drm_freeze(struct drm_device *dev) |
| 440 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 441 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 442 | struct drm_crtc *crtc; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 443 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 444 | intel_runtime_pm_get(dev_priv); |
| 445 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 446 | /* ignore lid events during suspend */ |
| 447 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 448 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 449 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 450 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 451 | /* We do a lot of poking in a lot of registers, make sure they work |
| 452 | * properly. */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 453 | intel_display_set_init_power(dev_priv, true); |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 454 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 455 | drm_kms_helper_poll_disable(dev); |
| 456 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 457 | pci_save_state(dev->pdev); |
| 458 | |
| 459 | /* If KMS is active, we do the leavevt stuff here */ |
| 460 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 461 | int error; |
| 462 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 463 | error = i915_gem_suspend(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 464 | if (error) { |
| 465 | dev_err(&dev->pdev->dev, |
| 466 | "GEM idle failed, resume might fail\n"); |
| 467 | return error; |
| 468 | } |
Daniel Vetter | a261b24 | 2012-07-26 19:21:47 +0200 | [diff] [blame] | 469 | |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 470 | cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work); |
| 471 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 472 | drm_irq_uninstall(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 473 | dev_priv->enable_hotplug_processing = false; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 474 | /* |
| 475 | * Disable CRTCs directly since we want to preserve sw state |
| 476 | * for _thaw. |
| 477 | */ |
Jesse Barnes | 7c063c7 | 2013-11-26 09:13:41 -0800 | [diff] [blame] | 478 | mutex_lock(&dev->mode_config.mutex); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 479 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 480 | dev_priv->display.crtc_disable(crtc); |
Jesse Barnes | 7c063c7 | 2013-11-26 09:13:41 -0800 | [diff] [blame] | 481 | mutex_unlock(&dev->mode_config.mutex); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 482 | |
| 483 | intel_modeset_suspend_hw(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 484 | } |
| 485 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 486 | i915_gem_suspend_gtt_mappings(dev); |
| 487 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 488 | i915_save_state(dev); |
| 489 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 490 | intel_opregion_fini(dev); |
Chris Wilson | 28d85cd | 2014-03-13 11:05:02 +0000 | [diff] [blame] | 491 | intel_uncore_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 492 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 493 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 494 | intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED); |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 495 | console_unlock(); |
| 496 | |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 497 | dev_priv->suspend_count++; |
| 498 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 499 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 500 | } |
| 501 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 502 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 503 | { |
| 504 | int error; |
| 505 | |
| 506 | if (!dev || !dev->dev_private) { |
| 507 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 508 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 509 | return -ENODEV; |
| 510 | } |
| 511 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 512 | if (state.event == PM_EVENT_PRETHAW) |
| 513 | return 0; |
| 514 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 515 | |
| 516 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 517 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 518 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 519 | error = i915_drm_freeze(dev); |
| 520 | if (error) |
| 521 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 522 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 523 | if (state.event == PM_EVENT_SUSPEND) { |
| 524 | /* Shut down the device */ |
| 525 | pci_disable_device(dev->pdev); |
| 526 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 527 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 528 | |
| 529 | return 0; |
| 530 | } |
| 531 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 532 | void intel_console_resume(struct work_struct *work) |
| 533 | { |
| 534 | struct drm_i915_private *dev_priv = |
| 535 | container_of(work, struct drm_i915_private, |
| 536 | console_resume_work); |
| 537 | struct drm_device *dev = dev_priv->dev; |
| 538 | |
| 539 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 540 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 541 | console_unlock(); |
| 542 | } |
| 543 | |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 544 | static void intel_resume_hotplug(struct drm_device *dev) |
| 545 | { |
| 546 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 547 | struct intel_encoder *encoder; |
| 548 | |
| 549 | mutex_lock(&mode_config->mutex); |
| 550 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 551 | |
| 552 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 553 | if (encoder->hot_plug) |
| 554 | encoder->hot_plug(encoder); |
| 555 | |
| 556 | mutex_unlock(&mode_config->mutex); |
| 557 | |
| 558 | /* Just fire off a uevent and let userspace tell us what to do */ |
| 559 | drm_helper_hpd_irq_event(dev); |
| 560 | } |
| 561 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 562 | static int i915_drm_thaw_early(struct drm_device *dev) |
| 563 | { |
| 564 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 565 | |
| 566 | intel_uncore_early_sanitize(dev); |
| 567 | intel_uncore_sanitize(dev); |
| 568 | intel_power_domains_init_hw(dev_priv); |
| 569 | |
| 570 | return 0; |
| 571 | } |
| 572 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 573 | static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 574 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 575 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 576 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 577 | if (drm_core_check_feature(dev, DRIVER_MODESET) && |
| 578 | restore_gtt_mappings) { |
| 579 | mutex_lock(&dev->struct_mutex); |
| 580 | i915_gem_restore_gtt_mappings(dev); |
| 581 | mutex_unlock(&dev->struct_mutex); |
| 582 | } |
| 583 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 584 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 585 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 586 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 587 | /* KMS EnterVT equivalent */ |
| 588 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 589 | intel_init_pch_refclk(dev); |
Daniel Vetter | 754970e | 2014-01-16 22:28:44 +0100 | [diff] [blame] | 590 | drm_mode_config_reset(dev); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 591 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 592 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 593 | if (i915_gem_init_hw(dev)) { |
| 594 | DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n"); |
| 595 | atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
| 596 | } |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 597 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 598 | |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 599 | /* We need working interrupts for modeset enabling ... */ |
Daniel Vetter | bb0f1b5 | 2013-11-03 21:09:27 +0100 | [diff] [blame] | 600 | drm_irq_install(dev, dev->pdev->irq); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 601 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 602 | intel_modeset_init_hw(dev); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 603 | |
| 604 | drm_modeset_lock_all(dev); |
| 605 | intel_modeset_setup_hw_state(dev, true); |
| 606 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 607 | |
| 608 | /* |
| 609 | * ... but also need to make sure that hotplug processing |
| 610 | * doesn't cause havoc. Like in the driver load code we don't |
| 611 | * bother with the tiny race here where we might loose hotplug |
| 612 | * notifications. |
| 613 | * */ |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 614 | intel_hpd_init(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 615 | dev_priv->enable_hotplug_processing = true; |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 616 | /* Config may have changed between suspend and resume */ |
| 617 | intel_resume_hotplug(dev); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 618 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 619 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 620 | intel_opregion_init(dev); |
| 621 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 622 | /* |
| 623 | * The console lock can be pretty contented on resume due |
| 624 | * to all the printk activity. Try to keep it out of the hot |
| 625 | * path of resume if possible. |
| 626 | */ |
| 627 | if (console_trylock()) { |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 628 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 629 | console_unlock(); |
| 630 | } else { |
| 631 | schedule_work(&dev_priv->console_resume_work); |
| 632 | } |
| 633 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 634 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 635 | dev_priv->modeset_restore = MODESET_DONE; |
| 636 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 637 | |
| 638 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 639 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 640 | } |
| 641 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 642 | static int i915_drm_thaw(struct drm_device *dev) |
| 643 | { |
Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 644 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 645 | i915_check_and_clear_faults(dev); |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 646 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 647 | return __i915_drm_thaw(dev, true); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 648 | } |
| 649 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 650 | static int i915_resume_early(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 651 | { |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 652 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 653 | return 0; |
| 654 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 655 | /* |
| 656 | * We have a resume ordering issue with the snd-hda driver also |
| 657 | * requiring our device to be power up. Due to the lack of a |
| 658 | * parent/child relationship we currently solve this with an early |
| 659 | * resume hook. |
| 660 | * |
| 661 | * FIXME: This should be solved with a special hdmi sink device or |
| 662 | * similar so that power domains can be employed. |
| 663 | */ |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 664 | if (pci_enable_device(dev->pdev)) |
| 665 | return -EIO; |
| 666 | |
| 667 | pci_set_master(dev->pdev); |
| 668 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 669 | return i915_drm_thaw_early(dev); |
| 670 | } |
| 671 | |
| 672 | int i915_resume(struct drm_device *dev) |
| 673 | { |
| 674 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 675 | int ret; |
| 676 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 677 | /* |
| 678 | * Platforms with opregion should have sane BIOS, older ones (gen3 and |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 679 | * earlier) need to restore the GTT mappings since the BIOS might clear |
| 680 | * all our scratch PTEs. |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 681 | */ |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 682 | ret = __i915_drm_thaw(dev, !dev_priv->opregion.header); |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 683 | if (ret) |
| 684 | return ret; |
| 685 | |
| 686 | drm_kms_helper_poll_enable(dev); |
| 687 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 688 | } |
| 689 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 690 | static int i915_resume_legacy(struct drm_device *dev) |
| 691 | { |
| 692 | i915_resume_early(dev); |
| 693 | i915_resume(dev); |
| 694 | |
| 695 | return 0; |
| 696 | } |
| 697 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 698 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 699 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 700 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 701 | * |
| 702 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 703 | * reset or otherwise an error code. |
| 704 | * |
| 705 | * Procedure is fairly simple: |
| 706 | * - reset the chip using the reset reg |
| 707 | * - re-init context state |
| 708 | * - re-init hardware status page |
| 709 | * - re-init ring buffer |
| 710 | * - re-init interrupt state |
| 711 | * - re-init display |
| 712 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 713 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 714 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 715 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 716 | bool simulated; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 717 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 718 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 719 | if (!i915.reset) |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 720 | return 0; |
| 721 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 722 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 723 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 724 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 725 | |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 726 | simulated = dev_priv->gpu_error.stop_rings != 0; |
| 727 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 728 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 729 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 730 | /* Also reset the gpu hangman. */ |
| 731 | if (simulated) { |
| 732 | DRM_INFO("Simulated gpu hang, resetting stop_rings\n"); |
| 733 | dev_priv->gpu_error.stop_rings = 0; |
| 734 | if (ret == -ENODEV) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 735 | DRM_INFO("Reset not implemented, but ignoring " |
| 736 | "error for simulated gpu hangs\n"); |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 737 | ret = 0; |
| 738 | } |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 739 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 740 | |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 741 | if (ret) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 742 | DRM_ERROR("Failed to reset chip: %i\n", ret); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 743 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 744 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 745 | } |
| 746 | |
| 747 | /* Ok, now get things going again... */ |
| 748 | |
| 749 | /* |
| 750 | * Everything depends on having the GTT running, so we need to start |
| 751 | * there. Fortunately we don't need to do this unless we reset the |
| 752 | * chip at a PCI level. |
| 753 | * |
| 754 | * Next we need to restore the context, but we don't use those |
| 755 | * yet either... |
| 756 | * |
| 757 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 758 | * was running at the time of the reset (i.e. we weren't VT |
| 759 | * switched away). |
| 760 | */ |
| 761 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 762 | !dev_priv->ums.mm_suspended) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 763 | dev_priv->ums.mm_suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 764 | |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 765 | ret = i915_gem_init_hw(dev); |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 766 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 767 | if (ret) { |
| 768 | DRM_ERROR("Failed hw init on reset %d\n", ret); |
| 769 | return ret; |
| 770 | } |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 771 | |
Daniel Vetter | e090c53 | 2013-11-03 20:27:05 +0100 | [diff] [blame] | 772 | /* |
| 773 | * FIXME: This is horribly race against concurrent pageflip and |
| 774 | * vblank wait ioctls since they can observe dev->irqs_disabled |
| 775 | * being false when they shouldn't be able to. |
| 776 | */ |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 777 | drm_irq_uninstall(dev); |
Daniel Vetter | bb0f1b5 | 2013-11-03 21:09:27 +0100 | [diff] [blame] | 778 | drm_irq_install(dev, dev->pdev->irq); |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 779 | |
| 780 | /* rps/rc6 re-init is necessary to restore state lost after the |
| 781 | * reset and the re-install of drm irq. Skip for ironlake per |
| 782 | * previous concerns that it doesn't respond well to some forms |
| 783 | * of re-init after reset. */ |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 784 | if (INTEL_INFO(dev)->gen > 5) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 785 | intel_reset_gt_powersave(dev); |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 786 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 787 | intel_hpd_init(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 788 | } else { |
| 789 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 790 | } |
| 791 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 792 | return 0; |
| 793 | } |
| 794 | |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 795 | static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 796 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 797 | struct intel_device_info *intel_info = |
| 798 | (struct intel_device_info *) ent->driver_data; |
| 799 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 800 | if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) { |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 801 | DRM_INFO("This hardware requires preliminary hardware support.\n" |
| 802 | "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n"); |
| 803 | return -ENODEV; |
| 804 | } |
| 805 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 806 | /* Only bind to function 0 of the device. Early generations |
| 807 | * used function 1 as a placeholder for multi-head. This causes |
| 808 | * us confusion instead, especially on the systems where both |
| 809 | * functions have the same PCI-ID! |
| 810 | */ |
| 811 | if (PCI_FUNC(pdev->devfn)) |
| 812 | return -ENODEV; |
| 813 | |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 814 | driver.driver_features &= ~(DRIVER_USE_AGP); |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 815 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 816 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 817 | } |
| 818 | |
| 819 | static void |
| 820 | i915_pci_remove(struct pci_dev *pdev) |
| 821 | { |
| 822 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 823 | |
| 824 | drm_put_dev(dev); |
| 825 | } |
| 826 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 827 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 828 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 829 | struct pci_dev *pdev = to_pci_dev(dev); |
| 830 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 831 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 832 | if (!drm_dev || !drm_dev->dev_private) { |
| 833 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 834 | return -ENODEV; |
| 835 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 836 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 837 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 838 | return 0; |
| 839 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 840 | return i915_drm_freeze(drm_dev); |
| 841 | } |
| 842 | |
| 843 | static int i915_pm_suspend_late(struct device *dev) |
| 844 | { |
| 845 | struct pci_dev *pdev = to_pci_dev(dev); |
| 846 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 847 | |
| 848 | /* |
| 849 | * We have a suspedn ordering issue with the snd-hda driver also |
| 850 | * requiring our device to be power up. Due to the lack of a |
| 851 | * parent/child relationship we currently solve this with an late |
| 852 | * suspend hook. |
| 853 | * |
| 854 | * FIXME: This should be solved with a special hdmi sink device or |
| 855 | * similar so that power domains can be employed. |
| 856 | */ |
| 857 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 858 | return 0; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 859 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 860 | pci_disable_device(pdev); |
| 861 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 862 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 863 | return 0; |
| 864 | } |
| 865 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 866 | static int i915_pm_resume_early(struct device *dev) |
| 867 | { |
| 868 | struct pci_dev *pdev = to_pci_dev(dev); |
| 869 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 870 | |
| 871 | return i915_resume_early(drm_dev); |
| 872 | } |
| 873 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 874 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 875 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 876 | struct pci_dev *pdev = to_pci_dev(dev); |
| 877 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 878 | |
| 879 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 880 | } |
| 881 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 882 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 883 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 884 | struct pci_dev *pdev = to_pci_dev(dev); |
| 885 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 886 | |
| 887 | if (!drm_dev || !drm_dev->dev_private) { |
| 888 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 889 | return -ENODEV; |
| 890 | } |
| 891 | |
| 892 | return i915_drm_freeze(drm_dev); |
| 893 | } |
| 894 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 895 | static int i915_pm_thaw_early(struct device *dev) |
| 896 | { |
| 897 | struct pci_dev *pdev = to_pci_dev(dev); |
| 898 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 899 | |
| 900 | return i915_drm_thaw_early(drm_dev); |
| 901 | } |
| 902 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 903 | static int i915_pm_thaw(struct device *dev) |
| 904 | { |
| 905 | struct pci_dev *pdev = to_pci_dev(dev); |
| 906 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 907 | |
| 908 | return i915_drm_thaw(drm_dev); |
| 909 | } |
| 910 | |
| 911 | static int i915_pm_poweroff(struct device *dev) |
| 912 | { |
| 913 | struct pci_dev *pdev = to_pci_dev(dev); |
| 914 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 915 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 916 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 917 | } |
| 918 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 919 | static int hsw_runtime_suspend(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 920 | { |
Paulo Zanoni | 414de7a | 2014-03-07 20:12:35 -0300 | [diff] [blame] | 921 | hsw_enable_pc8(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 922 | |
| 923 | return 0; |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 924 | } |
| 925 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 926 | static int snb_runtime_resume(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 927 | { |
| 928 | struct drm_device *dev = dev_priv->dev; |
| 929 | |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 930 | intel_init_pch_refclk(dev); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 931 | |
| 932 | return 0; |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 933 | } |
| 934 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 935 | static int hsw_runtime_resume(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 936 | { |
Paulo Zanoni | 414de7a | 2014-03-07 20:12:35 -0300 | [diff] [blame] | 937 | hsw_disable_pc8(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 938 | |
| 939 | return 0; |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 940 | } |
| 941 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 942 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on) |
| 943 | { |
| 944 | u32 val; |
| 945 | int err; |
| 946 | |
| 947 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 948 | WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on); |
| 949 | |
| 950 | #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT) |
| 951 | /* Wait for a previous force-off to settle */ |
| 952 | if (force_on) { |
Imre Deak | 8d4eee9 | 2014-04-14 20:24:43 +0300 | [diff] [blame] | 953 | err = wait_for(!COND, 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 954 | if (err) { |
| 955 | DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n", |
| 956 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 957 | return err; |
| 958 | } |
| 959 | } |
| 960 | |
| 961 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 962 | val &= ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 963 | if (force_on) |
| 964 | val |= VLV_GFX_CLK_FORCE_ON_BIT; |
| 965 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 966 | |
| 967 | if (!force_on) |
| 968 | return 0; |
| 969 | |
Imre Deak | 8d4eee9 | 2014-04-14 20:24:43 +0300 | [diff] [blame] | 970 | err = wait_for(COND, 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 971 | if (err) |
| 972 | DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n", |
| 973 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 974 | |
| 975 | return err; |
| 976 | #undef COND |
| 977 | } |
| 978 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 979 | static int intel_runtime_suspend(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 980 | { |
| 981 | struct pci_dev *pdev = to_pci_dev(device); |
| 982 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 983 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 984 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 985 | |
Imre Deak | aeab0b5 | 2014-04-14 20:24:36 +0300 | [diff] [blame] | 986 | if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev)))) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 987 | return -ENODEV; |
| 988 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 989 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
Paulo Zanoni | e998c40 | 2014-02-21 13:52:26 -0300 | [diff] [blame] | 990 | assert_force_wake_inactive(dev_priv); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 991 | |
| 992 | DRM_DEBUG_KMS("Suspending device\n"); |
| 993 | |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 994 | /* |
| 995 | * rps.work can't be rearmed here, since we get here only after making |
| 996 | * sure the GPU is idle and the RPS freq is set to the minimum. See |
| 997 | * intel_mark_idle(). |
| 998 | */ |
| 999 | cancel_work_sync(&dev_priv->rps.work); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1000 | intel_runtime_pm_disable_interrupts(dev); |
| 1001 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1002 | if (IS_GEN6(dev)) { |
| 1003 | ret = 0; |
| 1004 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
| 1005 | ret = hsw_runtime_suspend(dev_priv); |
| 1006 | } else { |
| 1007 | ret = -ENODEV; |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 1008 | WARN_ON(1); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1009 | } |
| 1010 | |
| 1011 | if (ret) { |
| 1012 | DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret); |
| 1013 | intel_runtime_pm_restore_interrupts(dev); |
| 1014 | |
| 1015 | return ret; |
| 1016 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1017 | |
Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 1018 | i915_gem_release_all_mmaps(dev_priv); |
| 1019 | |
Paulo Zanoni | 16a3d6e | 2013-12-13 15:22:30 -0200 | [diff] [blame] | 1020 | del_timer_sync(&dev_priv->gpu_error.hangcheck_timer); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1021 | dev_priv->pm.suspended = true; |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 1022 | |
| 1023 | /* |
| 1024 | * current versions of firmware which depend on this opregion |
| 1025 | * notification have repurposed the D1 definition to mean |
| 1026 | * "runtime suspended" vs. what you would normally expect (D3) |
| 1027 | * to distinguish it from notifications that might be sent |
| 1028 | * via the suspend path. |
| 1029 | */ |
| 1030 | intel_opregion_notify_adapter(dev, PCI_D1); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1031 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1032 | DRM_DEBUG_KMS("Device suspended\n"); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1033 | return 0; |
| 1034 | } |
| 1035 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1036 | static int intel_runtime_resume(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1037 | { |
| 1038 | struct pci_dev *pdev = to_pci_dev(device); |
| 1039 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1040 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1041 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1042 | |
| 1043 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
| 1044 | |
| 1045 | DRM_DEBUG_KMS("Resuming device\n"); |
| 1046 | |
Paulo Zanoni | cd2e9e9 | 2013-12-06 20:34:21 -0200 | [diff] [blame] | 1047 | intel_opregion_notify_adapter(dev, PCI_D0); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1048 | dev_priv->pm.suspended = false; |
| 1049 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1050 | if (IS_GEN6(dev)) { |
| 1051 | ret = snb_runtime_resume(dev_priv); |
| 1052 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
| 1053 | ret = hsw_runtime_resume(dev_priv); |
| 1054 | } else { |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 1055 | WARN_ON(1); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1056 | ret = -ENODEV; |
| 1057 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1058 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1059 | /* |
| 1060 | * No point of rolling back things in case of an error, as the best |
| 1061 | * we can do is to hope that things will still work (and disable RPM). |
| 1062 | */ |
Imre Deak | 92b806d | 2014-04-14 20:24:39 +0300 | [diff] [blame] | 1063 | i915_gem_init_swizzling(dev); |
| 1064 | gen6_update_ring_freq(dev); |
| 1065 | |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1066 | intel_runtime_pm_restore_interrupts(dev); |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 1067 | intel_reset_gt_powersave(dev); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1068 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame^] | 1069 | if (ret) |
| 1070 | DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret); |
| 1071 | else |
| 1072 | DRM_DEBUG_KMS("Device resumed\n"); |
| 1073 | |
| 1074 | return ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1075 | } |
| 1076 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 1077 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1078 | .suspend = i915_pm_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1079 | .suspend_late = i915_pm_suspend_late, |
| 1080 | .resume_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1081 | .resume = i915_pm_resume, |
| 1082 | .freeze = i915_pm_freeze, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1083 | .thaw_early = i915_pm_thaw_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1084 | .thaw = i915_pm_thaw, |
| 1085 | .poweroff = i915_pm_poweroff, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1086 | .restore_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1087 | .restore = i915_pm_resume, |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1088 | .runtime_suspend = intel_runtime_suspend, |
| 1089 | .runtime_resume = intel_runtime_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1090 | }; |
| 1091 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 1092 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1093 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1094 | .open = drm_gem_vm_open, |
| 1095 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1096 | }; |
| 1097 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1098 | static const struct file_operations i915_driver_fops = { |
| 1099 | .owner = THIS_MODULE, |
| 1100 | .open = drm_open, |
| 1101 | .release = drm_release, |
| 1102 | .unlocked_ioctl = drm_ioctl, |
| 1103 | .mmap = drm_gem_mmap, |
| 1104 | .poll = drm_poll, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1105 | .read = drm_read, |
| 1106 | #ifdef CONFIG_COMPAT |
| 1107 | .compat_ioctl = i915_compat_ioctl, |
| 1108 | #endif |
| 1109 | .llseek = noop_llseek, |
| 1110 | }; |
| 1111 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1112 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 1113 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 1114 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 1115 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1116 | .driver_features = |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 1117 | DRIVER_USE_AGP | |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1118 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME | |
| 1119 | DRIVER_RENDER, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1120 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1121 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1122 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1123 | .lastclose = i915_driver_lastclose, |
| 1124 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1125 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1126 | |
| 1127 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 1128 | .suspend = i915_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1129 | .resume = i915_resume_legacy, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1130 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1131 | .device_is_agp = i915_driver_device_is_agp, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1132 | .master_create = i915_master_create, |
| 1133 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1134 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1135 | .debugfs_init = i915_debugfs_init, |
| 1136 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1137 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1138 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1139 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1140 | |
| 1141 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1142 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 1143 | .gem_prime_export = i915_gem_prime_export, |
| 1144 | .gem_prime_import = i915_gem_prime_import, |
| 1145 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1146 | .dumb_create = i915_gem_dumb_create, |
| 1147 | .dumb_map_offset = i915_gem_mmap_gtt, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 1148 | .dumb_destroy = drm_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1150 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1151 | .name = DRIVER_NAME, |
| 1152 | .desc = DRIVER_DESC, |
| 1153 | .date = DRIVER_DATE, |
| 1154 | .major = DRIVER_MAJOR, |
| 1155 | .minor = DRIVER_MINOR, |
| 1156 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1157 | }; |
| 1158 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1159 | static struct pci_driver i915_pci_driver = { |
| 1160 | .name = DRIVER_NAME, |
| 1161 | .id_table = pciidlist, |
| 1162 | .probe = i915_pci_probe, |
| 1163 | .remove = i915_pci_remove, |
| 1164 | .driver.pm = &i915_pm_ops, |
| 1165 | }; |
| 1166 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1167 | static int __init i915_init(void) |
| 1168 | { |
| 1169 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1170 | |
| 1171 | /* |
| 1172 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1173 | * explicitly disabled with the module pararmeter. |
| 1174 | * |
| 1175 | * Otherwise, just follow the parameter (defaulting to off). |
| 1176 | * |
| 1177 | * Allow optional vga_text_mode_force boot option to override |
| 1178 | * the default behavior. |
| 1179 | */ |
| 1180 | #if defined(CONFIG_DRM_I915_KMS) |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1181 | if (i915.modeset != 0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1182 | driver.driver_features |= DRIVER_MODESET; |
| 1183 | #endif |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1184 | if (i915.modeset == 1) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1185 | driver.driver_features |= DRIVER_MODESET; |
| 1186 | |
| 1187 | #ifdef CONFIG_VGA_CONSOLE |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1188 | if (vgacon_text_force() && i915.modeset == -1) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1189 | driver.driver_features &= ~DRIVER_MODESET; |
| 1190 | #endif |
| 1191 | |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1192 | if (!(driver.driver_features & DRIVER_MODESET)) { |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1193 | driver.get_vblank_timestamp = NULL; |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1194 | #ifndef CONFIG_DRM_I915_UMS |
| 1195 | /* Silently fail loading to not upset userspace. */ |
| 1196 | return 0; |
| 1197 | #endif |
| 1198 | } |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1199 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1200 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1201 | } |
| 1202 | |
| 1203 | static void __exit i915_exit(void) |
| 1204 | { |
Daniel Vetter | b33ecdd | 2013-11-15 17:16:33 +0100 | [diff] [blame] | 1205 | #ifndef CONFIG_DRM_I915_UMS |
| 1206 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1207 | return; /* Never loaded a driver. */ |
| 1208 | #endif |
| 1209 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1210 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1211 | } |
| 1212 | |
| 1213 | module_init(i915_init); |
| 1214 | module_exit(i915_exit); |
| 1215 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1216 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1217 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1218 | MODULE_LICENSE("GPL and additional rights"); |