blob: bb911e7183302aa495a9819638d904183f6f5a61 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -04009struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010010
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010011#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020014#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010015#include <asm/current.h>
16#include <asm/cpufeature.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020024#include <asm/fpu/types.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010025
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010026#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010027#include <linux/cpumask.h>
28#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010029#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020030#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010032#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010041
K.Prasadb332828c2009-06-01 23:43:10 +053042#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010043/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010050
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010053 return pc;
54}
55
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020056/*
57 * These alignment constraints are for performance in the vSMP case,
58 * but in the task_struct case we must also meet hardware imposed
59 * alignment requirements of the FPU state:
60 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010061#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010062# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
63# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010064#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020065# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010066# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010067#endif
68
Alex Shie0ba94f2012-06-28 09:02:16 +080069enum tlb_infos {
70 ENTRIES,
71 NR_INFO
72};
73
74extern u16 __read_mostly tlb_lli_4k[NR_INFO];
75extern u16 __read_mostly tlb_lli_2m[NR_INFO];
76extern u16 __read_mostly tlb_lli_4m[NR_INFO];
77extern u16 __read_mostly tlb_lld_4k[NR_INFO];
78extern u16 __read_mostly tlb_lld_2m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020080extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080081
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010082/*
83 * CPU type and hardware bug flags. Kept separately for each CPU.
84 * Members of this structure are referenced in head.S, so think twice
85 * before touching them. [mj]
86 */
87
88struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010089 __u8 x86; /* CPU family */
90 __u8 x86_vendor; /* CPU vendor */
91 __u8 x86_model;
92 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010093#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010094 char wp_works_ok; /* It doesn't on 386's */
95
96 /* Problems on some 486Dx4's and old 386's: */
Ingo Molnar4d46a892008-02-21 04:24:40 +010097 char rfu;
Ingo Molnar4d46a892008-02-21 04:24:40 +010098 char pad0;
H. Peter Anvin60e019e2013-04-29 16:04:20 +020099 char pad1;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100100#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100101 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -0800102 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +0000103#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100104 __u8 x86_virt_bits;
105 __u8 x86_phys_bits;
106 /* CPUID returned core id bits: */
107 __u8 x86_coreid_bits;
108 /* Max extended CPUID function supported: */
109 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100110 /* Maximum supported CPUID level, -1=no CPUID: */
111 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100112 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100113 char x86_vendor_id[16];
114 char x86_model_id[64];
115 /* in KB - valid for CPUS which support this call: */
116 int x86_cache_size;
117 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000118 /* Cache QoS architectural values: */
119 int x86_cache_max_rmid; /* max index */
120 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121 int x86_power;
122 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 /* cpuid returned max cores value: */
124 u16 x86_max_cores;
125 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800126 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100127 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100128 /* number of cores as seen by the OS: */
129 u16 booted_cores;
130 /* Physical processor id: */
131 u16 phys_proc_id;
132 /* Core id: */
133 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200134 /* Compute unit id */
135 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100136 /* Index into per_cpu list: */
137 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700138 u32 microcode;
Jan Beulich2c773dd2014-11-04 08:26:42 +0000139};
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100140
Ingo Molnar4d46a892008-02-21 04:24:40 +0100141#define X86_VENDOR_INTEL 0
142#define X86_VENDOR_CYRIX 1
143#define X86_VENDOR_AMD 2
144#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100145#define X86_VENDOR_CENTAUR 5
146#define X86_VENDOR_TRANSMETA 7
147#define X86_VENDOR_NSC 8
148#define X86_VENDOR_NUM 9
149
150#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100151
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100152/*
153 * capabilities of CPUs
154 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100155extern struct cpuinfo_x86 boot_cpu_data;
156extern struct cpuinfo_x86 new_cpu_data;
157
158extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700159extern __u32 cpu_caps_cleared[NCAPINTS];
160extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100161
162#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000163DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100164#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100165#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100166#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100167#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100168#endif
169
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530170extern const struct seq_operations cpuinfo_op;
171
Ingo Molnar4d46a892008-02-21 04:24:40 +0100172#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
173
174extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100175
Yinghai Luf5803662008-06-21 03:24:19 -0700176extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100177extern void identify_boot_cpu(void);
178extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100179extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800180void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100181extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
182extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200183extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100184
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200185extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100186extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100187
Fenghua Yud288e1c2012-12-20 23:44:23 -0800188#ifdef CONFIG_X86_32
189extern int have_cpuid_p(void);
190#else
191static inline int have_cpuid_p(void)
192{
193 return 1;
194}
195#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100196static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100197 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100198{
199 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800200 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700201 : "=a" (*eax),
202 "=b" (*ebx),
203 "=c" (*ecx),
204 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700205 : "0" (*eax), "2" (*ecx)
206 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100207}
208
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100209static inline void load_cr3(pgd_t *pgdir)
210{
211 write_cr3(__pa(pgdir));
212}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100213
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200214#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100215/* This is the TSS defined by the hardware. */
216struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100217 unsigned short back_link, __blh;
218 unsigned long sp0;
219 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700220 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700221
222 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700223 * We don't use ring 1, so ss1 is a convenient scratch space in
224 * the same cacheline as sp0. We use ss1 to cache the value in
225 * MSR_IA32_SYSENTER_CS. When we context switch
226 * MSR_IA32_SYSENTER_CS, we first check if the new value being
227 * written matches ss1, and, if it's not, then we wrmsr the new
228 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700229 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700230 * The only reason we context switch MSR_IA32_SYSENTER_CS is
231 * that we set it to zero in vm86 tasks to avoid corrupting the
232 * stack if we were to go through the sysenter path from vm86
233 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700234 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700235 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
236
237 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100238 unsigned long sp2;
239 unsigned short ss2, __ss2h;
240 unsigned long __cr3;
241 unsigned long ip;
242 unsigned long flags;
243 unsigned long ax;
244 unsigned long cx;
245 unsigned long dx;
246 unsigned long bx;
247 unsigned long sp;
248 unsigned long bp;
249 unsigned long si;
250 unsigned long di;
251 unsigned short es, __esh;
252 unsigned short cs, __csh;
253 unsigned short ss, __ssh;
254 unsigned short ds, __dsh;
255 unsigned short fs, __fsh;
256 unsigned short gs, __gsh;
257 unsigned short ldt, __ldth;
258 unsigned short trace;
259 unsigned short io_bitmap_base;
260
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100261} __attribute__((packed));
262#else
263struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100264 u32 reserved1;
265 u64 sp0;
266 u64 sp1;
267 u64 sp2;
268 u64 reserved2;
269 u64 ist[7];
270 u32 reserved3;
271 u32 reserved4;
272 u16 reserved5;
273 u16 io_bitmap_base;
274
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100275} __attribute__((packed)) ____cacheline_aligned;
276#endif
277
278/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100279 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100280 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100281#define IO_BITMAP_BITS 65536
282#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
283#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
284#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
285#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100286
287struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100288 /*
289 * The hardware state:
290 */
291 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100292
293 /*
294 * The extra 1 is there because the CPU will access an
295 * additional byte beyond the end of the IO permission
296 * bitmap. The extra byte must be all 1 bits, and must
297 * be within the limit.
298 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100299 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100300
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100301 /*
Denys Vlasenkod828c712015-03-09 15:52:18 +0100302 * Space for the temporary SYSENTER stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100303 */
Denys Vlasenkod828c712015-03-09 15:52:18 +0100304 unsigned long SYSENTER_stack[64];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100305
Richard Kennedy84e65b02008-07-04 13:56:16 +0100306} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100307
Andy Lutomirski24933b82015-03-05 19:19:05 -0800308DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100309
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800310#ifdef CONFIG_X86_32
311DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
312#endif
313
Ingo Molnar4d46a892008-02-21 04:24:40 +0100314/*
315 * Save the original ist values for checking stack pointers during debugging
316 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100317struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100318 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100319};
320
Glauber Costafe676202008-03-03 14:12:56 -0300321#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100322DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900323
Brian Gerst947e76c2009-01-19 12:21:28 +0900324union irq_stack_union {
325 char irq_stack[IRQ_STACK_SIZE];
326 /*
327 * GCC hardcodes the stack canary as %gs:40. Since the
328 * irq_stack is the object at %gs:0, we reserve the bottom
329 * 48 bytes of the irq stack for the canary.
330 */
331 struct {
332 char gs_base[40];
333 unsigned long stack_canary;
334 };
335};
336
Andi Kleen277d5b42013-08-05 15:02:43 -0700337DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500338DECLARE_INIT_PER_CPU(irq_stack_union);
339
Brian Gerst26f80bd2009-01-19 00:38:58 +0900340DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530341DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530342extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900343#else /* X86_64 */
344#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700345/*
346 * Make sure stack canary segment base is cached-aligned:
347 * "For Intel Atom processors, avoid non zero segment base address
348 * that is not aligned to cache line boundary at all cost."
349 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
350 */
351struct stack_canary {
352 char __pad[20]; /* canary at %gs:20 */
353 unsigned long canary;
354};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700355DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200356#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500357/*
358 * per-CPU IRQ handling stacks
359 */
360struct irq_stack {
361 u32 stack[THREAD_SIZE/sizeof(u32)];
362} __aligned(THREAD_SIZE);
363
364DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
365DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900366#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100367
Suresh Siddha61c46282008-03-10 15:28:04 -0700368extern unsigned int xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100369
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200370struct perf_event;
371
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100372struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100373 /* Cached TLS descriptors: */
374 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
375 unsigned long sp0;
376 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100377#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100378 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100379#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100380 unsigned short es;
381 unsigned short ds;
382 unsigned short fsindex;
383 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100384#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400385#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100386 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400387#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400388#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100389 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400390#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100391 unsigned long gs;
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200392
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200393 /* Save middle states of ptrace breakpoints */
394 struct perf_event *ptrace_bps[HBP_NUM];
395 /* Debug status used for traps, single steps, etc... */
396 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100397 /* Keep track of the exact dr7 value set by the user */
398 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100399 /* Fault info: */
400 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530401 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100402 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400403#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100404 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400405 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100406#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100407 /* IO permissions: */
408 unsigned long *io_bitmap_ptr;
409 unsigned long iopl;
410 /* Max allowed port in the bitmap, in bytes: */
411 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200412
413 /* Floating point and extended processor state */
414 struct fpu fpu;
415 /*
416 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
417 * the end.
418 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100419};
420
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100421/*
422 * Set IOPL bits in EFLAGS from given mask
423 */
424static inline void native_set_iopl_mask(unsigned mask)
425{
426#ifdef CONFIG_X86_32
427 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100428
Joe Perchescca2e6f2008-03-23 01:03:15 -0700429 asm volatile ("pushfl;"
430 "popl %0;"
431 "andl %1, %0;"
432 "orl %2, %0;"
433 "pushl %0;"
434 "popfl"
435 : "=&r" (reg)
436 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100437#endif
438}
439
Ingo Molnar4d46a892008-02-21 04:24:40 +0100440static inline void
441native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100442{
443 tss->x86_tss.sp0 = thread->sp0;
444#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100445 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100446 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
447 tss->x86_tss.ss1 = thread->sysenter_cs;
448 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
449 }
450#endif
451}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100452
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100453static inline void native_swapgs(void)
454{
455#ifdef CONFIG_X86_64
456 asm volatile("swapgs" ::: "memory");
457#endif
458}
459
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800460static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800461{
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800462#ifdef CONFIG_X86_64
Andy Lutomirski24933b82015-03-05 19:19:05 -0800463 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800464#else
465 /* sp0 on x86_32 is special in and around vm86 mode. */
466 return this_cpu_read_stable(cpu_current_top_of_stack);
467#endif
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800468}
469
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100470#ifdef CONFIG_PARAVIRT
471#include <asm/paravirt.h>
472#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100473#define __cpuid native_cpuid
474#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100475
Joe Perchescca2e6f2008-03-23 01:03:15 -0700476static inline void load_sp0(struct tss_struct *tss,
477 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100478{
479 native_load_sp0(tss, thread);
480}
481
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100482#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100483#endif /* CONFIG_PARAVIRT */
484
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100485typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100486 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100487} mm_segment_t;
488
489
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100490/* Free all resources held by a thread. */
491extern void release_thread(struct task_struct *);
492
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100493unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100494
495/*
496 * Generic CPUID function
497 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
498 * resulting in stale register contents being returned.
499 */
500static inline void cpuid(unsigned int op,
501 unsigned int *eax, unsigned int *ebx,
502 unsigned int *ecx, unsigned int *edx)
503{
504 *eax = op;
505 *ecx = 0;
506 __cpuid(eax, ebx, ecx, edx);
507}
508
509/* Some CPUID calls want 'count' to be placed in ecx */
510static inline void cpuid_count(unsigned int op, int count,
511 unsigned int *eax, unsigned int *ebx,
512 unsigned int *ecx, unsigned int *edx)
513{
514 *eax = op;
515 *ecx = count;
516 __cpuid(eax, ebx, ecx, edx);
517}
518
519/*
520 * CPUID functions returning a single datum
521 */
522static inline unsigned int cpuid_eax(unsigned int op)
523{
524 unsigned int eax, ebx, ecx, edx;
525
526 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100527
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100528 return eax;
529}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100530
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100531static inline unsigned int cpuid_ebx(unsigned int op)
532{
533 unsigned int eax, ebx, ecx, edx;
534
535 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100536
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100537 return ebx;
538}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100539
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100540static inline unsigned int cpuid_ecx(unsigned int op)
541{
542 unsigned int eax, ebx, ecx, edx;
543
544 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100545
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100546 return ecx;
547}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100548
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100549static inline unsigned int cpuid_edx(unsigned int op)
550{
551 unsigned int eax, ebx, ecx, edx;
552
553 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100554
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100555 return edx;
556}
557
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100558/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
559static inline void rep_nop(void)
560{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700561 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100562}
563
Ingo Molnar4d46a892008-02-21 04:24:40 +0100564static inline void cpu_relax(void)
565{
566 rep_nop();
567}
568
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700569#define cpu_relax_lowlatency() cpu_relax()
570
Ben Hutchings5367b682009-09-10 02:53:50 +0100571/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100572static inline void sync_core(void)
573{
574 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100575
H. Peter Anvineb068e72012-11-28 11:50:23 -0800576#ifdef CONFIG_M486
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800577 /*
578 * Do a CPUID if available, otherwise do a jump. The jump
579 * can conveniently enough be the jump around CPUID.
580 */
581 asm volatile("cmpl %2,%1\n\t"
582 "jl 1f\n\t"
583 "cpuid\n"
584 "1:"
585 : "=a" (tmp)
586 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
587 : "ebx", "ecx", "edx", "memory");
588#else
589 /*
590 * CPUID is a barrier to speculative execution.
591 * Prefetched instructions are automatically
592 * invalidated when modified.
593 */
594 asm volatile("cpuid"
595 : "=a" (tmp)
596 : "0" (1)
597 : "ebx", "ecx", "edx", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100598#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100599}
600
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100601extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400602extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100603
Ingo Molnar4d46a892008-02-21 04:24:40 +0100604extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400605extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100606
Thomas Renningerd1896042010-11-03 17:06:14 +0100607enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500608 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100609
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100610extern void enable_sep_cpu(void);
611extern int sysenter_setup(void);
612
Jan Kiszka29c84392010-05-20 21:04:29 -0500613extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800614void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500615
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100616/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100617extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100618
619extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900620extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900621extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100622extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100623
Markus Metzgerc2724772008-12-11 13:49:59 +0100624static inline unsigned long get_debugctlmsr(void)
625{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100626 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100627
628#ifndef CONFIG_X86_DEBUGCTLMSR
629 if (boot_cpu_data.x86 < 6)
630 return 0;
631#endif
632 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
633
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100634 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100635}
636
Jan Beulich5b0e5082008-03-10 13:11:17 +0000637static inline void update_debugctlmsr(unsigned long debugctlmsr)
638{
639#ifndef CONFIG_X86_DEBUGCTLMSR
640 if (boot_cpu_data.x86 < 6)
641 return;
642#endif
643 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
644}
645
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200646extern void set_task_blockstep(struct task_struct *task, bool on);
647
Ingo Molnar4d46a892008-02-21 04:24:40 +0100648/* Boot loader type from the setup header: */
649extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700650extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100651
Ingo Molnar4d46a892008-02-21 04:24:40 +0100652extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100653
654#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
655#define ARCH_HAS_PREFETCHW
656#define ARCH_HAS_SPINLOCK_PREFETCH
657
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100658#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100659# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100660# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100661#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100662# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100663#endif
664
Ingo Molnar4d46a892008-02-21 04:24:40 +0100665/*
666 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
667 *
668 * It's not worth to care about 3dnow prefetches for the K6
669 * because they are microcoded there and very slow.
670 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100671static inline void prefetch(const void *x)
672{
Borislav Petkova930dc42015-01-18 17:48:18 +0100673 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100674 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100675 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100676}
677
Ingo Molnar4d46a892008-02-21 04:24:40 +0100678/*
679 * 3dnow prefetch to get an exclusive cache line.
680 * Useful for spinlocks to avoid one state transition in the
681 * cache coherency protocol:
682 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100683static inline void prefetchw(const void *x)
684{
Borislav Petkova930dc42015-01-18 17:48:18 +0100685 alternative_input(BASE_PREFETCH, "prefetchw %P1",
686 X86_FEATURE_3DNOWPREFETCH,
687 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100688}
689
Ingo Molnar4d46a892008-02-21 04:24:40 +0100690static inline void spin_lock_prefetch(const void *x)
691{
692 prefetchw(x);
693}
694
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700695#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
696 TOP_OF_KERNEL_STACK_PADDING)
697
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100698#ifdef CONFIG_X86_32
699/*
700 * User space process size: 3GB (default).
701 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100702#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100703#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100704#define STACK_TOP TASK_SIZE
705#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100706
Ingo Molnar4d46a892008-02-21 04:24:40 +0100707#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700708 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100709 .sysenter_cs = __KERNEL_CS, \
710 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100711}
712
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100713extern unsigned long thread_saved_pc(struct task_struct *tsk);
714
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100715/*
Denys Vlasenko5c394032015-03-13 15:09:03 +0100716 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100717 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400718 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100719 * on the stack (interrupt gate does not save these registers
720 * when switching to the same priv ring).
721 * Therefore beware: accessing the ss/esp fields of the
722 * "struct pt_regs" is possible, but they may contain the
723 * completely wrong values.
724 */
Denys Vlasenko5c394032015-03-13 15:09:03 +0100725#define task_pt_regs(task) \
726({ \
727 unsigned long __ptr = (unsigned long)task_stack_page(task); \
728 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
729 ((struct pt_regs *)__ptr) - 1; \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100730})
731
Ingo Molnar4d46a892008-02-21 04:24:40 +0100732#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100733
734#else
735/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800736 * User space process size. 47bits minus one guard page. The guard
737 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
738 * the highest possible canonical userspace address, then that
739 * syscall will enter the kernel with a non-canonical return
740 * address, and SYSRET will explode dangerously. We avoid this
741 * particular problem by preventing anything from being mapped
742 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100743 */
Ingo Molnard9517342009-02-20 23:32:28 +0100744#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100745
746/* This decides where the kernel will search for a free chunk of vm
747 * space during mmap's.
748 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100749#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
750 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100751
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800752#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100753 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800754#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100755 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100756
David Howells922a70d2008-02-08 04:19:26 -0800757#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100758#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800759
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100760#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700761 .sp0 = TOP_OF_INIT_STACK \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100762}
763
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100764/*
765 * Return saved PC of a blocked thread.
766 * What is this good for? it will be always the scheduler or ret_from_fork.
767 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100768#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100769
Ingo Molnar4d46a892008-02-21 04:24:40 +0100770#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100771extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800772
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100773#endif /* CONFIG_X86_64 */
774
Ingo Molnar513ad842008-02-21 05:18:40 +0100775extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
776 unsigned long new_sp);
777
Ingo Molnar4d46a892008-02-21 04:24:40 +0100778/*
779 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100780 * space during mmap's.
781 */
782#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
783
Ingo Molnar4d46a892008-02-21 04:24:40 +0100784#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100785
Erik Bosman529e25f2008-04-14 00:24:18 +0200786/* Get/set a process' ability to use the timestamp counter instruction */
787#define GET_TSC_CTL(adr) get_tsc_mode((adr))
788#define SET_TSC_CTL(val) set_tsc_mode((val))
789
790extern int get_tsc_mode(unsigned long adr);
791extern int set_tsc_mode(unsigned int val);
792
Dave Hansenfe3d1972014-11-14 07:18:29 -0800793/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700794#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
795#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800796
797#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700798extern int mpx_enable_management(void);
799extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800800#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700801static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800802{
803 return -EINVAL;
804}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700805static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800806{
807 return -EINVAL;
808}
809#endif /* CONFIG_X86_INTEL_MPX */
810
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800811extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200812extern u32 amd_get_nodes_per_socket(void);
Andreas Herrmann6a812692009-09-16 11:33:40 +0200813
Jason Wang96e39ac2013-07-25 16:54:32 +0800814static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
815{
816 uint32_t base, eax, signature[3];
817
818 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
819 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
820
821 if (!memcmp(sig, signature, 12) &&
822 (leaves == 0 || ((eax - base) >= leaves)))
823 return base;
824 }
825
826 return 0;
827}
828
David Howellsf05e7982012-03-28 18:11:12 +0100829extern unsigned long arch_align_stack(unsigned long sp);
830extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
831
832void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500833#ifdef CONFIG_XEN
834bool xen_set_default_idle(void);
835#else
836#define xen_set_default_idle 0
837#endif
David Howellsf05e7982012-03-28 18:11:12 +0100838
839void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200840void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700841#endif /* _ASM_X86_PROCESSOR_H */