Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 1 | # |
| 2 | # Processor families |
| 3 | # |
| 4 | config CPU_SH2 |
Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 5 | select SH_WRITETHROUGH if !CPU_SH2A |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 6 | bool |
Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 7 | |
| 8 | config CPU_SH2A |
| 9 | bool |
| 10 | select CPU_SH2 |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 11 | |
| 12 | config CPU_SH3 |
| 13 | bool |
| 14 | select CPU_HAS_INTEVT |
| 15 | select CPU_HAS_SR_RB |
| 16 | |
| 17 | config CPU_SH4 |
| 18 | bool |
| 19 | select CPU_HAS_INTEVT |
| 20 | select CPU_HAS_SR_RB |
Paul Mundt | 26b7a78 | 2006-12-28 10:31:48 +0900 | [diff] [blame] | 21 | select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2 |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 22 | |
| 23 | config CPU_SH4A |
| 24 | bool |
| 25 | select CPU_SH4 |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 26 | |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 27 | config CPU_SH4AL_DSP |
| 28 | bool |
| 29 | select CPU_SH4A |
| 30 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 31 | config CPU_SUBTYPE_ST40 |
| 32 | bool |
| 33 | select CPU_SH4 |
| 34 | select CPU_HAS_INTC2_IRQ |
| 35 | |
Paul Mundt | 41504c3 | 2006-12-11 20:28:03 +0900 | [diff] [blame] | 36 | config CPU_SHX2 |
| 37 | bool |
| 38 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 39 | choice |
| 40 | prompt "Processor sub-type selection" |
| 41 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 42 | # |
| 43 | # Processor subtypes |
| 44 | # |
| 45 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 46 | # SH-2 Processor Support |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 47 | |
| 48 | config CPU_SUBTYPE_SH7604 |
| 49 | bool "Support SH7604 processor" |
| 50 | select CPU_SH2 |
| 51 | |
Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 52 | config CPU_SUBTYPE_SH7619 |
| 53 | bool "Support SH7619 processor" |
| 54 | select CPU_SH2 |
| 55 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 56 | # SH-2A Processor Support |
Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 57 | |
| 58 | config CPU_SUBTYPE_SH7206 |
| 59 | bool "Support SH7206 processor" |
| 60 | select CPU_SH2A |
| 61 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 62 | # SH-3 Processor Support |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 63 | |
| 64 | config CPU_SUBTYPE_SH7300 |
| 65 | bool "Support SH7300 processor" |
| 66 | select CPU_SH3 |
| 67 | |
| 68 | config CPU_SUBTYPE_SH7705 |
| 69 | bool "Support SH7705 processor" |
| 70 | select CPU_SH3 |
Nobuhiro Iwamatsu | 2a8ff45 | 2007-04-26 11:51:00 +0900 | [diff] [blame] | 71 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 72 | select CPU_HAS_PINT_IRQ |
| 73 | |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 74 | config CPU_SUBTYPE_SH7706 |
| 75 | bool "Support SH7706 processor" |
| 76 | select CPU_SH3 |
Takashi YOSHII | f725b5e | 2006-12-25 18:35:24 +0900 | [diff] [blame] | 77 | select CPU_HAS_IPR_IRQ |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 78 | help |
| 79 | Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU. |
| 80 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 81 | config CPU_SUBTYPE_SH7707 |
| 82 | bool "Support SH7707 processor" |
| 83 | select CPU_SH3 |
| 84 | select CPU_HAS_PINT_IRQ |
| 85 | help |
| 86 | Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU. |
| 87 | |
| 88 | config CPU_SUBTYPE_SH7708 |
| 89 | bool "Support SH7708 processor" |
| 90 | select CPU_SH3 |
| 91 | help |
| 92 | Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or |
| 93 | if you have a 100 Mhz SH-3 HD6417708R CPU. |
| 94 | |
| 95 | config CPU_SUBTYPE_SH7709 |
| 96 | bool "Support SH7709 processor" |
| 97 | select CPU_SH3 |
Takashi YOSHII | f725b5e | 2006-12-25 18:35:24 +0900 | [diff] [blame] | 98 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 99 | select CPU_HAS_PINT_IRQ |
| 100 | help |
| 101 | Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU. |
| 102 | |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 103 | config CPU_SUBTYPE_SH7710 |
| 104 | bool "Support SH7710 processor" |
| 105 | select CPU_SH3 |
Nobuhiro Iwamatsu | 9465a54 | 2007-03-27 18:13:51 +0900 | [diff] [blame] | 106 | select CPU_HAS_IPR_IRQ |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 107 | help |
| 108 | Select SH7710 if you have a SH3-DSP SH7710 CPU. |
| 109 | |
Nobuhiro Iwamatsu | 9465a54 | 2007-03-27 18:13:51 +0900 | [diff] [blame] | 110 | config CPU_SUBTYPE_SH7712 |
| 111 | bool "Support SH7712 processor" |
| 112 | select CPU_SH3 |
| 113 | select CPU_HAS_IPR_IRQ |
| 114 | help |
| 115 | Select SH7712 if you have a SH3-DSP SH7712 CPU. |
| 116 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 117 | # SH-4 Processor Support |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 118 | |
| 119 | config CPU_SUBTYPE_SH7750 |
| 120 | bool "Support SH7750 processor" |
| 121 | select CPU_SH4 |
Jamie Lenehan | ea0f8fe | 2006-12-06 12:05:02 +0900 | [diff] [blame] | 122 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 123 | help |
| 124 | Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU. |
| 125 | |
| 126 | config CPU_SUBTYPE_SH7091 |
| 127 | bool "Support SH7091 processor" |
| 128 | select CPU_SH4 |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 129 | help |
| 130 | Select SH7091 if you have an SH-4 based Sega device (such as |
| 131 | the Dreamcast, Naomi, and Naomi 2). |
| 132 | |
| 133 | config CPU_SUBTYPE_SH7750R |
| 134 | bool "Support SH7750R processor" |
| 135 | select CPU_SH4 |
Jamie Lenehan | ea0f8fe | 2006-12-06 12:05:02 +0900 | [diff] [blame] | 136 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 137 | |
| 138 | config CPU_SUBTYPE_SH7750S |
| 139 | bool "Support SH7750S processor" |
| 140 | select CPU_SH4 |
Jamie Lenehan | ea0f8fe | 2006-12-06 12:05:02 +0900 | [diff] [blame] | 141 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 142 | |
| 143 | config CPU_SUBTYPE_SH7751 |
| 144 | bool "Support SH7751 processor" |
| 145 | select CPU_SH4 |
Jamie Lenehan | ea0f8fe | 2006-12-06 12:05:02 +0900 | [diff] [blame] | 146 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 147 | help |
| 148 | Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU, |
| 149 | or if you have a HD6417751R CPU. |
| 150 | |
| 151 | config CPU_SUBTYPE_SH7751R |
| 152 | bool "Support SH7751R processor" |
| 153 | select CPU_SH4 |
Jamie Lenehan | ea0f8fe | 2006-12-06 12:05:02 +0900 | [diff] [blame] | 154 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 155 | |
| 156 | config CPU_SUBTYPE_SH7760 |
| 157 | bool "Support SH7760 processor" |
| 158 | select CPU_SH4 |
| 159 | select CPU_HAS_INTC2_IRQ |
Manuel Lauss | 6dcda6f | 2007-01-25 15:21:03 +0900 | [diff] [blame] | 160 | select CPU_HAS_IPR_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 161 | |
| 162 | config CPU_SUBTYPE_SH4_202 |
| 163 | bool "Support SH4-202 processor" |
| 164 | select CPU_SH4 |
| 165 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 166 | # ST40 Processor Support |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 167 | |
| 168 | config CPU_SUBTYPE_ST40STB1 |
| 169 | bool "Support ST40STB1/ST40RA processors" |
| 170 | select CPU_SUBTYPE_ST40 |
| 171 | help |
| 172 | Select ST40STB1 if you have a ST40RA CPU. |
| 173 | This was previously called the ST40STB1, hence the option name. |
| 174 | |
| 175 | config CPU_SUBTYPE_ST40GX1 |
| 176 | bool "Support ST40GX1 processor" |
| 177 | select CPU_SUBTYPE_ST40 |
| 178 | help |
| 179 | Select ST40GX1 if you have a ST40GX1 CPU. |
| 180 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 181 | # SH-4A Processor Support |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 182 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 183 | config CPU_SUBTYPE_SH7770 |
| 184 | bool "Support SH7770 processor" |
| 185 | select CPU_SH4A |
| 186 | |
| 187 | config CPU_SUBTYPE_SH7780 |
| 188 | bool "Support SH7780 processor" |
| 189 | select CPU_SH4A |
Paul Mundt | a328ff9 | 2006-09-27 16:14:54 +0900 | [diff] [blame] | 190 | select CPU_HAS_INTC2_IRQ |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 191 | |
Paul Mundt | b552c7e | 2006-11-20 14:14:29 +0900 | [diff] [blame] | 192 | config CPU_SUBTYPE_SH7785 |
| 193 | bool "Support SH7785 processor" |
| 194 | select CPU_SH4A |
Paul Mundt | 41504c3 | 2006-12-11 20:28:03 +0900 | [diff] [blame] | 195 | select CPU_SHX2 |
Paul Mundt | b552c7e | 2006-11-20 14:14:29 +0900 | [diff] [blame] | 196 | select CPU_HAS_INTC2_IRQ |
| 197 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 198 | # SH4AL-DSP Processor Support |
Paul Mundt | e5723e0 | 2006-09-27 17:38:11 +0900 | [diff] [blame] | 199 | |
| 200 | config CPU_SUBTYPE_SH73180 |
| 201 | bool "Support SH73180 processor" |
| 202 | select CPU_SH4AL_DSP |
| 203 | |
| 204 | config CPU_SUBTYPE_SH7343 |
| 205 | bool "Support SH7343 processor" |
| 206 | select CPU_SH4AL_DSP |
| 207 | |
Paul Mundt | 41504c3 | 2006-12-11 20:28:03 +0900 | [diff] [blame] | 208 | config CPU_SUBTYPE_SH7722 |
| 209 | bool "Support SH7722 processor" |
| 210 | select CPU_SH4AL_DSP |
| 211 | select CPU_SHX2 |
| 212 | select CPU_HAS_IPR_IRQ |
| 213 | |
Paul Mundt | f3d2229 | 2007-05-14 17:29:12 +0900 | [diff] [blame] | 214 | endchoice |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 215 | |
| 216 | menu "Memory management options" |
| 217 | |
Paul Mundt | 5f8c990 | 2007-05-08 11:55:21 +0900 | [diff] [blame] | 218 | config QUICKLIST |
| 219 | def_bool y |
| 220 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 221 | config MMU |
| 222 | bool "Support for memory management hardware" |
| 223 | depends on !CPU_SH2 |
| 224 | default y |
| 225 | help |
| 226 | Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to |
| 227 | boot on these systems, this option must not be set. |
| 228 | |
| 229 | On other systems (such as the SH-3 and 4) where an MMU exists, |
| 230 | turning this off will boot the kernel on these machines with the |
| 231 | MMU implicitly switched off. |
| 232 | |
Paul Mundt | e7f93a3 | 2006-09-27 17:19:13 +0900 | [diff] [blame] | 233 | config PAGE_OFFSET |
| 234 | hex |
| 235 | default "0x80000000" if MMU |
| 236 | default "0x00000000" |
| 237 | |
| 238 | config MEMORY_START |
| 239 | hex "Physical memory start address" |
| 240 | default "0x08000000" |
| 241 | ---help--- |
| 242 | Computers built with Hitachi SuperH processors always |
| 243 | map the ROM starting at address zero. But the processor |
| 244 | does not specify the range that RAM takes. |
| 245 | |
| 246 | The physical memory (RAM) start address will be automatically |
| 247 | set to 08000000. Other platforms, such as the Solution Engine |
| 248 | boards typically map RAM at 0C000000. |
| 249 | |
| 250 | Tweak this only when porting to a new machine which does not |
| 251 | already have a defconfig. Changing it from the known correct |
| 252 | value on any of the known systems will only lead to disaster. |
| 253 | |
| 254 | config MEMORY_SIZE |
| 255 | hex "Physical memory size" |
| 256 | default "0x00400000" |
| 257 | help |
| 258 | This sets the default memory size assumed by your SH kernel. It can |
| 259 | be overridden as normal by the 'mem=' argument on the kernel command |
| 260 | line. If unsure, consult your board specifications or just leave it |
| 261 | as 0x00400000 which was the default value before this became |
| 262 | configurable. |
| 263 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 264 | config 32BIT |
| 265 | bool "Support 32-bit physical addressing through PMB" |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 266 | depends on CPU_SH4A && MMU && (!X2TLB || BROKEN) |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 267 | default y |
| 268 | help |
| 269 | If you say Y here, physical addressing will be extended to |
| 270 | 32-bits through the SH-4A PMB. If this is not set, legacy |
| 271 | 29-bit physical addressing will be used. |
| 272 | |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 273 | config X2TLB |
| 274 | bool "Enable extended TLB mode" |
Paul Mundt | 41504c3 | 2006-12-11 20:28:03 +0900 | [diff] [blame] | 275 | depends on CPU_SHX2 && MMU && EXPERIMENTAL |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 276 | help |
| 277 | Selecting this option will enable the extended mode of the SH-X2 |
| 278 | TLB. For legacy SH-X behaviour and interoperability, say N. For |
| 279 | all of the fun new features and a willingless to submit bug reports, |
| 280 | say Y. |
| 281 | |
Paul Mundt | 19f9a34 | 2006-09-27 18:33:49 +0900 | [diff] [blame] | 282 | config VSYSCALL |
| 283 | bool "Support vsyscall page" |
| 284 | depends on MMU |
| 285 | default y |
| 286 | help |
| 287 | This will enable support for the kernel mapping a vDSO page |
| 288 | in process space, and subsequently handing down the entry point |
| 289 | to the libc through the ELF auxiliary vector. |
| 290 | |
| 291 | From the kernel side this is used for the signal trampoline. |
| 292 | For systems with an MMU that can afford to give up a page, |
| 293 | (the default value) say Y. |
| 294 | |
Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 295 | config NODES_SHIFT |
| 296 | int |
| 297 | default "1" |
| 298 | depends on NEED_MULTIPLE_NODES |
| 299 | |
| 300 | config ARCH_FLATMEM_ENABLE |
| 301 | def_bool y |
| 302 | |
Paul Mundt | dfbb904 | 2007-05-23 17:48:36 +0900 | [diff] [blame^] | 303 | config ARCH_SPARSEMEM_ENABLE |
| 304 | def_bool y |
| 305 | select SPARSEMEM_STATIC |
| 306 | |
| 307 | config ARCH_SPARSEMEM_DEFAULT |
| 308 | def_bool y |
| 309 | |
Paul Mundt | 1ce7ddd | 2007-05-09 13:20:52 +0900 | [diff] [blame] | 310 | config MAX_ACTIVE_REGIONS |
| 311 | int |
| 312 | default "1" |
| 313 | |
Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 314 | config ARCH_POPULATES_NODE_MAP |
| 315 | def_bool y |
| 316 | |
Paul Mundt | dfbb904 | 2007-05-23 17:48:36 +0900 | [diff] [blame^] | 317 | config ARCH_SELECT_MEMORY_MODEL |
| 318 | def_bool y |
| 319 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 320 | choice |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 321 | prompt "Kernel page size" |
| 322 | default PAGE_SIZE_4KB |
| 323 | |
| 324 | config PAGE_SIZE_4KB |
| 325 | bool "4kB" |
| 326 | help |
| 327 | This is the default page size used by all SuperH CPUs. |
| 328 | |
| 329 | config PAGE_SIZE_8KB |
| 330 | bool "8kB" |
| 331 | depends on EXPERIMENTAL && X2TLB |
| 332 | help |
| 333 | This enables 8kB pages as supported by SH-X2 and later MMUs. |
| 334 | |
| 335 | config PAGE_SIZE_64KB |
| 336 | bool "64kB" |
| 337 | depends on EXPERIMENTAL && CPU_SH4 |
| 338 | help |
| 339 | This enables support for 64kB pages, possible on all SH-4 |
| 340 | CPUs and later. Highly experimental, not recommended. |
| 341 | |
| 342 | endchoice |
| 343 | |
| 344 | choice |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 345 | prompt "HugeTLB page size" |
| 346 | depends on HUGETLB_PAGE && CPU_SH4 && MMU |
| 347 | default HUGETLB_PAGE_SIZE_64K |
| 348 | |
| 349 | config HUGETLB_PAGE_SIZE_64K |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 350 | bool "64kB" |
| 351 | |
| 352 | config HUGETLB_PAGE_SIZE_256K |
| 353 | bool "256kB" |
| 354 | depends on X2TLB |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 355 | |
| 356 | config HUGETLB_PAGE_SIZE_1MB |
| 357 | bool "1MB" |
| 358 | |
Paul Mundt | 21440cf | 2006-11-20 14:30:26 +0900 | [diff] [blame] | 359 | config HUGETLB_PAGE_SIZE_4MB |
| 360 | bool "4MB" |
| 361 | depends on X2TLB |
| 362 | |
| 363 | config HUGETLB_PAGE_SIZE_64MB |
| 364 | bool "64MB" |
| 365 | depends on X2TLB |
| 366 | |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 367 | endchoice |
| 368 | |
| 369 | source "mm/Kconfig" |
| 370 | |
| 371 | endmenu |
| 372 | |
| 373 | menu "Cache configuration" |
| 374 | |
| 375 | config SH7705_CACHE_32KB |
| 376 | bool "Enable 32KB cache size for SH7705" |
| 377 | depends on CPU_SUBTYPE_SH7705 |
| 378 | default y |
| 379 | |
| 380 | config SH_DIRECT_MAPPED |
| 381 | bool "Use direct-mapped caching" |
| 382 | default n |
| 383 | help |
| 384 | Selecting this option will configure the caches to be direct-mapped, |
| 385 | even if the cache supports a 2 or 4-way mode. This is useful primarily |
| 386 | for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R, |
| 387 | SH4-202, SH4-501, etc.) |
| 388 | |
| 389 | Turn this option off for platforms that do not have a direct-mapped |
| 390 | cache, and you have no need to run the caches in such a configuration. |
| 391 | |
| 392 | config SH_WRITETHROUGH |
| 393 | bool "Use write-through caching" |
Paul Mundt | cad8244 | 2006-01-16 22:14:19 -0800 | [diff] [blame] | 394 | help |
| 395 | Selecting this option will configure the caches in write-through |
| 396 | mode, as opposed to the default write-back configuration. |
| 397 | |
| 398 | Since there's sill some aliasing issues on SH-4, this option will |
| 399 | unfortunately still require the majority of flushing functions to |
| 400 | be implemented to deal with aliasing. |
| 401 | |
| 402 | If unsure, say N. |
| 403 | |
| 404 | config SH_OCRAM |
| 405 | bool "Operand Cache RAM (OCRAM) support" |
| 406 | help |
| 407 | Selecting this option will automatically tear down the number of |
| 408 | sets in the dcache by half, which in turn exposes a memory range. |
| 409 | |
| 410 | The addresses for the OC RAM base will vary according to the |
| 411 | processor version. Consult vendor documentation for specifics. |
| 412 | |
| 413 | If unsure, say N. |
| 414 | |
| 415 | endmenu |