blob: 46fd212b3ed6e8daa4e1c0396670963f0bb9716d [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
30
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundtf3d22292007-05-14 17:29:12 +090039choice
40 prompt "Processor sub-type selection"
41
Paul Mundtcad82442006-01-16 22:14:19 -080042#
43# Processor subtypes
44#
45
Paul Mundtf3d22292007-05-14 17:29:12 +090046# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080047
48config CPU_SUBTYPE_SH7604
49 bool "Support SH7604 processor"
50 select CPU_SH2
51
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090052config CPU_SUBTYPE_SH7619
53 bool "Support SH7619 processor"
54 select CPU_SH2
55
Paul Mundtf3d22292007-05-14 17:29:12 +090056# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090057
58config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
60 select CPU_SH2A
61
Paul Mundtf3d22292007-05-14 17:29:12 +090062# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080063
64config CPU_SUBTYPE_SH7300
65 bool "Support SH7300 processor"
66 select CPU_SH3
67
68config CPU_SUBTYPE_SH7705
69 bool "Support SH7705 processor"
70 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090071 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080072 select CPU_HAS_PINT_IRQ
73
Paul Mundte5723e02006-09-27 17:38:11 +090074config CPU_SUBTYPE_SH7706
75 bool "Support SH7706 processor"
76 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090077 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090078 help
79 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
80
Paul Mundtcad82442006-01-16 22:14:19 -080081config CPU_SUBTYPE_SH7707
82 bool "Support SH7707 processor"
83 select CPU_SH3
84 select CPU_HAS_PINT_IRQ
85 help
86 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
87
88config CPU_SUBTYPE_SH7708
89 bool "Support SH7708 processor"
90 select CPU_SH3
91 help
92 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
93 if you have a 100 Mhz SH-3 HD6417708R CPU.
94
95config CPU_SUBTYPE_SH7709
96 bool "Support SH7709 processor"
97 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090098 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080099 select CPU_HAS_PINT_IRQ
100 help
101 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
102
Paul Mundte5723e02006-09-27 17:38:11 +0900103config CPU_SUBTYPE_SH7710
104 bool "Support SH7710 processor"
105 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900106 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900107 help
108 Select SH7710 if you have a SH3-DSP SH7710 CPU.
109
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900110config CPU_SUBTYPE_SH7712
111 bool "Support SH7712 processor"
112 select CPU_SH3
113 select CPU_HAS_IPR_IRQ
114 help
115 Select SH7712 if you have a SH3-DSP SH7712 CPU.
116
Paul Mundtf3d22292007-05-14 17:29:12 +0900117# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800118
119config CPU_SUBTYPE_SH7750
120 bool "Support SH7750 processor"
121 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900122 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800123 help
124 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
125
126config CPU_SUBTYPE_SH7091
127 bool "Support SH7091 processor"
128 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -0800129 help
130 Select SH7091 if you have an SH-4 based Sega device (such as
131 the Dreamcast, Naomi, and Naomi 2).
132
133config CPU_SUBTYPE_SH7750R
134 bool "Support SH7750R processor"
135 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900136 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800137
138config CPU_SUBTYPE_SH7750S
139 bool "Support SH7750S processor"
140 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900141 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800142
143config CPU_SUBTYPE_SH7751
144 bool "Support SH7751 processor"
145 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900146 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800147 help
148 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
149 or if you have a HD6417751R CPU.
150
151config CPU_SUBTYPE_SH7751R
152 bool "Support SH7751R processor"
153 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900154 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800155
156config CPU_SUBTYPE_SH7760
157 bool "Support SH7760 processor"
158 select CPU_SH4
159 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900160 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800161
162config CPU_SUBTYPE_SH4_202
163 bool "Support SH4-202 processor"
164 select CPU_SH4
165
Paul Mundtf3d22292007-05-14 17:29:12 +0900166# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800167
168config CPU_SUBTYPE_ST40STB1
169 bool "Support ST40STB1/ST40RA processors"
170 select CPU_SUBTYPE_ST40
171 help
172 Select ST40STB1 if you have a ST40RA CPU.
173 This was previously called the ST40STB1, hence the option name.
174
175config CPU_SUBTYPE_ST40GX1
176 bool "Support ST40GX1 processor"
177 select CPU_SUBTYPE_ST40
178 help
179 Select ST40GX1 if you have a ST40GX1 CPU.
180
Paul Mundtf3d22292007-05-14 17:29:12 +0900181# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800182
Paul Mundtcad82442006-01-16 22:14:19 -0800183config CPU_SUBTYPE_SH7770
184 bool "Support SH7770 processor"
185 select CPU_SH4A
186
187config CPU_SUBTYPE_SH7780
188 bool "Support SH7780 processor"
189 select CPU_SH4A
Paul Mundta328ff92006-09-27 16:14:54 +0900190 select CPU_HAS_INTC2_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800191
Paul Mundtb552c7e2006-11-20 14:14:29 +0900192config CPU_SUBTYPE_SH7785
193 bool "Support SH7785 processor"
194 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900195 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900196 select CPU_HAS_INTC2_IRQ
197
Paul Mundtf3d22292007-05-14 17:29:12 +0900198# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900199
200config CPU_SUBTYPE_SH73180
201 bool "Support SH73180 processor"
202 select CPU_SH4AL_DSP
203
204config CPU_SUBTYPE_SH7343
205 bool "Support SH7343 processor"
206 select CPU_SH4AL_DSP
207
Paul Mundt41504c32006-12-11 20:28:03 +0900208config CPU_SUBTYPE_SH7722
209 bool "Support SH7722 processor"
210 select CPU_SH4AL_DSP
211 select CPU_SHX2
212 select CPU_HAS_IPR_IRQ
213
Paul Mundtf3d22292007-05-14 17:29:12 +0900214endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800215
216menu "Memory management options"
217
Paul Mundt5f8c9902007-05-08 11:55:21 +0900218config QUICKLIST
219 def_bool y
220
Paul Mundtcad82442006-01-16 22:14:19 -0800221config MMU
222 bool "Support for memory management hardware"
223 depends on !CPU_SH2
224 default y
225 help
226 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
227 boot on these systems, this option must not be set.
228
229 On other systems (such as the SH-3 and 4) where an MMU exists,
230 turning this off will boot the kernel on these machines with the
231 MMU implicitly switched off.
232
Paul Mundte7f93a32006-09-27 17:19:13 +0900233config PAGE_OFFSET
234 hex
235 default "0x80000000" if MMU
236 default "0x00000000"
237
238config MEMORY_START
239 hex "Physical memory start address"
240 default "0x08000000"
241 ---help---
242 Computers built with Hitachi SuperH processors always
243 map the ROM starting at address zero. But the processor
244 does not specify the range that RAM takes.
245
246 The physical memory (RAM) start address will be automatically
247 set to 08000000. Other platforms, such as the Solution Engine
248 boards typically map RAM at 0C000000.
249
250 Tweak this only when porting to a new machine which does not
251 already have a defconfig. Changing it from the known correct
252 value on any of the known systems will only lead to disaster.
253
254config MEMORY_SIZE
255 hex "Physical memory size"
256 default "0x00400000"
257 help
258 This sets the default memory size assumed by your SH kernel. It can
259 be overridden as normal by the 'mem=' argument on the kernel command
260 line. If unsure, consult your board specifications or just leave it
261 as 0x00400000 which was the default value before this became
262 configurable.
263
Paul Mundtcad82442006-01-16 22:14:19 -0800264config 32BIT
265 bool "Support 32-bit physical addressing through PMB"
Paul Mundt21440cf2006-11-20 14:30:26 +0900266 depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
Paul Mundtcad82442006-01-16 22:14:19 -0800267 default y
268 help
269 If you say Y here, physical addressing will be extended to
270 32-bits through the SH-4A PMB. If this is not set, legacy
271 29-bit physical addressing will be used.
272
Paul Mundt21440cf2006-11-20 14:30:26 +0900273config X2TLB
274 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900275 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900276 help
277 Selecting this option will enable the extended mode of the SH-X2
278 TLB. For legacy SH-X behaviour and interoperability, say N. For
279 all of the fun new features and a willingless to submit bug reports,
280 say Y.
281
Paul Mundt19f9a342006-09-27 18:33:49 +0900282config VSYSCALL
283 bool "Support vsyscall page"
284 depends on MMU
285 default y
286 help
287 This will enable support for the kernel mapping a vDSO page
288 in process space, and subsequently handing down the entry point
289 to the libc through the ELF auxiliary vector.
290
291 From the kernel side this is used for the signal trampoline.
292 For systems with an MMU that can afford to give up a page,
293 (the default value) say Y.
294
Paul Mundt01066622007-03-28 16:38:13 +0900295config NODES_SHIFT
296 int
297 default "1"
298 depends on NEED_MULTIPLE_NODES
299
300config ARCH_FLATMEM_ENABLE
301 def_bool y
302
Paul Mundtdfbb9042007-05-23 17:48:36 +0900303config ARCH_SPARSEMEM_ENABLE
304 def_bool y
305 select SPARSEMEM_STATIC
306
307config ARCH_SPARSEMEM_DEFAULT
308 def_bool y
309
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900310config MAX_ACTIVE_REGIONS
311 int
312 default "1"
313
Paul Mundt01066622007-03-28 16:38:13 +0900314config ARCH_POPULATES_NODE_MAP
315 def_bool y
316
Paul Mundtdfbb9042007-05-23 17:48:36 +0900317config ARCH_SELECT_MEMORY_MODEL
318 def_bool y
319
Paul Mundtcad82442006-01-16 22:14:19 -0800320choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900321 prompt "Kernel page size"
322 default PAGE_SIZE_4KB
323
324config PAGE_SIZE_4KB
325 bool "4kB"
326 help
327 This is the default page size used by all SuperH CPUs.
328
329config PAGE_SIZE_8KB
330 bool "8kB"
331 depends on EXPERIMENTAL && X2TLB
332 help
333 This enables 8kB pages as supported by SH-X2 and later MMUs.
334
335config PAGE_SIZE_64KB
336 bool "64kB"
337 depends on EXPERIMENTAL && CPU_SH4
338 help
339 This enables support for 64kB pages, possible on all SH-4
340 CPUs and later. Highly experimental, not recommended.
341
342endchoice
343
344choice
Paul Mundtcad82442006-01-16 22:14:19 -0800345 prompt "HugeTLB page size"
346 depends on HUGETLB_PAGE && CPU_SH4 && MMU
347 default HUGETLB_PAGE_SIZE_64K
348
349config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900350 bool "64kB"
351
352config HUGETLB_PAGE_SIZE_256K
353 bool "256kB"
354 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800355
356config HUGETLB_PAGE_SIZE_1MB
357 bool "1MB"
358
Paul Mundt21440cf2006-11-20 14:30:26 +0900359config HUGETLB_PAGE_SIZE_4MB
360 bool "4MB"
361 depends on X2TLB
362
363config HUGETLB_PAGE_SIZE_64MB
364 bool "64MB"
365 depends on X2TLB
366
Paul Mundtcad82442006-01-16 22:14:19 -0800367endchoice
368
369source "mm/Kconfig"
370
371endmenu
372
373menu "Cache configuration"
374
375config SH7705_CACHE_32KB
376 bool "Enable 32KB cache size for SH7705"
377 depends on CPU_SUBTYPE_SH7705
378 default y
379
380config SH_DIRECT_MAPPED
381 bool "Use direct-mapped caching"
382 default n
383 help
384 Selecting this option will configure the caches to be direct-mapped,
385 even if the cache supports a 2 or 4-way mode. This is useful primarily
386 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
387 SH4-202, SH4-501, etc.)
388
389 Turn this option off for platforms that do not have a direct-mapped
390 cache, and you have no need to run the caches in such a configuration.
391
392config SH_WRITETHROUGH
393 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800394 help
395 Selecting this option will configure the caches in write-through
396 mode, as opposed to the default write-back configuration.
397
398 Since there's sill some aliasing issues on SH-4, this option will
399 unfortunately still require the majority of flushing functions to
400 be implemented to deal with aliasing.
401
402 If unsure, say N.
403
404config SH_OCRAM
405 bool "Operand Cache RAM (OCRAM) support"
406 help
407 Selecting this option will automatically tear down the number of
408 sets in the dcache by half, which in turn exposes a memory range.
409
410 The addresses for the OC RAM base will vary according to the
411 processor version. Consult vendor documentation for specifics.
412
413 If unsure, say N.
414
415endmenu